mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-24 22:32:47 +00:00
49683f3c96
The new target machines are: nvptx (old ptx32) => 32-bit PTX nvptx64 (old ptx64) => 64-bit PTX The sources are based on the internal NVIDIA NVPTX back-end, and contain more functionality than the current PTX back-end currently provides. NV_CONTRIB git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@156196 91177308-0d34-0410-b5e6-96231b3b80d8
44 lines
1.2 KiB
TableGen
44 lines
1.2 KiB
TableGen
//===- NVPTXInstrFormats.td - NVPTX Instruction Formats-------*- tblgen -*-===//
|
|
//
|
|
// The LLVM Compiler Infrastructure
|
|
//
|
|
// This file is distributed under the University of Illinois Open Source
|
|
// License. See LICENSE.TXT for details.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
// Describe NVPTX instructions format
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Vector instruction type enum
|
|
class VecInstTypeEnum<bits<4> val> {
|
|
bits<4> Value=val;
|
|
}
|
|
def VecNOP : VecInstTypeEnum<0>;
|
|
|
|
// Generic NVPTX Format
|
|
|
|
class NVPTXInst<dag outs, dag ins, string asmstr, list<dag> pattern>
|
|
: Instruction {
|
|
field bits<14> Inst;
|
|
|
|
let Namespace = "NVPTX";
|
|
dag OutOperandList = outs;
|
|
dag InOperandList = ins;
|
|
let AsmString = asmstr;
|
|
let Pattern = pattern;
|
|
|
|
// TSFlagFields
|
|
bits<4> VecInstType = VecNOP.Value;
|
|
bit IsSimpleMove = 0;
|
|
bit IsLoad = 0;
|
|
bit IsStore = 0;
|
|
|
|
let TSFlags{3-0} = VecInstType;
|
|
let TSFlags{4-4} = IsSimpleMove;
|
|
let TSFlags{5-5} = IsLoad;
|
|
let TSFlags{6-6} = IsStore;
|
|
}
|