llvm-6502/test/MC/ARM64
Jim Grosbach 4af58f145d ARM64: [su]xtw use W regs as inputs, not X regs.
Update the SXT[BHW]/UXTW instruction aliases and the shifted reg addressing
mode handling.

PR19455 and rdar://16650642

git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@206495 91177308-0d34-0410-b5e6-96231b3b80d8
2014-04-17 20:47:31 +00:00
..
adr.s
advsimd.s
aliases.s ARM64: [su]xtw use W regs as inputs, not X regs. 2014-04-17 20:47:31 +00:00
arithmetic-encoding.s
arm64-fixup.s
basic-a64-instructions.s
bitfield-encoding.s
branch-encoding.s [ARM64] Conditional branches must always print their condition code, even AL. 2014-04-09 14:44:39 +00:00
crypto.s
diags.s
directive_loh.s
elf-relocs.s
fp-encoding.s [ARM64] Properly support both apple and standard syntax for FMOV 2014-04-09 14:44:49 +00:00
large-relocs.s AArch64/ARM64: only mangle MOVZ/MOVN during encoding when needed 2014-04-15 14:00:15 +00:00
lit.local.cfg
logical-encoding.s
mapping-across-sections.s
mapping-within-section.s
memory.s ARM64: [su]xtw use W regs as inputs, not X regs. 2014-04-17 20:47:31 +00:00
nv-cond.s
optional-hash.s Optional hash symbol feature support for ARM64 2014-04-15 11:43:09 +00:00
separator.s Fix some doc and comment typos 2014-04-09 14:47:27 +00:00
simd-ldst.s
small-data-fixups.s
spsel-sysreg.s
system-encoding.s
tls-modifiers-darwin.s
tls-relocs.s
variable-exprs.s
vector-lists.s
verbose-vector-case.s