mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-11-01 00:11:00 +00:00
a578a6d054
information, including instr, sched, and reg information. Rename files to match the primary classes they provide. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@602 91177308-0d34-0410-b5e6-96231b3b80d8
397 lines
12 KiB
C++
397 lines
12 KiB
C++
//===-- llvm/Target/SchedInfo.h - Target Instruction Sched Info --*- C++ -*-==//
|
|
//
|
|
// This file describes the target machine to the instruction scheduler.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
#ifndef LLVM_TARGET_MACHINESCHEDINFO_H
|
|
#define LLVM_TARGET_MACHINESCHEDINFO_H
|
|
|
|
#include "llvm/Target/MachineInstrInfo.h"
|
|
#include <hash_map>
|
|
|
|
typedef long long cycles_t;
|
|
const cycles_t HUGE_LATENCY = ~((unsigned long long) 1 << sizeof(cycles_t)-1);
|
|
const cycles_t INVALID_LATENCY = -HUGE_LATENCY;
|
|
static const unsigned MAX_OPCODE_SIZE = 16;
|
|
|
|
class OpCodePair {
|
|
public:
|
|
long val; // make long by concatenating two opcodes
|
|
OpCodePair(MachineOpCode op1, MachineOpCode op2)
|
|
: val((op1 < 0 || op2 < 0)?
|
|
-1 : (long)((((unsigned) op1) << MAX_OPCODE_SIZE) | (unsigned) op2)) {}
|
|
bool operator==(const OpCodePair& op) const {
|
|
return val == op.val;
|
|
}
|
|
private:
|
|
OpCodePair(); // disable for now
|
|
};
|
|
|
|
|
|
template <> struct hash<OpCodePair> {
|
|
size_t operator()(const OpCodePair& pair) const {
|
|
return hash<long>()(pair.val);
|
|
}
|
|
};
|
|
|
|
|
|
//---------------------------------------------------------------------------
|
|
// class MachineResource
|
|
// class CPUResource
|
|
//
|
|
// Purpose:
|
|
// Representation of a single machine resource used in specifying
|
|
// resource usages of machine instructions for scheduling.
|
|
//---------------------------------------------------------------------------
|
|
|
|
|
|
typedef unsigned int resourceId_t;
|
|
|
|
class MachineResource {
|
|
public:
|
|
const string rname;
|
|
resourceId_t rid;
|
|
|
|
/*ctor*/ MachineResource(const string& resourceName)
|
|
: rname(resourceName), rid(nextId++) {}
|
|
|
|
private:
|
|
static resourceId_t nextId;
|
|
MachineResource(); // disable
|
|
};
|
|
|
|
|
|
class CPUResource : public MachineResource {
|
|
public:
|
|
int maxNumUsers; // MAXINT if no restriction
|
|
|
|
/*ctor*/ CPUResource(const string& rname, int maxUsers)
|
|
: MachineResource(rname), maxNumUsers(maxUsers) {}
|
|
};
|
|
|
|
|
|
//---------------------------------------------------------------------------
|
|
// struct InstrClassRUsage
|
|
// struct InstrRUsageDelta
|
|
// struct InstrIssueDelta
|
|
// struct InstrRUsage
|
|
//
|
|
// Purpose:
|
|
// The first three are structures used to specify machine resource
|
|
// usages for each instruction in a machine description file:
|
|
// InstrClassRUsage : resource usages common to all instrs. in a class
|
|
// InstrRUsageDelta : add/delete resource usage for individual instrs.
|
|
// InstrIssueDelta : add/delete instr. issue info for individual instrs
|
|
//
|
|
// The last one (InstrRUsage) is the internal representation of
|
|
// instruction resource usage constructed from the above three.
|
|
//---------------------------------------------------------------------------
|
|
|
|
const int MAX_NUM_SLOTS = 32;
|
|
const int MAX_NUM_CYCLES = 32;
|
|
|
|
struct InstrClassRUsage {
|
|
InstrSchedClass schedClass;
|
|
int totCycles;
|
|
|
|
// Issue restrictions common to instructions in this class
|
|
unsigned int maxNumIssue;
|
|
bool isSingleIssue;
|
|
bool breaksGroup;
|
|
cycles_t numBubbles;
|
|
|
|
// Feasible slots to use for instructions in this class.
|
|
// The size of vector S[] is `numSlots'.
|
|
unsigned int numSlots;
|
|
unsigned int feasibleSlots[MAX_NUM_SLOTS];
|
|
|
|
// Resource usages common to instructions in this class.
|
|
// The size of vector V[] is `numRUEntries'.
|
|
unsigned int numRUEntries;
|
|
struct {
|
|
resourceId_t resourceId;
|
|
unsigned int startCycle;
|
|
int numCycles;
|
|
} V[MAX_NUM_CYCLES];
|
|
};
|
|
|
|
struct InstrRUsageDelta {
|
|
MachineOpCode opCode;
|
|
resourceId_t resourceId;
|
|
unsigned int startCycle;
|
|
int numCycles;
|
|
};
|
|
|
|
// Specify instruction issue restrictions for individual instructions
|
|
// that differ from the common rules for the class.
|
|
//
|
|
struct InstrIssueDelta {
|
|
MachineOpCode opCode;
|
|
bool isSingleIssue;
|
|
bool breaksGroup;
|
|
cycles_t numBubbles;
|
|
};
|
|
|
|
|
|
struct InstrRUsage {
|
|
/*ctor*/ InstrRUsage () {}
|
|
/*ctor*/ InstrRUsage (const InstrRUsage& instrRU);
|
|
InstrRUsage& operator= (const InstrRUsage& instrRU);
|
|
|
|
bool sameAsClass;
|
|
|
|
// Issue restrictions for this instruction
|
|
bool isSingleIssue;
|
|
bool breaksGroup;
|
|
cycles_t numBubbles;
|
|
|
|
// Feasible slots to use for this instruction.
|
|
vector<bool> feasibleSlots;
|
|
|
|
// Resource usages for this instruction, with one resource vector per cycle.
|
|
cycles_t numCycles;
|
|
vector<vector<resourceId_t> > resourcesByCycle;
|
|
|
|
private:
|
|
// Conveniences for initializing this structure
|
|
InstrRUsage& operator= (const InstrClassRUsage& classRU);
|
|
void addIssueDelta (const InstrIssueDelta& delta);
|
|
void addUsageDelta (const InstrRUsageDelta& delta);
|
|
void setMaxSlots (int maxNumSlots);
|
|
|
|
friend class MachineSchedInfo; // give access to these functions
|
|
};
|
|
|
|
|
|
inline void
|
|
InstrRUsage::setMaxSlots(int maxNumSlots)
|
|
{
|
|
feasibleSlots.resize(maxNumSlots);
|
|
}
|
|
|
|
inline InstrRUsage&
|
|
InstrRUsage::operator=(const InstrRUsage& instrRU)
|
|
{
|
|
sameAsClass = instrRU.sameAsClass;
|
|
isSingleIssue = instrRU.isSingleIssue;
|
|
breaksGroup = instrRU.breaksGroup;
|
|
numBubbles = instrRU.numBubbles;
|
|
feasibleSlots = instrRU.feasibleSlots;
|
|
numCycles = instrRU.numCycles;
|
|
resourcesByCycle = instrRU.resourcesByCycle;
|
|
return *this;
|
|
}
|
|
|
|
inline /*ctor*/
|
|
InstrRUsage::InstrRUsage(const InstrRUsage& instrRU)
|
|
{
|
|
*this = instrRU;
|
|
}
|
|
|
|
inline InstrRUsage&
|
|
InstrRUsage::operator=(const InstrClassRUsage& classRU)
|
|
{
|
|
sameAsClass = true;
|
|
isSingleIssue = classRU.isSingleIssue;
|
|
breaksGroup = classRU.breaksGroup;
|
|
numBubbles = classRU.numBubbles;
|
|
|
|
for (unsigned i=0; i < classRU.numSlots; i++)
|
|
{
|
|
unsigned slot = classRU.feasibleSlots[i];
|
|
assert(slot < feasibleSlots.size() && "Invalid slot specified!");
|
|
this->feasibleSlots[slot] = true;
|
|
}
|
|
|
|
this->numCycles = classRU.totCycles;
|
|
this->resourcesByCycle.resize(this->numCycles);
|
|
|
|
for (unsigned i=0; i < classRU.numRUEntries; i++)
|
|
for (unsigned c=classRU.V[i].startCycle, NC = c + classRU.V[i].numCycles;
|
|
c < NC; c++)
|
|
this->resourcesByCycle[c].push_back(classRU.V[i].resourceId);
|
|
|
|
// Sort each resource usage vector by resourceId_t to speed up conflict checking
|
|
for (unsigned i=0; i < this->resourcesByCycle.size(); i++)
|
|
sort(resourcesByCycle[i].begin(), resourcesByCycle[i].end());
|
|
|
|
return *this;
|
|
}
|
|
|
|
|
|
inline void
|
|
InstrRUsage::addIssueDelta(const InstrIssueDelta& delta)
|
|
{
|
|
sameAsClass = false;
|
|
isSingleIssue = delta.isSingleIssue;
|
|
breaksGroup = delta.breaksGroup;
|
|
numBubbles = delta.numBubbles;
|
|
}
|
|
|
|
|
|
// Add the extra resource usage requirements specified in the delta.
|
|
// Note that a negative value of `numCycles' means one entry for that
|
|
// resource should be deleted for each cycle.
|
|
//
|
|
inline void
|
|
InstrRUsage::addUsageDelta(const InstrRUsageDelta& delta)
|
|
{
|
|
int NC = delta.numCycles;
|
|
|
|
this->sameAsClass = false;
|
|
|
|
// resize the resources vector if more cycles are specified
|
|
unsigned maxCycles = this->numCycles;
|
|
maxCycles = max(maxCycles, delta.startCycle + abs(NC) - 1);
|
|
if (maxCycles > this->numCycles)
|
|
{
|
|
this->resourcesByCycle.resize(maxCycles);
|
|
this->numCycles = maxCycles;
|
|
}
|
|
|
|
if (NC >= 0)
|
|
for (unsigned c=delta.startCycle, last=c+NC-1; c <= last; c++)
|
|
this->resourcesByCycle[c].push_back(delta.resourceId);
|
|
else
|
|
// Remove the resource from all NC cycles.
|
|
for (unsigned c=delta.startCycle, last=(c-NC)-1; c <= last; c++)
|
|
{
|
|
// Look for the resource backwards so we remove the last entry
|
|
// for that resource in each cycle.
|
|
vector<resourceId_t>& rvec = this->resourcesByCycle[c];
|
|
int r;
|
|
for (r = (int) rvec.size(); r >= 0; r--)
|
|
if (rvec[r] == delta.resourceId)
|
|
{// found last entry for the resource
|
|
rvec.erase(rvec.begin() + r);
|
|
break;
|
|
}
|
|
assert(r >= 0 && "Resource to remove was unused in cycle c!");
|
|
}
|
|
}
|
|
|
|
//---------------------------------------------------------------------------
|
|
// class MachineSchedInfo
|
|
//
|
|
// Purpose:
|
|
// Common interface to machine information for instruction scheduling
|
|
//---------------------------------------------------------------------------
|
|
|
|
class MachineSchedInfo : public NonCopyableV {
|
|
public:
|
|
unsigned int maxNumIssueTotal;
|
|
int longestIssueConflict;
|
|
|
|
int branchMispredictPenalty; // 4 for SPARC IIi
|
|
int branchTargetUnknownPenalty; // 2 for SPARC IIi
|
|
int l1DCacheMissPenalty; // 7 or 9 for SPARC IIi
|
|
int l1ICacheMissPenalty; // ? for SPARC IIi
|
|
|
|
bool inOrderLoads; // true for SPARC IIi
|
|
bool inOrderIssue; // true for SPARC IIi
|
|
bool inOrderExec; // false for most architectures
|
|
bool inOrderRetire; // true for most architectures
|
|
|
|
protected:
|
|
inline const InstrRUsage& getInstrRUsage(MachineOpCode opCode) const {
|
|
assert(opCode >= 0 && opCode < (int) instrRUsages.size());
|
|
return instrRUsages[opCode];
|
|
}
|
|
inline const InstrClassRUsage&
|
|
getClassRUsage(const InstrSchedClass& sc) const {
|
|
assert(sc >= 0 && sc < numSchedClasses);
|
|
return classRUsages[sc];
|
|
}
|
|
|
|
public:
|
|
/*ctor*/ MachineSchedInfo (int _numSchedClasses,
|
|
const MachineInstrInfo* _mii,
|
|
const InstrClassRUsage* _classRUsages,
|
|
const InstrRUsageDelta* _usageDeltas,
|
|
const InstrIssueDelta* _issueDeltas,
|
|
unsigned int _numUsageDeltas,
|
|
unsigned int _numIssueDeltas);
|
|
/*dtor*/ virtual ~MachineSchedInfo () {}
|
|
|
|
inline const MachineInstrInfo& getInstrInfo() const {
|
|
return *mii;
|
|
}
|
|
|
|
inline int getNumSchedClasses() const {
|
|
return numSchedClasses;
|
|
}
|
|
|
|
inline unsigned int getMaxNumIssueTotal() const {
|
|
return maxNumIssueTotal;
|
|
}
|
|
|
|
inline unsigned int getMaxIssueForClass(const InstrSchedClass& sc) const {
|
|
assert(sc >= 0 && sc < numSchedClasses);
|
|
return classRUsages[sc].maxNumIssue;
|
|
}
|
|
|
|
inline InstrSchedClass getSchedClass (MachineOpCode opCode) const {
|
|
return getInstrInfo().getSchedClass(opCode);
|
|
}
|
|
|
|
inline bool instrCanUseSlot (MachineOpCode opCode,
|
|
unsigned s) const {
|
|
assert(s < getInstrRUsage(opCode).feasibleSlots.size() && "Invalid slot!");
|
|
return getInstrRUsage(opCode).feasibleSlots[s];
|
|
}
|
|
|
|
inline int getLongestIssueConflict () const {
|
|
return longestIssueConflict;
|
|
}
|
|
|
|
inline int getMinIssueGap (MachineOpCode fromOp,
|
|
MachineOpCode toOp) const {
|
|
hash_map<OpCodePair,int>::const_iterator
|
|
I = issueGaps.find(OpCodePair(fromOp, toOp));
|
|
return (I == issueGaps.end())? 0 : (*I).second;
|
|
}
|
|
|
|
inline const vector<MachineOpCode>*
|
|
getConflictList(MachineOpCode opCode) const {
|
|
hash_map<MachineOpCode,vector<MachineOpCode> >::const_iterator
|
|
I = conflictLists.find(opCode);
|
|
return (I == conflictLists.end())? NULL : & (*I).second;
|
|
}
|
|
|
|
inline bool isSingleIssue (MachineOpCode opCode) const {
|
|
return getInstrRUsage(opCode).isSingleIssue;
|
|
}
|
|
|
|
inline bool breaksIssueGroup (MachineOpCode opCode) const {
|
|
return getInstrRUsage(opCode).breaksGroup;
|
|
}
|
|
|
|
inline unsigned int numBubblesAfter (MachineOpCode opCode) const {
|
|
return getInstrRUsage(opCode).numBubbles;
|
|
}
|
|
|
|
protected:
|
|
virtual void initializeResources ();
|
|
|
|
private:
|
|
void computeInstrResources(const vector<InstrRUsage>& instrRUForClasses);
|
|
void computeIssueGaps(const vector<InstrRUsage>& instrRUForClasses);
|
|
|
|
protected:
|
|
int numSchedClasses;
|
|
const MachineInstrInfo* mii;
|
|
const InstrClassRUsage* classRUsages; // raw array by sclass
|
|
const InstrRUsageDelta* usageDeltas; // raw array [1:numUsageDeltas]
|
|
const InstrIssueDelta* issueDeltas; // raw array [1:numIssueDeltas]
|
|
unsigned int numUsageDeltas;
|
|
unsigned int numIssueDeltas;
|
|
|
|
vector<InstrRUsage> instrRUsages; // indexed by opcode
|
|
hash_map<OpCodePair,int> issueGaps; // indexed by opcode pair
|
|
hash_map<MachineOpCode,vector<MachineOpCode> >
|
|
conflictLists; // indexed by opcode
|
|
};
|
|
|
|
#endif
|