mirror of
https://github.com/tjboldt/Apple2-IO-RPi.git
synced 2025-01-22 21:32:07 +00:00
Update PCB component layout
This commit is contained in:
parent
be0cae809a
commit
ecba35fefe
1
.gitignore
vendored
1
.gitignore
vendored
@ -1,2 +1 @@
|
||||
fp-info-cache
|
||||
*-bak
|
||||
|
Binary file not shown.
Before Width: | Height: | Size: 42 KiB After Width: | Height: | Size: 41 KiB |
File diff suppressed because it is too large
Load Diff
@ -1,4 +1,4 @@
|
||||
update=Thu 12 Nov 2020 09:17:33 PM
|
||||
update=Mon 16 Nov 2020 05:12:41 PM
|
||||
version=1
|
||||
last_client=kicad
|
||||
[general]
|
||||
@ -32,15 +32,15 @@ AllowMicroVias=0
|
||||
AllowBlindVias=0
|
||||
RequireCourtyardDefinitions=0
|
||||
ProhibitOverlappingCourtyards=1
|
||||
MinTrackWidth=0.2
|
||||
MinTrackWidth=0.1778
|
||||
MinViaDiameter=0.4
|
||||
MinViaDrill=0.3
|
||||
MinMicroViaDiameter=0.2
|
||||
MinMicroViaDrill=0.09999999999999999
|
||||
MinHoleToHole=0.25
|
||||
TrackWidth1=0.25
|
||||
ViaDiameter1=0.8
|
||||
ViaDrill1=0.4
|
||||
TrackWidth1=0.1778
|
||||
ViaDiameter1=0.762
|
||||
ViaDrill1=0.50038
|
||||
dPairWidth1=0.2
|
||||
dPairGap1=0.25
|
||||
dPairViaGap1=0.25
|
||||
@ -67,7 +67,7 @@ OthersTextUpright=1
|
||||
SolderMaskClearance=0.051
|
||||
SolderMaskMinWidth=0.25
|
||||
SolderPasteClearance=0
|
||||
SolderPasteRatio=0
|
||||
SolderPasteRatio=-0
|
||||
[pcbnew/Layer.F.Cu]
|
||||
Name=F.Cu
|
||||
Type=0
|
||||
@ -233,14 +233,36 @@ Enabled=1
|
||||
[pcbnew/Layer.F.Fab]
|
||||
Enabled=1
|
||||
[pcbnew/Layer.Rescue]
|
||||
Enabled=1
|
||||
Enabled=0
|
||||
[pcbnew/Netclasses]
|
||||
[pcbnew/Netclasses/Default]
|
||||
Name=Default
|
||||
Clearance=0.2
|
||||
TrackWidth=0.25
|
||||
ViaDiameter=0.8
|
||||
ViaDrill=0.4
|
||||
Clearance=0.1778
|
||||
TrackWidth=0.1778
|
||||
ViaDiameter=0.762
|
||||
ViaDrill=0.50038
|
||||
uViaDiameter=0.3
|
||||
uViaDrill=0.1
|
||||
dPairWidth=0.2
|
||||
dPairGap=0.25
|
||||
dPairViaGap=0.25
|
||||
[pcbnew/Netclasses/1]
|
||||
Name=Ground
|
||||
Clearance=0.254
|
||||
TrackWidth=0.8128
|
||||
ViaDiameter=0.762
|
||||
ViaDrill=0.7112
|
||||
uViaDiameter=0.3
|
||||
uViaDrill=0.1
|
||||
dPairWidth=0.2
|
||||
dPairGap=0.25
|
||||
dPairViaGap=0.25
|
||||
[pcbnew/Netclasses/2]
|
||||
Name=Power
|
||||
Clearance=0.254
|
||||
TrackWidth=0.8128
|
||||
ViaDiameter=0.762
|
||||
ViaDrill=0.7112
|
||||
uViaDiameter=0.3
|
||||
uViaDrill=0.1
|
||||
dPairWidth=0.2
|
||||
|
@ -19,7 +19,7 @@ U 1 1 5FA0A8C3
|
||||
P 3000 2700
|
||||
F 0 "J0" H 3050 4117 50 0000 C CNN
|
||||
F 1 "Apple II Expansion Bus" H 3050 4026 50 0000 C CNN
|
||||
F 2 "Hardware:Apple II Expansion Edge Connector" H 3000 2700 50 0001 C CNN
|
||||
F 2 "Apple2:Apple II Expansion Edge Connector" H 3000 2700 50 0001 C CNN
|
||||
F 3 "~" H 3000 2700 50 0001 C CNN
|
||||
1 3000 2700
|
||||
1 0 0 -1
|
||||
|
75265
Hardware/fp-info-cache
Normal file
75265
Hardware/fp-info-cache
Normal file
File diff suppressed because it is too large
Load Diff
@ -1,3 +1,3 @@
|
||||
(fp_lib_table
|
||||
(lib (name Hardware)(type KiCad)(uri /home/terence/source/Apple2-IO-RPi/Hardware/Hardware.pretty)(options "")(descr ""))
|
||||
(lib (name Apple2)(type KiCad)(uri /home/terence/source/Apple2-IO-RPi/Hardware/Apple2.pretty)(options "")(descr ""))
|
||||
)
|
||||
|
Loading…
x
Reference in New Issue
Block a user