Timing Analyzer report for RAM2E Tue Nov 21 06:54:45 2023 Quartus Prime Version 19.1.0 Build 670 09/22/2019 Patches 0.02std SJ Lite Edition --------------------- ; Table of Contents ; --------------------- 1. Legal Notice 2. Timing Analyzer Summary 3. Parallel Compilation 4. SDC File List 5. Clocks 6. Fmax Summary 7. Setup Summary 8. Hold Summary 9. Recovery Summary 10. Removal Summary 11. Minimum Pulse Width Summary 12. Setup: 'DRCLK' 13. Setup: 'ARCLK' 14. Setup: 'C14M' 15. Hold: 'ARCLK' 16. Hold: 'DRCLK' 17. Hold: 'C14M' 18. Setup Transfers 19. Hold Transfers 20. Report TCCS 21. Report RSKM 22. Unconstrained Paths Summary 23. Clock Status Summary 24. Unconstrained Input Ports 25. Unconstrained Output Ports 26. Unconstrained Input Ports 27. Unconstrained Output Ports 28. Timing Analyzer Messages ---------------- ; Legal Notice ; ---------------- Copyright (C) 2019 Intel Corporation. All rights reserved. Your use of Intel Corporation's design tools, logic functions and other software and tools, and any partner logic functions, and any output files from any of the foregoing (including device programming or simulation files), and any associated documentation or information are expressly subject to the terms and conditions of the Intel Program License Subscription Agreement, the Intel Quartus Prime License Agreement, the Intel FPGA IP License Agreement, or other applicable license agreement, including, without limitation, that your use is for the sole purpose of programming logic devices manufactured by Intel and sold by Intel or its authorized distributors. Please refer to the applicable agreement for further details, at https://fpgasoftware.intel.com/eula. +---------------------------------------------------------------------------------------------+ ; Timing Analyzer Summary ; +-----------------------+---------------------------------------------------------------------+ ; Quartus Prime Version ; Version 19.1.0 Build 670 09/22/2019 Patches 0.02std SJ Lite Edition ; ; Timing Analyzer ; Legacy Timing Analyzer ; ; Revision Name ; RAM2E ; ; Device Family ; MAX V ; ; Device Name ; 5M240ZT100C5 ; ; Timing Models ; Final ; ; Delay Model ; Slow Model ; ; Rise/Fall Delays ; Unavailable ; +-----------------------+---------------------------------------------------------------------+ +------------------------------------------+ ; Parallel Compilation ; +----------------------------+-------------+ ; Processors ; Number ; +----------------------------+-------------+ ; Number detected on machine ; 4 ; ; Maximum allowed ; 4 ; ; ; ; ; Average used ; 1.00 ; ; Maximum used ; 2 ; ; ; ; ; Usage by Processor ; % Time Used ; ; Processor 1 ; 100.0% ; ; Processor 2 ; 0.1% ; +----------------------------+-------------+ +------------------------------------------------------+ ; SDC File List ; +------------------+--------+--------------------------+ ; SDC File Path ; Status ; Read at ; +------------------+--------+--------------------------+ ; ../RAM2E.sdc ; OK ; Tue Nov 21 06:54:45 2023 ; ; ../RAM2E-MAX.sdc ; OK ; Tue Nov 21 06:54:45 2023 ; +------------------+--------+--------------------------+ +-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ ; Clocks ; +------------+------+---------+-----------+-------+---------+------------+-----------+-------------+-------+--------+-----------+------------+----------+--------+--------+-----------+ ; Clock Name ; Type ; Period ; Frequency ; Rise ; Fall ; Duty Cycle ; Divide by ; Multiply by ; Phase ; Offset ; Edge List ; Edge Shift ; Inverted ; Master ; Source ; Targets ; +------------+------+---------+-----------+-------+---------+------------+-----------+-------------+-------+--------+-----------+------------+----------+--------+--------+-----------+ ; ARCLK ; Base ; 200.000 ; 5.0 MHz ; 0.000 ; 100.000 ; ; ; ; ; ; ; ; ; ; ; { ARCLK } ; ; C14M ; Base ; 69.841 ; 14.32 MHz ; 0.000 ; 34.920 ; ; ; ; ; ; ; ; ; ; ; { C14M } ; ; DRCLK ; Base ; 200.000 ; 5.0 MHz ; 0.000 ; 100.000 ; ; ; ; ; ; ; ; ; ; ; { DRCLK } ; +------------+------+---------+-----------+-------+---------+------------+-----------+-------------+-------+--------+-----------+------------+----------+--------+--------+-----------+ +-------------------------------------------------+ ; Fmax Summary ; +-----------+-----------------+------------+------+ ; Fmax ; Restricted Fmax ; Clock Name ; Note ; +-----------+-----------------+------------+------+ ; 10.0 MHz ; 10.0 MHz ; ARCLK ; ; ; 10.0 MHz ; 10.0 MHz ; DRCLK ; ; ; 26.52 MHz ; 26.52 MHz ; C14M ; ; +-----------+-----------------+------------+------+ This panel reports FMAX for every clock in the design, regardless of the user-specified clock periods. FMAX is only computed for paths where the source and destination registers or ports are driven by the same clock. Paths of different clocks, including generated clocks, are ignored. For paths between a clock and its inversion, FMAX is computed as if the rising and falling edges are scaled along with FMAX, such that the duty cycle (in terms of a percentage) is maintained. Altera recommends that you always use clock constraints and other slack reports for sign-off analysis. +---------------------------------+ ; Setup Summary ; +-------+---------+---------------+ ; Clock ; Slack ; End Point TNS ; +-------+---------+---------------+ ; DRCLK ; -25.523 ; -25.523 ; ; ARCLK ; -25.433 ; -25.433 ; ; C14M ; -10.080 ; -10.080 ; +-------+---------+---------------+ +---------------------------------+ ; Hold Summary ; +-------+---------+---------------+ ; Clock ; Slack ; End Point TNS ; +-------+---------+---------------+ ; ARCLK ; -14.566 ; -14.566 ; ; DRCLK ; -14.550 ; -14.550 ; ; C14M ; 3.107 ; 0.000 ; +-------+---------+---------------+ -------------------- ; Recovery Summary ; -------------------- No paths to report. ------------------- ; Removal Summary ; ------------------- No paths to report. +--------------------------------+ ; Minimum Pulse Width Summary ; +-------+--------+---------------+ ; Clock ; Slack ; End Point TNS ; +-------+--------+---------------+ ; C14M ; 34.581 ; 0.000 ; ; ARCLK ; 70.000 ; 0.000 ; ; DRCLK ; 70.000 ; 0.000 ; +-------+--------+---------------+ +---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ ; Setup: 'DRCLK' ; +---------+---------------------------------------------------------------------------------------------+---------------------------------------------------------------------------------------------+--------------+-------------+--------------+------------+------------+ ; Slack ; From Node ; To Node ; Launch Clock ; Latch Clock ; Relationship ; Clock Skew ; Data Delay ; +---------+---------------------------------------------------------------------------------------------+---------------------------------------------------------------------------------------------+--------------+-------------+--------------+------------+------------+ ; -25.523 ; DRShift ; UFM:UFM_inst|UFM_altufm_none_p8r:UFM_altufm_none_p8r_component|wire_maxii_ufm_block1_drdout ; C14M ; DRCLK ; 0.001 ; -1.050 ; 4.474 ; ; -25.449 ; DRDIn ; UFM:UFM_inst|UFM_altufm_none_p8r:UFM_altufm_none_p8r_component|wire_maxii_ufm_block1_drdout ; C14M ; DRCLK ; 0.001 ; -1.050 ; 4.400 ; ; 100.000 ; UFM:UFM_inst|UFM_altufm_none_p8r:UFM_altufm_none_p8r_component|wire_maxii_ufm_block1_drdout ; UFM:UFM_inst|UFM_altufm_none_p8r:UFM_altufm_none_p8r_component|wire_maxii_ufm_block1_drdout ; DRCLK ; DRCLK ; 200.000 ; 0.000 ; 80.000 ; +---------+---------------------------------------------------------------------------------------------+---------------------------------------------------------------------------------------------+--------------+-------------+--------------+------------+------------+ +---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ ; Setup: 'ARCLK' ; +---------+---------------------------------------------------------------------------------------------------------+---------------------------------------------------------------------------------------------------------+--------------+-------------+--------------+------------+------------+ ; Slack ; From Node ; To Node ; Launch Clock ; Latch Clock ; Relationship ; Clock Skew ; Data Delay ; +---------+---------------------------------------------------------------------------------------------------------+---------------------------------------------------------------------------------------------------------+--------------+-------------+--------------+------------+------------+ ; -25.433 ; ARShift ; UFM:UFM_inst|UFM_altufm_none_p8r:UFM_altufm_none_p8r_component|maxii_ufm_block1~OBSERVABLEADDRESSREGOUT ; C14M ; ARCLK ; 0.001 ; -1.042 ; 4.392 ; ; 100.000 ; UFM:UFM_inst|UFM_altufm_none_p8r:UFM_altufm_none_p8r_component|maxii_ufm_block1~OBSERVABLEADDRESSREGOUT ; UFM:UFM_inst|UFM_altufm_none_p8r:UFM_altufm_none_p8r_component|maxii_ufm_block1~OBSERVABLEADDRESSREGOUT ; ARCLK ; ARCLK ; 200.000 ; 0.000 ; 80.000 ; +---------+---------------------------------------------------------------------------------------------------------+---------------------------------------------------------------------------------------------------------+--------------+-------------+--------------+------------+------------+ +--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ ; Setup: 'C14M' ; +---------+---------------------------------------------------------------------------------------------+--------------+--------------+-------------+--------------+------------+------------+ ; Slack ; From Node ; To Node ; Launch Clock ; Latch Clock ; Relationship ; Clock Skew ; Data Delay ; +---------+---------------------------------------------------------------------------------------------+--------------+--------------+-------------+--------------+------------+------------+ ; -10.080 ; UFM:UFM_inst|UFM_altufm_none_p8r:UFM_altufm_none_p8r_component|wire_maxii_ufm_block1_drdout ; UFMD[7] ; DRCLK ; C14M ; 0.001 ; 1.050 ; 10.810 ; ; 16.312 ; S[3] ; Dout[6]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 18.287 ; ; 16.390 ; S[3] ; Dout[7]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 18.209 ; ; 16.452 ; S[3] ; Dout[0]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 18.147 ; ; 16.452 ; S[3] ; Dout[1]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 18.147 ; ; 16.452 ; S[3] ; Dout[2]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 18.147 ; ; 16.452 ; S[3] ; Dout[3]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 18.147 ; ; 16.452 ; S[3] ; Dout[4]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 18.147 ; ; 16.452 ; S[3] ; Dout[5]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 18.147 ; ; 16.979 ; S[2] ; Dout[6]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 17.620 ; ; 17.057 ; S[2] ; Dout[7]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 17.542 ; ; 17.119 ; S[2] ; Dout[0]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 17.480 ; ; 17.119 ; S[2] ; Dout[1]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 17.480 ; ; 17.119 ; S[2] ; Dout[2]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 17.480 ; ; 17.119 ; S[2] ; Dout[3]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 17.480 ; ; 17.119 ; S[2] ; Dout[4]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 17.480 ; ; 17.119 ; S[2] ; Dout[5]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 17.480 ; ; 17.747 ; S[0] ; Dout[6]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 16.852 ; ; 17.825 ; S[0] ; Dout[7]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 16.774 ; ; 17.887 ; S[0] ; Dout[0]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 16.712 ; ; 17.887 ; S[0] ; Dout[1]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 16.712 ; ; 17.887 ; S[0] ; Dout[2]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 16.712 ; ; 17.887 ; S[0] ; Dout[3]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 16.712 ; ; 17.887 ; S[0] ; Dout[4]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 16.712 ; ; 17.887 ; S[0] ; Dout[5]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 16.712 ; ; 17.922 ; S[1] ; Dout[6]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 16.677 ; ; 18.000 ; S[1] ; Dout[7]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 16.599 ; ; 18.062 ; S[1] ; Dout[0]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 16.537 ; ; 18.062 ; S[1] ; Dout[1]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 16.537 ; ; 18.062 ; S[1] ; Dout[2]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 16.537 ; ; 18.062 ; S[1] ; Dout[3]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 16.537 ; ; 18.062 ; S[1] ; Dout[4]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 16.537 ; ; 18.062 ; S[1] ; Dout[5]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 16.537 ; ; 19.364 ; S[0] ; Vout[0]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 15.235 ; ; 19.364 ; S[0] ; Vout[4]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 15.235 ; ; 19.411 ; S[0] ; Vout[1]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 15.188 ; ; 19.411 ; S[0] ; Vout[2]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 15.188 ; ; 19.411 ; S[0] ; Vout[5]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 15.188 ; ; 20.431 ; S[2] ; Vout[0]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 14.168 ; ; 20.431 ; S[2] ; Vout[4]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 14.168 ; ; 20.478 ; S[2] ; Vout[1]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 14.121 ; ; 20.478 ; S[2] ; Vout[2]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 14.121 ; ; 20.478 ; S[2] ; Vout[5]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 14.121 ; ; 21.781 ; S[1] ; Vout[0]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 12.818 ; ; 21.781 ; S[1] ; Vout[4]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 12.818 ; ; 21.828 ; S[1] ; Vout[1]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 12.771 ; ; 21.828 ; S[1] ; Vout[2]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 12.771 ; ; 21.828 ; S[1] ; Vout[5]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 12.771 ; ; 22.329 ; S[0] ; Vout[3]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 12.270 ; ; 22.329 ; S[0] ; Vout[6]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 12.270 ; ; 22.329 ; S[0] ; Vout[7]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 12.270 ; ; 23.278 ; S[3] ; Vout[0]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 11.321 ; ; 23.278 ; S[3] ; Vout[4]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 11.321 ; ; 23.325 ; S[3] ; Vout[1]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 11.274 ; ; 23.325 ; S[3] ; Vout[2]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 11.274 ; ; 23.325 ; S[3] ; Vout[5]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 11.274 ; ; 23.396 ; S[2] ; Vout[3]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 11.203 ; ; 23.396 ; S[2] ; Vout[6]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 11.203 ; ; 23.396 ; S[2] ; Vout[7]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 11.203 ; ; 24.746 ; S[1] ; Vout[3]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 9.853 ; ; 24.746 ; S[1] ; Vout[6]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 9.853 ; ; 24.746 ; S[1] ; Vout[7]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 9.853 ; ; 26.243 ; S[3] ; Vout[3]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 8.356 ; ; 26.243 ; S[3] ; Vout[6]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 8.356 ; ; 26.243 ; S[3] ; Vout[7]~reg0 ; C14M ; C14M ; 34.920 ; 0.000 ; 8.356 ; ; 31.403 ; RCLKx1 ; RCLKx0 ; C14M ; C14M ; 34.921 ; 0.000 ; 3.197 ; ; 32.128 ; FS[14] ; RA[10]~reg0 ; C14M ; C14M ; 69.841 ; 0.000 ; 37.392 ; ; 32.516 ; FS[14] ; nRAS~reg0 ; C14M ; C14M ; 69.841 ; 0.000 ; 37.004 ; ; 32.522 ; FS[14] ; nCAS~reg0 ; C14M ; C14M ; 69.841 ; 0.000 ; 36.998 ; ; 33.737 ; FS[15] ; RA[10]~reg0 ; C14M ; C14M ; 69.841 ; 0.000 ; 35.783 ; ; 34.125 ; FS[15] ; nRAS~reg0 ; C14M ; C14M ; 69.841 ; 0.000 ; 35.395 ; ; 34.131 ; FS[15] ; nCAS~reg0 ; C14M ; C14M ; 69.841 ; 0.000 ; 35.389 ; ; 34.931 ; FS[14] ; nRWE~reg0 ; C14M ; C14M ; 69.841 ; 0.000 ; 34.589 ; ; 35.247 ; UFMD[10] ; RWMask[4] ; C14M ; C14M ; 69.841 ; 0.000 ; 34.273 ; ; 35.247 ; UFMD[10] ; RWMask[5] ; C14M ; C14M ; 69.841 ; 0.000 ; 34.273 ; ; 35.247 ; UFMD[10] ; RWMask[7] ; C14M ; C14M ; 69.841 ; 0.000 ; 34.273 ; ; 35.247 ; UFMD[10] ; RWMask[0] ; C14M ; C14M ; 69.841 ; 0.000 ; 34.273 ; ; 35.247 ; UFMD[10] ; RWMask[1] ; C14M ; C14M ; 69.841 ; 0.000 ; 34.273 ; ; 35.247 ; UFMD[10] ; RWMask[2] ; C14M ; C14M ; 69.841 ; 0.000 ; 34.273 ; ; 35.247 ; UFMD[10] ; RWMask[3] ; C14M ; C14M ; 69.841 ; 0.000 ; 34.273 ; ; 35.247 ; UFMD[10] ; RWMask[6] ; C14M ; C14M ; 69.841 ; 0.000 ; 34.273 ; ; 35.722 ; S[3] ; RWMask[4] ; C14M ; C14M ; 69.841 ; 0.000 ; 33.798 ; ; 35.722 ; S[3] ; RWMask[5] ; C14M ; C14M ; 69.841 ; 0.000 ; 33.798 ; ; 35.722 ; S[3] ; RWMask[7] ; C14M ; C14M ; 69.841 ; 0.000 ; 33.798 ; ; 35.722 ; S[3] ; RWMask[0] ; C14M ; C14M ; 69.841 ; 0.000 ; 33.798 ; ; 35.722 ; S[3] ; RWMask[1] ; C14M ; C14M ; 69.841 ; 0.000 ; 33.798 ; ; 35.722 ; S[3] ; RWMask[2] ; C14M ; C14M ; 69.841 ; 0.000 ; 33.798 ; ; 35.722 ; S[3] ; RWMask[3] ; C14M ; C14M ; 69.841 ; 0.000 ; 33.798 ; ; 35.722 ; S[3] ; RWMask[6] ; C14M ; C14M ; 69.841 ; 0.000 ; 33.798 ; ; 36.008 ; UFMD[10] ; ARCLK ; C14M ; C14M ; 69.841 ; 0.000 ; 33.512 ; ; 36.389 ; S[2] ; RWMask[4] ; C14M ; C14M ; 69.841 ; 0.000 ; 33.131 ; ; 36.389 ; S[2] ; RWMask[5] ; C14M ; C14M ; 69.841 ; 0.000 ; 33.131 ; ; 36.389 ; S[2] ; RWMask[7] ; C14M ; C14M ; 69.841 ; 0.000 ; 33.131 ; ; 36.389 ; S[2] ; RWMask[0] ; C14M ; C14M ; 69.841 ; 0.000 ; 33.131 ; ; 36.389 ; S[2] ; RWMask[1] ; C14M ; C14M ; 69.841 ; 0.000 ; 33.131 ; ; 36.389 ; S[2] ; RWMask[2] ; C14M ; C14M ; 69.841 ; 0.000 ; 33.131 ; ; 36.389 ; S[2] ; RWMask[3] ; C14M ; C14M ; 69.841 ; 0.000 ; 33.131 ; ; 36.389 ; S[2] ; RWMask[6] ; C14M ; C14M ; 69.841 ; 0.000 ; 33.131 ; ; 36.540 ; FS[15] ; nRWE~reg0 ; C14M ; C14M ; 69.841 ; 0.000 ; 32.980 ; ; 36.850 ; S[1] ; RWMask[4] ; C14M ; C14M ; 69.841 ; 0.000 ; 32.670 ; +---------+---------------------------------------------------------------------------------------------+--------------+--------------+-------------+--------------+------------+------------+ +---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ ; Hold: 'ARCLK' ; +---------+---------------------------------------------------------------------------------------------------------+---------------------------------------------------------------------------------------------------------+--------------+-------------+--------------+------------+------------+ ; Slack ; From Node ; To Node ; Launch Clock ; Latch Clock ; Relationship ; Clock Skew ; Data Delay ; +---------+---------------------------------------------------------------------------------------------------------+---------------------------------------------------------------------------------------------------------+--------------+-------------+--------------+------------+------------+ ; -14.566 ; ARShift ; UFM:UFM_inst|UFM_altufm_none_p8r:UFM_altufm_none_p8r_component|maxii_ufm_block1~OBSERVABLEADDRESSREGOUT ; C14M ; ARCLK ; 0.000 ; -1.042 ; 4.392 ; ; 60.000 ; UFM:UFM_inst|UFM_altufm_none_p8r:UFM_altufm_none_p8r_component|maxii_ufm_block1~OBSERVABLEADDRESSREGOUT ; UFM:UFM_inst|UFM_altufm_none_p8r:UFM_altufm_none_p8r_component|maxii_ufm_block1~OBSERVABLEADDRESSREGOUT ; ARCLK ; ARCLK ; 0.000 ; 0.000 ; 80.000 ; +---------+---------------------------------------------------------------------------------------------------------+---------------------------------------------------------------------------------------------------------+--------------+-------------+--------------+------------+------------+ +---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+ ; Hold: 'DRCLK' ; +---------+---------------------------------------------------------------------------------------------+---------------------------------------------------------------------------------------------+--------------+-------------+--------------+------------+------------+ ; Slack ; From Node ; To Node ; Launch Clock ; Latch Clock ; Relationship ; Clock Skew ; Data Delay ; +---------+---------------------------------------------------------------------------------------------+---------------------------------------------------------------------------------------------+--------------+-------------+--------------+------------+------------+ ; -14.550 ; DRDIn ; UFM:UFM_inst|UFM_altufm_none_p8r:UFM_altufm_none_p8r_component|wire_maxii_ufm_block1_drdout ; C14M ; DRCLK ; 0.000 ; -1.050 ; 4.400 ; ; -14.476 ; DRShift ; UFM:UFM_inst|UFM_altufm_none_p8r:UFM_altufm_none_p8r_component|wire_maxii_ufm_block1_drdout ; C14M ; DRCLK ; 0.000 ; -1.050 ; 4.474 ; ; 60.000 ; UFM:UFM_inst|UFM_altufm_none_p8r:UFM_altufm_none_p8r_component|wire_maxii_ufm_block1_drdout ; UFM:UFM_inst|UFM_altufm_none_p8r:UFM_altufm_none_p8r_component|wire_maxii_ufm_block1_drdout ; DRCLK ; DRCLK ; 0.000 ; 0.000 ; 80.000 ; +---------+---------------------------------------------------------------------------------------------+---------------------------------------------------------------------------------------------+--------------+-------------+--------------+------------+------------+ +-----------------------------------------------------------------------------------------------------------------+ ; Hold: 'C14M' ; +-------+---------------+-------------------+--------------+-------------+--------------+------------+------------+ ; Slack ; From Node ; To Node ; Launch Clock ; Latch Clock ; Relationship ; Clock Skew ; Data Delay ; +-------+---------------+-------------------+--------------+-------------+--------------+------------+------------+ ; 3.107 ; UFMD[7] ; UFMD[8] ; C14M ; C14M ; 0.000 ; 0.000 ; 3.146 ; ; 3.119 ; UFMD[10] ; UFMD[11] ; C14M ; C14M ; 0.000 ; 0.000 ; 3.158 ; ; 3.155 ; UFMD[11] ; UFMD[12] ; C14M ; C14M ; 0.000 ; 0.000 ; 3.194 ; ; 3.364 ; Ready ; Ready ; C14M ; C14M ; 0.000 ; 0.000 ; 3.403 ; ; 3.382 ; UFMD[8] ; UFMD[9] ; C14M ; C14M ; 0.000 ; 0.000 ; 3.421 ; ; 3.402 ; CmdPrgmMAX ; CmdPrgmMAX ; C14M ; C14M ; 0.000 ; 0.000 ; 3.441 ; ; 3.412 ; CmdBitbangMAX ; DRCLKPulse ; C14M ; C14M ; 0.000 ; 0.000 ; 3.451 ; ; 3.414 ; UFMD[13] ; UFMD[14] ; C14M ; C14M ; 0.000 ; 0.000 ; 3.453 ; ; 3.443 ; CS[0] ; CS[0] ; C14M ; C14M ; 0.000 ; 0.000 ; 3.482 ; ; 3.500 ; CmdTout[0] ; CmdTout[0] ; C14M ; C14M ; 0.000 ; 0.000 ; 3.539 ; ; 3.500 ; CmdTout[0] ; CmdTout[1] ; C14M ; C14M ; 0.000 ; 0.000 ; 3.539 ; ; 3.510 ; CmdTout[0] ; CmdTout[2] ; C14M ; C14M ; 0.000 ; 0.000 ; 3.549 ; ; 3.740 ; FS[0] ; FS[0] ; C14M ; C14M ; 0.000 ; 0.000 ; 3.779 ; ; 3.754 ; RWMask[4] ; RWBank[4] ; C14M ; C14M ; 0.000 ; 0.000 ; 3.793 ; ; 3.756 ; RWMask[1] ; RWBank[1] ; C14M ; C14M ; 0.000 ; 0.000 ; 3.795 ; ; 3.779 ; RWBank[5] ; BA[1]~reg0 ; C14M ; C14M ; 0.000 ; 0.000 ; 3.818 ; ; 3.791 ; RCLKx1 ; RCLKx1 ; C14M ; C14M ; 0.000 ; 0.000 ; 3.830 ; ; 3.801 ; CS[1] ; CS[1] ; C14M ; C14M ; 0.000 ; 0.000 ; 3.840 ; ; 3.803 ; CS[1] ; CS[2] ; C14M ; C14M ; 0.000 ; 0.000 ; 3.842 ; ; 3.835 ; UFMProgStart ; UFMProgStart ; C14M ; C14M ; 0.000 ; 0.000 ; 3.874 ; ; 3.842 ; UFMProgStart ; UFMErase ; C14M ; C14M ; 0.000 ; 0.000 ; 3.881 ; ; 3.843 ; UFMProgStart ; UFMProgram ; C14M ; C14M ; 0.000 ; 0.000 ; 3.882 ; ; 4.088 ; PHI1reg ; S[0] ; C14M ; C14M ; 0.000 ; 0.000 ; 4.127 ; ; 4.524 ; S[3] ; DOEEN ; C14M ; C14M ; 0.000 ; 0.000 ; 4.563 ; ; 4.997 ; CmdEraseMAX ; CmdEraseMAX ; C14M ; C14M ; 0.000 ; 0.000 ; 5.036 ; ; 5.217 ; CS[2] ; CS[2] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.256 ; ; 5.229 ; FS[5] ; FS[5] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.268 ; ; 5.242 ; FS[15] ; FS[15] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.281 ; ; 5.248 ; FS[7] ; FS[7] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.287 ; ; 5.252 ; FS[8] ; FS[8] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.291 ; ; 5.254 ; RWBank[7] ; RA[8]~reg0 ; C14M ; C14M ; 0.000 ; 0.000 ; 5.293 ; ; 5.267 ; FS[10] ; FS[10] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.306 ; ; 5.270 ; FS[9] ; FS[9] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.309 ; ; 5.288 ; UFMErase ; UFMProgram ; C14M ; C14M ; 0.000 ; 0.000 ; 5.327 ; ; 5.337 ; CmdTout[1] ; CmdTout[1] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.376 ; ; 5.351 ; CmdTout[1] ; CmdTout[2] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.390 ; ; 5.416 ; DRDIn ; DRDIn ; C14M ; C14M ; 0.000 ; 0.000 ; 5.455 ; ; 5.420 ; RWBank[0] ; RA[8]~reg0 ; C14M ; C14M ; 0.000 ; 0.000 ; 5.459 ; ; 5.453 ; UFMInitDone ; UFMInitDone ; C14M ; C14M ; 0.000 ; 0.000 ; 5.492 ; ; 5.455 ; FS[11] ; FS[11] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.494 ; ; 5.464 ; FS[14] ; FS[14] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.503 ; ; 5.464 ; FS[4] ; FS[4] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.503 ; ; 5.466 ; FS[6] ; FS[6] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.505 ; ; 5.472 ; FS[1] ; FS[1] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.511 ; ; 5.474 ; FS[3] ; FS[3] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.513 ; ; 5.475 ; FS[13] ; FS[13] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.514 ; ; 5.476 ; FS[12] ; FS[12] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.515 ; ; 5.477 ; FS[2] ; FS[2] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.516 ; ; 5.477 ; CmdPrgmMAX ; CmdEraseMAX ; C14M ; C14M ; 0.000 ; 0.000 ; 5.516 ; ; 5.477 ; CmdTout[2] ; CmdTout[2] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.516 ; ; 5.525 ; CS[0] ; CS[2] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.564 ; ; 5.526 ; CS[0] ; CS[1] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.565 ; ; 5.949 ; PHI1reg ; S[3] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.988 ; ; 5.954 ; PHI1reg ; S[1] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.993 ; ; 5.958 ; PHI1reg ; S[2] ; C14M ; C14M ; 0.000 ; 0.000 ; 5.997 ; ; 5.964 ; FS[5] ; FS[6] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.003 ; ; 5.987 ; FS[8] ; FS[9] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.026 ; ; 6.002 ; FS[10] ; FS[11] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.041 ; ; 6.005 ; FS[9] ; FS[10] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.044 ; ; 6.035 ; S[1] ; S[2] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.074 ; ; 6.086 ; UFMD[14] ; UFMD[15] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.125 ; ; 6.108 ; FS[5] ; FS[7] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.147 ; ; 6.131 ; FS[8] ; FS[10] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.170 ; ; 6.146 ; FS[10] ; FS[12] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.185 ; ; 6.149 ; FS[9] ; FS[11] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.188 ; ; 6.251 ; CS[1] ; CmdSetRWBankFFMAX ; C14M ; C14M ; 0.000 ; 0.000 ; 6.290 ; ; 6.275 ; FS[8] ; FS[11] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.314 ; ; 6.293 ; FS[9] ; FS[12] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.332 ; ; 6.386 ; CmdLEDGet ; RWBank[3] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.425 ; ; 6.390 ; LEDEN ; LEDEN ; C14M ; C14M ; 0.000 ; 0.000 ; 6.429 ; ; 6.401 ; S[1] ; DOEEN ; C14M ; C14M ; 0.000 ; 0.000 ; 6.440 ; ; 6.419 ; FS[8] ; FS[12] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.458 ; ; 6.457 ; FS[11] ; FS[12] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.496 ; ; 6.466 ; FS[14] ; FS[15] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.505 ; ; 6.466 ; FS[4] ; FS[5] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.505 ; ; 6.468 ; FS[6] ; FS[7] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.507 ; ; 6.474 ; FS[1] ; FS[2] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.513 ; ; 6.476 ; FS[3] ; FS[4] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.515 ; ; 6.477 ; FS[13] ; FS[14] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.516 ; ; 6.586 ; RWMask[7] ; RWBank[7] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.625 ; ; 6.587 ; S[2] ; BA[1]~reg0 ; C14M ; C14M ; 0.000 ; 0.000 ; 6.626 ; ; 6.588 ; UFMReqErase ; UFMReqErase ; C14M ; C14M ; 0.000 ; 0.000 ; 6.627 ; ; 6.590 ; UFMD[9] ; UFMD[10] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.629 ; ; 6.610 ; FS[4] ; FS[6] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.649 ; ; 6.620 ; FS[3] ; FS[5] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.659 ; ; 6.621 ; FS[13] ; FS[15] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.660 ; ; 6.627 ; RWMask[5] ; RWBank[5] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.666 ; ; 6.634 ; S[0] ; S[0] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.673 ; ; 6.663 ; RWMask[3] ; RWBank[3] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.702 ; ; 6.676 ; CmdEraseMAX ; CmdPrgmMAX ; C14M ; C14M ; 0.000 ; 0.000 ; 6.715 ; ; 6.724 ; UFMD[12] ; RWMask[4] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.763 ; ; 6.754 ; FS[4] ; FS[7] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.793 ; ; 6.764 ; FS[3] ; FS[6] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.803 ; ; 6.782 ; FS[10] ; FS[13] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.821 ; ; 6.782 ; FS[10] ; FS[14] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.821 ; ; 6.782 ; FS[10] ; FS[15] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.821 ; ; 6.908 ; FS[3] ; FS[7] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.947 ; ; 6.929 ; FS[9] ; FS[13] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.968 ; ; 6.929 ; FS[9] ; FS[14] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.968 ; ; 6.929 ; FS[9] ; FS[15] ; C14M ; C14M ; 0.000 ; 0.000 ; 6.968 ; +-------+---------------+-------------------+--------------+-------------+--------------+------------+------------+ +-------------------------------------------------------------------+ ; Setup Transfers ; +------------+----------+----------+----------+----------+----------+ ; From Clock ; To Clock ; RR Paths ; FR Paths ; RF Paths ; FF Paths ; +------------+----------+----------+----------+----------+----------+ ; ARCLK ; ARCLK ; 1 ; 0 ; 0 ; 0 ; ; C14M ; ARCLK ; 1 ; 0 ; 0 ; 0 ; ; C14M ; C14M ; 1715 ; 1 ; 64 ; 1 ; ; DRCLK ; C14M ; 1 ; 0 ; 0 ; 0 ; ; C14M ; DRCLK ; 2 ; 0 ; 0 ; 0 ; ; DRCLK ; DRCLK ; 1 ; 0 ; 0 ; 0 ; +------------+----------+----------+----------+----------+----------+ Entries labeled "false path" only account for clock-to-clock false paths and not path-based false paths. As a result, actual path counts may be lower than reported. +-------------------------------------------------------------------+ ; Hold Transfers ; +------------+----------+----------+----------+----------+----------+ ; From Clock ; To Clock ; RR Paths ; FR Paths ; RF Paths ; FF Paths ; +------------+----------+----------+----------+----------+----------+ ; ARCLK ; ARCLK ; 1 ; 0 ; 0 ; 0 ; ; C14M ; ARCLK ; 1 ; 0 ; 0 ; 0 ; ; C14M ; C14M ; 1715 ; 1 ; 64 ; 1 ; ; DRCLK ; C14M ; 1 ; 0 ; 0 ; 0 ; ; C14M ; DRCLK ; 2 ; 0 ; 0 ; 0 ; ; DRCLK ; DRCLK ; 1 ; 0 ; 0 ; 0 ; +------------+----------+----------+----------+----------+----------+ Entries labeled "false path" only account for clock-to-clock false paths and not path-based false paths. As a result, actual path counts may be lower than reported. --------------- ; Report TCCS ; --------------- No dedicated SERDES Transmitter circuitry present in device or used in design --------------- ; Report RSKM ; --------------- No non-DPA dedicated SERDES Receiver circuitry present in device or used in design +------------------------------------------------+ ; Unconstrained Paths Summary ; +---------------------------------+-------+------+ ; Property ; Setup ; Hold ; +---------------------------------+-------+------+ ; Illegal Clocks ; 0 ; 0 ; ; Unconstrained Clocks ; 0 ; 0 ; ; Unconstrained Input Ports ; 29 ; 29 ; ; Unconstrained Input Port Paths ; 169 ; 169 ; ; Unconstrained Output Ports ; 48 ; 48 ; ; Unconstrained Output Port Paths ; 69 ; 69 ; +---------------------------------+-------+------+ +-------------------------------------+ ; Clock Status Summary ; +--------+-------+------+-------------+ ; Target ; Clock ; Type ; Status ; +--------+-------+------+-------------+ ; ARCLK ; ARCLK ; Base ; Constrained ; ; C14M ; C14M ; Base ; Constrained ; ; DRCLK ; DRCLK ; Base ; Constrained ; +--------+-------+------+-------------+ +---------------------------------------------------------------------------------------------------+ ; Unconstrained Input Ports ; +------------+--------------------------------------------------------------------------------------+ ; Input Port ; Comment ; +------------+--------------------------------------------------------------------------------------+ ; Ain[0] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Ain[1] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Ain[2] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Ain[3] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Ain[4] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Ain[5] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Ain[6] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Ain[7] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Din[0] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Din[1] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Din[2] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Din[3] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Din[4] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Din[5] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Din[6] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Din[7] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; PHI1 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[0] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[1] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[2] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[3] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[4] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[5] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[6] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[7] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nC07X ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nEN80 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nWE ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nWE80 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; +------------+--------------------------------------------------------------------------------------+ +-----------------------------------------------------------------------------------------------------+ ; Unconstrained Output Ports ; +-------------+---------------------------------------------------------------------------------------+ ; Output Port ; Comment ; +-------------+---------------------------------------------------------------------------------------+ ; BA[0] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; BA[1] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; CKE ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; DQMH ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; DQML ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Dout[0] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Dout[1] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Dout[2] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Dout[3] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Dout[4] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Dout[5] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Dout[6] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Dout[7] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; LED ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[0] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[1] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[2] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[3] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[4] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[5] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[6] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[7] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[8] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[9] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[10] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[11] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RCLK ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[0] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[1] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[2] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[3] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[4] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[5] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[6] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[7] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Vout[0] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Vout[1] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Vout[2] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Vout[3] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Vout[4] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Vout[5] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Vout[6] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Vout[7] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nCAS ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nDOE ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nRAS ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nRWE ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nVOE ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; +-------------+---------------------------------------------------------------------------------------+ +---------------------------------------------------------------------------------------------------+ ; Unconstrained Input Ports ; +------------+--------------------------------------------------------------------------------------+ ; Input Port ; Comment ; +------------+--------------------------------------------------------------------------------------+ ; Ain[0] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Ain[1] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Ain[2] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Ain[3] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Ain[4] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Ain[5] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Ain[6] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Ain[7] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Din[0] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Din[1] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Din[2] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Din[3] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Din[4] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Din[5] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Din[6] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Din[7] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; PHI1 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[0] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[1] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[2] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[3] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[4] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[5] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[6] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[7] ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nC07X ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nEN80 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nWE ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nWE80 ; No input delay, min/max delays, false-path exceptions, or max skew assignments found ; +------------+--------------------------------------------------------------------------------------+ +-----------------------------------------------------------------------------------------------------+ ; Unconstrained Output Ports ; +-------------+---------------------------------------------------------------------------------------+ ; Output Port ; Comment ; +-------------+---------------------------------------------------------------------------------------+ ; BA[0] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; BA[1] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; CKE ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; DQMH ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; DQML ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Dout[0] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Dout[1] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Dout[2] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Dout[3] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Dout[4] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Dout[5] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Dout[6] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Dout[7] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; LED ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[0] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[1] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[2] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[3] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[4] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[5] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[6] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[7] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[8] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[9] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[10] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RA[11] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RCLK ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[0] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[1] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[2] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[3] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[4] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[5] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[6] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; RD[7] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Vout[0] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Vout[1] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Vout[2] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Vout[3] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Vout[4] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Vout[5] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Vout[6] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; Vout[7] ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nCAS ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nDOE ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nRAS ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nRWE ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; ; nVOE ; No output delay, min/max delays, false-path exceptions, or max skew assignments found ; +-------------+---------------------------------------------------------------------------------------+ +--------------------------+ ; Timing Analyzer Messages ; +--------------------------+ Info: ******************************************************************* Info: Running Quartus Prime Timing Analyzer Info: Version 19.1.0 Build 670 09/22/2019 Patches 0.02std SJ Lite Edition Info: Processing started: Tue Nov 21 06:54:43 2023 Info: Command: quartus_sta RAM2E-MAXV -c RAM2E Info: qsta_default_script.tcl version: #1 Info (20032): Parallel compilation is enabled and will use up to 4 processors Info (21077): Low junction temperature is 0 degrees C Info (21077): High junction temperature is 85 degrees C Info (334003): Started post-fitting delay annotation Info (334004): Delay annotation completed successfully Info (332104): Reading SDC File: '../RAM2E.sdc' Info (332104): Reading SDC File: '../RAM2E-MAX.sdc' Info: Found TIMING_ANALYZER_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON Info: Can't run Report Timing Closure Recommendations. The current device family is not supported. Warning (332009): The launch and latch times for the relationship between source clock: C14M and destination clock: ARCLK are outside of the legal time range. The relationship difference is correct, however the launch time is set to 0. Warning (332009): The launch and latch times for the relationship between source clock: C14M and destination clock: DRCLK are outside of the legal time range. The relationship difference is correct, however the launch time is set to 0. Critical Warning (332148): Timing requirements not met Info (332146): Worst-case setup slack is -25.523 Info (332119): Slack End Point TNS Clock Info (332119): ========= =================== ===================== Info (332119): -25.523 -25.523 DRCLK Info (332119): -25.433 -25.433 ARCLK Info (332119): -10.080 -10.080 C14M Info (332146): Worst-case hold slack is -14.566 Info (332119): Slack End Point TNS Clock Info (332119): ========= =================== ===================== Info (332119): -14.566 -14.566 ARCLK Info (332119): -14.550 -14.550 DRCLK Info (332119): 3.107 0.000 C14M Info (332140): No Recovery paths to report Info (332140): No Removal paths to report Info (332146): Worst-case minimum pulse width slack is 34.581 Info (332119): Slack End Point TNS Clock Info (332119): ========= =================== ===================== Info (332119): 34.581 0.000 C14M Info (332119): 70.000 0.000 ARCLK Info (332119): 70.000 0.000 DRCLK Info (332001): The selected device family is not supported by the report_metastability command. Warning (332009): The launch and latch times for the relationship between source clock: C14M and destination clock: ARCLK are outside of the legal time range. The relationship difference is correct, however the launch time is set to 0. Warning (332009): The launch and latch times for the relationship between source clock: C14M and destination clock: DRCLK are outside of the legal time range. The relationship difference is correct, however the launch time is set to 0. Info (332102): Design is not fully constrained for setup requirements Info (332102): Design is not fully constrained for hold requirements Info: Quartus Prime Timing Analyzer was successful. 0 errors, 5 warnings Info: Peak virtual memory: 13066 megabytes Info: Processing ended: Tue Nov 21 06:54:45 2023 Info: Elapsed time: 00:00:02 Info: Total CPU time (on all processors): 00:00:02