mirror of
https://github.com/garrettsworkshop/RAM2E.git
synced 2024-11-24 15:31:38 +00:00
92 lines
3.8 KiB
Plaintext
92 lines
3.8 KiB
Plaintext
Assembler report for RAM2E
|
|
Wed Feb 07 19:21:24 2024
|
|
Quartus Prime Version 19.1.0 Build 670 09/22/2019 SJ Lite Edition
|
|
|
|
|
|
---------------------
|
|
; Table of Contents ;
|
|
---------------------
|
|
1. Legal Notice
|
|
2. Assembler Summary
|
|
3. Assembler Settings
|
|
4. Assembler Generated Files
|
|
5. Assembler Device Options: /Repos/RAM2E/CPLD/MAXII/output_files/RAM2E.pof
|
|
6. Assembler Messages
|
|
|
|
|
|
|
|
----------------
|
|
; Legal Notice ;
|
|
----------------
|
|
Copyright (C) 2019 Intel Corporation. All rights reserved.
|
|
Your use of Intel Corporation's design tools, logic functions
|
|
and other software and tools, and any partner logic
|
|
functions, and any output files from any of the foregoing
|
|
(including device programming or simulation files), and any
|
|
associated documentation or information are expressly subject
|
|
to the terms and conditions of the Intel Program License
|
|
Subscription Agreement, the Intel Quartus Prime License Agreement,
|
|
the Intel FPGA IP License Agreement, or other applicable license
|
|
agreement, including, without limitation, that your use is for
|
|
the sole purpose of programming logic devices manufactured by
|
|
Intel and sold by Intel or its authorized distributors. Please
|
|
refer to the applicable agreement for further details, at
|
|
https://fpgasoftware.intel.com/eula.
|
|
|
|
|
|
|
|
+---------------------------------------------------------------+
|
|
; Assembler Summary ;
|
|
+-----------------------+---------------------------------------+
|
|
; Assembler Status ; Successful - Wed Feb 07 19:21:24 2024 ;
|
|
; Revision Name ; RAM2E ;
|
|
; Top-level Entity Name ; RAM2E ;
|
|
; Family ; MAX II ;
|
|
; Device ; EPM240T100C5 ;
|
|
+-----------------------+---------------------------------------+
|
|
|
|
|
|
+----------------------------------+
|
|
; Assembler Settings ;
|
|
+--------+---------+---------------+
|
|
; Option ; Setting ; Default Value ;
|
|
+--------+---------+---------------+
|
|
|
|
|
|
+------------------------------------------------+
|
|
; Assembler Generated Files ;
|
|
+------------------------------------------------+
|
|
; File Name ;
|
|
+------------------------------------------------+
|
|
; /Repos/RAM2E/CPLD/MAXII/output_files/RAM2E.pof ;
|
|
+------------------------------------------------+
|
|
|
|
|
|
+--------------------------------------------------------------------------+
|
|
; Assembler Device Options: /Repos/RAM2E/CPLD/MAXII/output_files/RAM2E.pof ;
|
|
+----------------+---------------------------------------------------------+
|
|
; Option ; Setting ;
|
|
+----------------+---------------------------------------------------------+
|
|
; JTAG usercode ; 0x00164C1D ;
|
|
; Checksum ; 0x00165015 ;
|
|
+----------------+---------------------------------------------------------+
|
|
|
|
|
|
+--------------------+
|
|
; Assembler Messages ;
|
|
+--------------------+
|
|
Info: *******************************************************************
|
|
Info: Running Quartus Prime Assembler
|
|
Info: Version 19.1.0 Build 670 09/22/2019 SJ Lite Edition
|
|
Info: Processing started: Wed Feb 07 19:21:23 2024
|
|
Info: Command: quartus_asm --read_settings_files=off --write_settings_files=off RAM2E-MAXII -c RAM2E
|
|
Info (115031): Writing out detailed assembly data for power analysis
|
|
Info (115030): Assembler is generating device programming files
|
|
Info: Quartus Prime Assembler was successful. 0 errors, 0 warnings
|
|
Info: Peak virtual memory: 13061 megabytes
|
|
Info: Processing ended: Wed Feb 07 19:21:24 2024
|
|
Info: Elapsed time: 00:00:01
|
|
Info: Total CPU time (on all processors): 00:00:01
|
|
|
|
|