mirror of
https://github.com/garrettsworkshop/RAM2GS.git
synced 2024-11-30 18:51:48 +00:00
27 lines
1.2 KiB
Plaintext
27 lines
1.2 KiB
Plaintext
|
<?xml version="1.0" encoding="UTF-8"?>
|
||
|
<BaliProject version="3.2" title="RAM2GS_LCMXO2_1200HC" device="LCMXO2-1200HC-4TG100C" default_implementation="impl1">
|
||
|
<Options/>
|
||
|
<Implementation title="impl1" dir="impl1" description="impl1" synthesis="synplify" default_strategy="Strategy1">
|
||
|
<Options def_top="RAM2GS"/>
|
||
|
<Source name="REFB.v" type="Verilog" type_short="Verilog">
|
||
|
<Options/>
|
||
|
</Source>
|
||
|
<Source name="../RAM2GS-LCMXO2-IntOsc.v" type="Verilog" type_short="Verilog">
|
||
|
<Options top_module="RAM2GS"/>
|
||
|
</Source>
|
||
|
<Source name="RPLL.ipx" type="IPX_Module" type_short="IPX">
|
||
|
<Options/>
|
||
|
</Source>
|
||
|
<Source name="impl1/impl1.xcf" type="Programming Project File" type_short="Programming">
|
||
|
<Options/>
|
||
|
</Source>
|
||
|
<Source name="../RAM2GS-LCMXO2.lpf" type="Logic Preference" type_short="LPF">
|
||
|
<Options/>
|
||
|
</Source>
|
||
|
<Source name="../RAM2GS.sdc" type="Synplify Design Constraints File" type_short="SDC">
|
||
|
<Options/>
|
||
|
</Source>
|
||
|
</Implementation>
|
||
|
<Strategy name="Strategy1" file="RAM2GS_LCMXO2_1200HC1.sty"/>
|
||
|
</BaliProject>
|