2023-08-15 09:05:47 +00:00
PAR: Place And Route Diamond (64-bit) 3.12.1.454.
Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved.
Copyright (c) 1995 AT&T Corp. All rights reserved.
Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved.
Copyright (c) 2001 Agere Systems All rights reserved.
Copyright (c) 2002-2020 Lattice Semiconductor Corporation, All rights reserved.
2023-08-16 09:11:25 +00:00
Tue Aug 15 23:30:05 2023
2023-08-15 09:05:47 +00:00
C:/lscc/diamond/3.12/ispfpga\bin\nt64\par -f RAM2GS_LCMXO2_640HC_impl1.p2t
RAM2GS_LCMXO2_640HC_impl1_map.ncd RAM2GS_LCMXO2_640HC_impl1.dir
RAM2GS_LCMXO2_640HC_impl1.prf -gui -msgset
D:/OneDrive/Documents/GitHub/RAM2GS/CPLD/LCMXO2-640HC/promote.xml
Preference file: RAM2GS_LCMXO2_640HC_impl1.prf.
Level/ Number Worst Timing Worst Timing Run NCD
Cost [ncd] Unrouted Slack Score Slack(hold) Score(hold) Time Status
---------- -------- ----- ------ ----------- ----------- ---- ------
2023-08-16 09:11:25 +00:00
5_1 * 0 5.827 0 0.304 0 06 Completed
2023-08-15 09:05:47 +00:00
* : Design saved.
2023-08-16 09:11:25 +00:00
Total (real) run time for 1-seed: 6 secs
2023-08-15 09:05:47 +00:00
par done!
Note: user must run 'Trace' for timing closure signoff.
Lattice Place and Route Report for Design "RAM2GS_LCMXO2_640HC_impl1_map.ncd"
2023-08-16 09:11:25 +00:00
Tue Aug 15 23:30:05 2023
2023-08-15 09:05:47 +00:00
PAR: Place And Route Diamond (64-bit) 3.12.1.454.
Command Line: par -w -l 5 -i 6 -t 1 -c 0 -e 0 -gui -msgset D:/OneDrive/Documents/GitHub/RAM2GS/CPLD/LCMXO2-640HC/promote.xml -exp parUseNBR=1:parCDP=0:parCDR=0:parPathBased=OFF:parASE=1 RAM2GS_LCMXO2_640HC_impl1_map.ncd RAM2GS_LCMXO2_640HC_impl1.dir/5_1.ncd RAM2GS_LCMXO2_640HC_impl1.prf
Preference file: RAM2GS_LCMXO2_640HC_impl1.prf.
Placement level-cost: 5-1.
Routing Iterations: 6
Loading design for application par from file RAM2GS_LCMXO2_640HC_impl1_map.ncd.
Design name: RAM2GS
NCD version: 3.3
Vendor: LATTICE
Device: LCMXO2-640HC
Package: TQFP100
Performance: 4
Loading device for application par from file 'xo2c640.nph' in environment: C:/lscc/diamond/3.12/ispfpga.
Package Status: Final Version 1.39.
Performance Hardware Data Status: Final Version 34.4.
License checked out.
Ignore Preference Error(s): True
Device utilization summary:
PIO (prelim) 67+4(JTAG)/80 89% used
67+4(JTAG)/79 90% bonded
2023-08-16 09:11:25 +00:00
IOLOGIC 29/80 36% used
2023-08-15 09:05:47 +00:00
2023-08-16 09:11:25 +00:00
SLICE 81/320 25% used
2023-08-15 09:05:47 +00:00
2023-08-16 09:11:25 +00:00
Number of Signals: 292
Number of Connections: 703
2023-08-15 09:05:47 +00:00
Pin Constraint Summary:
2023-08-16 09:11:25 +00:00
67 out of 67 pins locked (100% locked).
2023-08-15 09:05:47 +00:00
The following 2 signals are selected to use the primary clock routing resources:
2023-08-16 09:11:25 +00:00
RCLK_c (driver: RCLK, clk load #: 39)
PHI2_c (driver: PHI2, clk load #: 18)
2023-08-15 09:05:47 +00:00
WARNING - par: Signal "RCLK_c" is selected to use Primary clock resources. However, its driver comp "RCLK" is located at "62", which is not a dedicated pin for connecting to Primary clock resources. General routing has to be used to route this signal, and it might suffer from excessive delay or skew.
WARNING - par: Signal "PHI2_c" is selected to use Primary clock resources. However, its driver comp "PHI2" is located at "8", which is not a dedicated pin for connecting to Primary clock resources. General routing has to be used to route this signal, and it might suffer from excessive delay or skew.
2023-08-16 09:11:25 +00:00
The following 2 signals are selected to use the secondary clock routing resources:
nCRAS_c (driver: nCRAS, clk load #: 9, sr load #: 0, ce load #: 0)
nCCAS_c (driver: nCCAS, clk load #: 8, sr load #: 0, ce load #: 0)
2023-08-15 09:05:47 +00:00
WARNING - par: Signal "nCRAS_c" is selected to use Secondary clock resources. However, its driver comp "nCRAS" is located at "17", which is not a dedicated pin for connecting to Secondary clock resources. General routing has to be used to route this signal, and it might suffer from excessive delay or skew.
2023-08-16 09:11:25 +00:00
WARNING - par: Signal "nCCAS_c" is selected to use Secondary clock resources. However, its driver comp "nCCAS" is located at "9", which is not a dedicated pin for connecting to Secondary clock resources. General routing has to be used to route this signal, and it might suffer from excessive delay or skew.
2023-08-15 09:05:47 +00:00
No signal is selected as Global Set/Reset.
Starting Placer Phase 0.
2023-08-16 09:11:25 +00:00
...........
2023-08-15 09:05:47 +00:00
Finished Placer Phase 0. REAL time: 0 secs
Starting Placer Phase 1.
2023-08-16 09:11:25 +00:00
....................
Placer score = 41844.
2023-08-15 09:05:47 +00:00
Finished Placer Phase 1. REAL time: 4 secs
Starting Placer Phase 2.
.
2023-08-16 09:11:25 +00:00
Placer score = 41803
2023-08-15 09:05:47 +00:00
Finished Placer Phase 2. REAL time: 4 secs
------------------ Clock Report ------------------
Global Clock Resources:
CLK_PIN : 0 out of 8 (0%)
2023-08-16 09:11:25 +00:00
General PIO: 4 out of 80 (5%)
2023-08-15 09:05:47 +00:00
DCM : 0 out of 2 (0%)
DCC : 0 out of 8 (0%)
Global Clocks:
2023-08-16 09:11:25 +00:00
PRIMARY "RCLK_c" from comp "RCLK" on PIO site "62 (PR5D)", clk load = 39
PRIMARY "PHI2_c" from comp "PHI2" on PIO site "8 (PL3B)", clk load = 18
SECONDARY "nCRAS_c" from comp "nCRAS" on PIO site "17 (PL6B)", clk load = 9, ce load = 0, sr load = 0
SECONDARY "nCCAS_c" from comp "nCCAS" on PIO site "9 (PL3C)", clk load = 8, ce load = 0, sr load = 0
2023-08-15 09:05:47 +00:00
PRIMARY : 2 out of 8 (25%)
2023-08-16 09:11:25 +00:00
SECONDARY: 2 out of 8 (25%)
2023-08-15 09:05:47 +00:00
--------------- End of Clock Report ---------------
I/O Usage Summary (final):
67 + 4(JTAG) out of 80 (88.8%) PIO sites used.
67 + 4(JTAG) out of 79 (89.9%) bonded PIO sites used.
Number of PIO comps: 67; differential: 0.
Number of Vref pins used: 0.
I/O Bank Usage Summary:
+----------+----------------+------------+-----------+
| I/O Bank | Usage | Bank Vccio | Bank Vref |
+----------+----------------+------------+-----------+
2023-08-16 09:11:25 +00:00
| 0 | 13 / 19 ( 68%) | 3.3V | - |
| 1 | 20 / 20 (100%) | 3.3V | - |
| 2 | 16 / 20 ( 80%) | 3.3V | - |
| 3 | 18 / 20 ( 90%) | 3.3V | - |
2023-08-15 09:05:47 +00:00
+----------+----------------+------------+-----------+
Total placer CPU time: 3 secs
Dumping design to file RAM2GS_LCMXO2_640HC_impl1.dir/5_1.ncd.
2023-08-16 09:11:25 +00:00
0 connections routed; 703 unrouted.
2023-08-15 09:05:47 +00:00
Starting router resource preassignment
WARNING - par: The driver of primary clock net RCLK_c is not placed on one of the sites dedicated for primary clocks. This primary clock will be routed to an H-spine through general routing resource and might suffer from excessive delay or skew.
2023-08-16 09:11:25 +00:00
Completed router resource preassignment. Real time: 6 secs
2023-08-15 09:05:47 +00:00
2023-08-16 09:11:25 +00:00
Start NBR router at 23:30:11 08/15/23
2023-08-15 09:05:47 +00:00
*****************************************************************
Info: NBR allows conflicts(one node used by more than one signal)
in the earlier iterations. In each iteration, it tries to
solve the conflicts while keeping the critical connections
routed as short as possible. The routing process is said to
be completed when no conflicts exist and all connections
are routed.
Note: NBR uses a different method to calculate timing slacks. The
worst slack and total negative slack may not be the same as
that in TRCE report. You should always run TRCE to verify
your design.
*****************************************************************
2023-08-16 09:11:25 +00:00
Start NBR special constraint process at 23:30:11 08/15/23
2023-08-15 09:05:47 +00:00
2023-08-16 09:11:25 +00:00
Start NBR section for initial routing at 23:30:11 08/15/23
2023-08-15 09:05:47 +00:00
Level 1, iteration 1
2023-08-16 09:11:25 +00:00
0(0.00%) conflict; 529(75.25%) untouched conns; 0 (nbr) score;
Estimated worst slack/total negative slack<setup>: 6.016ns/0.000ns; real time: 6 secs
2023-08-15 09:05:47 +00:00
Level 2, iteration 1
2023-08-16 09:11:25 +00:00
0(0.00%) conflict; 526(74.82%) untouched conns; 0 (nbr) score;
Estimated worst slack/total negative slack<setup>: 5.772ns/0.000ns; real time: 6 secs
2023-08-15 09:05:47 +00:00
Level 3, iteration 1
2023-08-16 09:11:25 +00:00
0(0.00%) conflict; 526(74.82%) untouched conns; 0 (nbr) score;
Estimated worst slack/total negative slack<setup>: 6.058ns/0.000ns; real time: 6 secs
2023-08-15 09:05:47 +00:00
Level 4, iteration 1
2023-08-16 09:11:25 +00:00
3(0.01%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score;
Estimated worst slack/total negative slack<setup>: 5.827ns/0.000ns; real time: 6 secs
2023-08-15 09:05:47 +00:00
Info: Initial congestion level at 75% usage is 0
Info: Initial congestion area at 75% usage is 0 (0.00%)
2023-08-16 09:11:25 +00:00
Start NBR section for normal routing at 23:30:11 08/15/23
2023-08-15 09:05:47 +00:00
Level 4, iteration 1
2023-08-16 09:11:25 +00:00
1(0.00%) conflict; 0(0.00%) untouched conn; 0 (nbr) score;
Estimated worst slack/total negative slack<setup>: 5.827ns/0.000ns; real time: 6 secs
2023-08-15 09:05:47 +00:00
Level 4, iteration 2
2023-08-16 09:11:25 +00:00
0(0.00%) conflict; 0(0.00%) untouched conn; 0 (nbr) score;
Estimated worst slack/total negative slack<setup>: 5.827ns/0.000ns; real time: 6 secs
2023-08-15 09:05:47 +00:00
2023-08-16 09:11:25 +00:00
Start NBR section for setup/hold timing optimization with effort level 3 at 23:30:11 08/15/23
Start NBR section for re-routing at 23:30:11 08/15/23
2023-08-15 09:05:47 +00:00
Level 4, iteration 1
2023-08-16 09:11:25 +00:00
0(0.00%) conflict; 0(0.00%) untouched conn; 0 (nbr) score;
Estimated worst slack/total negative slack<setup>: 5.827ns/0.000ns; real time: 6 secs
2023-08-15 09:05:47 +00:00
2023-08-16 09:11:25 +00:00
Start NBR section for post-routing at 23:30:11 08/15/23
2023-08-15 09:05:47 +00:00
End NBR router with 0 unrouted connection
NBR Summary
-----------
Number of unrouted connections : 0 (0.00%)
2023-08-16 09:11:25 +00:00
Number of connections with timing violations : 0 (0.00%)
Estimated worst slack<setup> : 5.827ns
Timing score<setup> : 0
2023-08-15 09:05:47 +00:00
-----------
Notes: The timing info is calculated for SETUP only and all PAR_ADJs are ignored.
2023-08-16 09:11:25 +00:00
Total CPU time 5 secs
Total REAL time: 6 secs
2023-08-15 09:05:47 +00:00
Completely routed.
2023-08-16 09:11:25 +00:00
End of route. 703 routed (100.00%); 0 unrouted.
2023-08-15 09:05:47 +00:00
Hold time timing score: 0, hold timing errors: 0
2023-08-16 09:11:25 +00:00
Timing score: 0
2023-08-15 09:05:47 +00:00
Dumping design to file RAM2GS_LCMXO2_640HC_impl1.dir/5_1.ncd.
All signals are completely routed.
PAR_SUMMARY::Run status = Completed
PAR_SUMMARY::Number of unrouted conns = 0
2023-08-16 09:11:25 +00:00
PAR_SUMMARY::Worst slack<setup/<ns>> = 5.827
PAR_SUMMARY::Timing score<setup/<ns>> = 0.000
2023-08-15 09:05:47 +00:00
PAR_SUMMARY::Worst slack<hold /<ns>> = 0.304
PAR_SUMMARY::Timing score<hold /<ns>> = 0.000
PAR_SUMMARY::Number of errors = 0
2023-08-16 09:11:25 +00:00
Total CPU time to completion: 5 secs
Total REAL time to completion: 6 secs
2023-08-15 09:05:47 +00:00
par done!
Note: user must run 'Trace' for timing closure signoff.
Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved.
Copyright (c) 1995 AT&T Corp. All rights reserved.
Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved.
Copyright (c) 2001 Agere Systems All rights reserved.
Copyright (c) 2002-2020 Lattice Semiconductor Corporation, All rights reserved.