RAM2GS/CPLD/LCMXO2-1200HC-IntOsc/RPLL.ipx
2024-10-02 03:13:17 -04:00

9 lines
544 B
XML

<?xml version="1.0" encoding="UTF-8"?>
<DiamondModule name="RPLL" module="RPLL" VendorName="Lattice Semiconductor Corporation" generator="IPexpress" date="2024 07 14 22:23:23.515" version="5.8" type="Module" synthesis="synplify" source_format="Verilog HDL">
<Package>
<File name="RPLL.lpc" type="lpc" modified="2024 07 14 22:23:22.367"/>
<File name="RPLL.v" type="top_level_verilog" modified="2024 07 14 22:23:22.464"/>
<File name="RPLL_tmpl.v" type="template_verilog" modified="2024 07 14 22:23:22.465"/>
</Package>
</DiamondModule>