mirror of
https://github.com/garrettsworkshop/RAM2GS.git
synced 2024-11-28 21:49:21 +00:00
237 lines
9.1 KiB
Plaintext
237 lines
9.1 KiB
Plaintext
PAR: Place And Route Diamond (64-bit) 3.12.1.454.
|
|
Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved.
|
|
Copyright (c) 1995 AT&T Corp. All rights reserved.
|
|
Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved.
|
|
Copyright (c) 2001 Agere Systems All rights reserved.
|
|
Copyright (c) 2002-2020 Lattice Semiconductor Corporation, All rights reserved.
|
|
Wed Aug 16 04:50:41 2023
|
|
|
|
C:/lscc/diamond/3.12/ispfpga\bin\nt64\par -f RAM2GS_LCMXO256C_impl1.p2t
|
|
RAM2GS_LCMXO256C_impl1_map.ncd RAM2GS_LCMXO256C_impl1.dir
|
|
RAM2GS_LCMXO256C_impl1.prf -gui -msgset
|
|
D:/OneDrive/Documents/GitHub/RAM2GS/CPLD/LCMXO256C/promote.xml
|
|
|
|
|
|
Preference file: RAM2GS_LCMXO256C_impl1.prf.
|
|
|
|
Level/ Number Worst Timing Worst Timing Run NCD
|
|
Cost [ncd] Unrouted Slack Score Slack(hold) Score(hold) Time Status
|
|
---------- -------- ----- ------ ----------- ----------- ---- ------
|
|
5_1 * 0 8.213 0 0.273 0 06 Completed
|
|
|
|
* : Design saved.
|
|
|
|
Total (real) run time for 1-seed: 6 secs
|
|
|
|
par done!
|
|
|
|
Note: user must run 'Trace' for timing closure signoff.
|
|
|
|
Lattice Place and Route Report for Design "RAM2GS_LCMXO256C_impl1_map.ncd"
|
|
Wed Aug 16 04:50:41 2023
|
|
|
|
PAR: Place And Route Diamond (64-bit) 3.12.1.454.
|
|
Command Line: par -w -l 5 -i 6 -t 1 -c 0 -e 0 -gui -msgset D:/OneDrive/Documents/GitHub/RAM2GS/CPLD/LCMXO256C/promote.xml -exp parUseNBR=1:parCDP=0:parCDR=0:parPathBased=OFF:parASE=1 RAM2GS_LCMXO256C_impl1_map.ncd RAM2GS_LCMXO256C_impl1.dir/5_1.ncd RAM2GS_LCMXO256C_impl1.prf
|
|
Preference file: RAM2GS_LCMXO256C_impl1.prf.
|
|
Placement level-cost: 5-1.
|
|
Routing Iterations: 6
|
|
|
|
Loading design for application par from file RAM2GS_LCMXO256C_impl1_map.ncd.
|
|
Design name: RAM2GS
|
|
NCD version: 3.3
|
|
Vendor: LATTICE
|
|
Device: LCMXO256C
|
|
Package: TQFP100
|
|
Performance: 3
|
|
Loading device for application par from file 'mj5g10x6.nph' in environment: C:/lscc/diamond/3.12/ispfpga.
|
|
Package Status: Final Version 1.19.
|
|
Performance Hardware Data Status: Version 1.124.
|
|
License checked out.
|
|
|
|
|
|
Ignore Preference Error(s): True
|
|
Device utilization summary:
|
|
|
|
PIO (prelim) 67/79 84% used
|
|
67/78 85% bonded
|
|
SLICE 69/128 53% used
|
|
|
|
|
|
|
|
Number of Signals: 251
|
|
Number of Connections: 633
|
|
|
|
Pin Constraint Summary:
|
|
67 out of 67 pins locked (100% locked).
|
|
|
|
The following 2 signals are selected to use the primary clock routing resources:
|
|
RCLK_c (driver: RCLK, clk load #: 32)
|
|
PHI2_c (driver: PHI2, clk load #: 14)
|
|
|
|
The following 1 signal is selected to use the secondary clock routing resources:
|
|
nCRAS_c (driver: nCRAS, clk load #: 8, sr load #: 0, ce load #: 0)
|
|
|
|
No signal is selected as Global Set/Reset.
|
|
Starting Placer Phase 0.
|
|
........
|
|
Finished Placer Phase 0. REAL time: 0 secs
|
|
|
|
Starting Placer Phase 1.
|
|
.................
|
|
Placer score = 582801.
|
|
Finished Placer Phase 1. REAL time: 6 secs
|
|
|
|
Starting Placer Phase 2.
|
|
.
|
|
Placer score = 582334
|
|
Finished Placer Phase 2. REAL time: 6 secs
|
|
|
|
|
|
------------------ Clock Report ------------------
|
|
|
|
Global Clock Resources:
|
|
CLK_PIN : 1 out of 4 (25%)
|
|
General PIO: 1 out of 80 (1%)
|
|
|
|
Global Clocks:
|
|
PRIMARY "RCLK_c" from comp "RCLK" on CLK_PIN site "86 (PT4A)", clk load = 32
|
|
PRIMARY "PHI2_c" from comp "PHI2" on PIO site "39 (PB3D)", clk load = 14
|
|
SECONDARY "nCRAS_c" from comp "nCRAS" on PIO site "43 (PB4A)", clk load = 8, ce load = 0, sr load = 0
|
|
|
|
PRIMARY : 2 out of 4 (50%)
|
|
SECONDARY: 1 out of 4 (25%)
|
|
|
|
--------------- End of Clock Report ---------------
|
|
|
|
|
|
I/O Usage Summary (final):
|
|
67 out of 79 (84.8%) PIO sites used.
|
|
67 out of 78 (85.9%) bonded PIO sites used.
|
|
Number of PIO comps: 67; differential: 0.
|
|
Number of Vref pins used: 0.
|
|
|
|
I/O Bank Usage Summary:
|
|
+----------+----------------+------------+------------+------------+
|
|
| I/O Bank | Usage | Bank Vccio | Bank Vref1 | Bank Vref2 |
|
|
+----------+----------------+------------+------------+------------+
|
|
| 0 | 36 / 41 ( 87%) | 3.3V | - | - |
|
|
| 1 | 31 / 37 ( 83%) | 3.3V | - | - |
|
|
+----------+----------------+------------+------------+------------+
|
|
|
|
Total placer CPU time: 5 secs
|
|
|
|
Dumping design to file RAM2GS_LCMXO256C_impl1.dir/5_1.ncd.
|
|
|
|
0 connections routed; 633 unrouted.
|
|
Starting router resource preassignment
|
|
WARNING - par: The driver of primary clock net PHI2_c is not placed on one of the PIO sites dedicated for primary clocks. This primary clock will be routed to a H-spine through general routing resource and may suffer from excessive delay or skew.
|
|
WARNING - par: The driver of secondary clock net nCRAS_c is not placed on one of the PIO sites dedicated for secondary clocks. This secondary clock will be routed through general routing resource and may suffer from excessive delay or skew.
|
|
|
|
WARNING - par: The following clock signals will be routed by using generic routing resource and may suffer from excessive delay and/or skew.
|
|
Signal=nCCAS_c loads=8 clock_loads=4
|
|
|
|
Completed router resource preassignment. Real time: 6 secs
|
|
|
|
Start NBR router at 04:50:47 08/16/23
|
|
|
|
*****************************************************************
|
|
Info: NBR allows conflicts(one node used by more than one signal)
|
|
in the earlier iterations. In each iteration, it tries to
|
|
solve the conflicts while keeping the critical connections
|
|
routed as short as possible. The routing process is said to
|
|
be completed when no conflicts exist and all connections
|
|
are routed.
|
|
Note: NBR uses a different method to calculate timing slacks. The
|
|
worst slack and total negative slack may not be the same as
|
|
that in TRCE report. You should always run TRCE to verify
|
|
your design.
|
|
*****************************************************************
|
|
|
|
Start NBR special constraint process at 04:50:47 08/16/23
|
|
|
|
Start NBR section for initial routing at 04:50:47 08/16/23
|
|
Level 1, iteration 1
|
|
0(0.00%) conflict; 545(86.10%) untouched conns; 0 (nbr) score;
|
|
Estimated worst slack/total negative slack<setup>: 8.344ns/0.000ns; real time: 6 secs
|
|
Level 2, iteration 1
|
|
0(0.00%) conflict; 543(85.78%) untouched conns; 0 (nbr) score;
|
|
Estimated worst slack/total negative slack<setup>: 8.344ns/0.000ns; real time: 6 secs
|
|
Level 3, iteration 1
|
|
0(0.00%) conflict; 543(85.78%) untouched conns; 0 (nbr) score;
|
|
Estimated worst slack/total negative slack<setup>: 8.405ns/0.000ns; real time: 6 secs
|
|
Level 4, iteration 1
|
|
10(0.08%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score;
|
|
Estimated worst slack/total negative slack<setup>: 8.213ns/0.000ns; real time: 6 secs
|
|
|
|
Info: Initial congestion level at 75% usage is 0
|
|
Info: Initial congestion area at 75% usage is 0 (0.00%)
|
|
|
|
Start NBR section for normal routing at 04:50:47 08/16/23
|
|
Level 4, iteration 1
|
|
5(0.04%) conflicts; 0(0.00%) untouched conn; 0 (nbr) score;
|
|
Estimated worst slack/total negative slack<setup>: 8.213ns/0.000ns; real time: 6 secs
|
|
Level 4, iteration 2
|
|
0(0.00%) conflict; 0(0.00%) untouched conn; 0 (nbr) score;
|
|
Estimated worst slack/total negative slack<setup>: 8.213ns/0.000ns; real time: 6 secs
|
|
|
|
Start NBR section for setup/hold timing optimization with effort level 3 at 04:50:47 08/16/23
|
|
|
|
Start NBR section for re-routing at 04:50:47 08/16/23
|
|
Level 4, iteration 1
|
|
0(0.00%) conflict; 0(0.00%) untouched conn; 0 (nbr) score;
|
|
Estimated worst slack/total negative slack<setup>: 8.213ns/0.000ns; real time: 6 secs
|
|
|
|
Start NBR section for post-routing at 04:50:47 08/16/23
|
|
|
|
End NBR router with 0 unrouted connection
|
|
|
|
NBR Summary
|
|
-----------
|
|
Number of unrouted connections : 0 (0.00%)
|
|
Number of connections with timing violations : 0 (0.00%)
|
|
Estimated worst slack<setup> : 8.213ns
|
|
Timing score<setup> : 0
|
|
-----------
|
|
Notes: The timing info is calculated for SETUP only and all PAR_ADJs are ignored.
|
|
|
|
|
|
|
|
WARNING - par: The following clock signals will be routed by using generic routing resource and may suffer from excessive delay and/or skew.
|
|
Signal=nCCAS_c loads=8 clock_loads=4
|
|
|
|
Total CPU time 5 secs
|
|
Total REAL time: 6 secs
|
|
Completely routed.
|
|
End of route. 633 routed (100.00%); 0 unrouted.
|
|
|
|
Hold time timing score: 0, hold timing errors: 0
|
|
|
|
Timing score: 0
|
|
|
|
Dumping design to file RAM2GS_LCMXO256C_impl1.dir/5_1.ncd.
|
|
|
|
|
|
All signals are completely routed.
|
|
|
|
|
|
PAR_SUMMARY::Run status = Completed
|
|
PAR_SUMMARY::Number of unrouted conns = 0
|
|
PAR_SUMMARY::Worst slack<setup/<ns>> = 8.213
|
|
PAR_SUMMARY::Timing score<setup/<ns>> = 0.000
|
|
PAR_SUMMARY::Worst slack<hold /<ns>> = 0.273
|
|
PAR_SUMMARY::Timing score<hold /<ns>> = 0.000
|
|
PAR_SUMMARY::Number of errors = 0
|
|
|
|
Total CPU time to completion: 5 secs
|
|
Total REAL time to completion: 6 secs
|
|
|
|
par done!
|
|
|
|
Note: user must run 'Trace' for timing closure signoff.
|
|
|
|
Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved.
|
|
Copyright (c) 1995 AT&T Corp. All rights reserved.
|
|
Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved.
|
|
Copyright (c) 2001 Agere Systems All rights reserved.
|
|
Copyright (c) 2002-2020 Lattice Semiconductor Corporation, All rights reserved.
|