mirror of
https://github.com/garrettsworkshop/RAM2GS.git
synced 2024-11-26 23:52:19 +00:00
43 lines
1022 B
Common Lisp
43 lines
1022 B
Common Lisp
[ActiveSupport PAR]
|
|
; Global primary clocks
|
|
GLOBAL_PRIMARY_USED = 2;
|
|
; Global primary clock #0
|
|
GLOBAL_PRIMARY_0_SIGNALNAME = RCLK_c;
|
|
GLOBAL_PRIMARY_0_DRIVERTYPE = CLK_PIN;
|
|
GLOBAL_PRIMARY_0_LOADNUM = 32;
|
|
; Global primary clock #1
|
|
GLOBAL_PRIMARY_1_SIGNALNAME = PHI2_c;
|
|
GLOBAL_PRIMARY_1_DRIVERTYPE = PIO;
|
|
GLOBAL_PRIMARY_1_LOADNUM = 14;
|
|
; # of global secondary clocks
|
|
GLOBAL_SECONDARY_USED = 1;
|
|
; Global secondary clock #0
|
|
GLOBAL_SECONDARY_0_SIGNALNAME = nCRAS_c;
|
|
GLOBAL_SECONDARY_0_DRIVERTYPE = PIO;
|
|
GLOBAL_SECONDARY_0_LOADNUM = 10;
|
|
GLOBAL_SECONDARY_0_SIGTYPE = CLK;
|
|
; I/O Bank 0 Usage
|
|
BANK_0_USED = 18;
|
|
BANK_0_AVAIL = 18;
|
|
BANK_0_VCCIO = 3.3V;
|
|
BANK_0_VREF1 = NA;
|
|
BANK_0_VREF2 = NA;
|
|
; I/O Bank 1 Usage
|
|
BANK_1_USED = 18;
|
|
BANK_1_AVAIL = 21;
|
|
BANK_1_VCCIO = 3.3V;
|
|
BANK_1_VREF1 = NA;
|
|
BANK_1_VREF2 = NA;
|
|
; I/O Bank 2 Usage
|
|
BANK_2_USED = 13;
|
|
BANK_2_AVAIL = 14;
|
|
BANK_2_VCCIO = NA;
|
|
BANK_2_VREF1 = NA;
|
|
BANK_2_VREF2 = NA;
|
|
; I/O Bank 3 Usage
|
|
BANK_3_USED = 18;
|
|
BANK_3_AVAIL = 21;
|
|
BANK_3_VCCIO = 3.3V;
|
|
BANK_3_VREF1 = NA;
|
|
BANK_3_VREF2 = NA;
|