mirror of
https://github.com/kr239/68030tk.git
synced 2024-09-27 09:54:59 +00:00
192 lines
3.3 KiB
Plaintext
192 lines
3.3 KiB
Plaintext
|
|
[Device]
|
|
Family = M4A5;
|
|
PartNumber = M4A5-128/64-10VC;
|
|
Package = 100TQFP;
|
|
PartType = M4A5-128/64;
|
|
Speed = -10;
|
|
Operating_condition = COM;
|
|
Status = Production;
|
|
EN_PinGLB = Yes;
|
|
EN_PinMacrocell = Yes;
|
|
|
|
[Revision]
|
|
Parent = m4a5.lci;
|
|
DATE = 06/01/2014;
|
|
TIME = 00:00:40;
|
|
Source_Format = Pure_VHDL;
|
|
Synthesis = Synplify;
|
|
|
|
[Ignore Assignments]
|
|
|
|
[Clear Assignments]
|
|
|
|
[Backannotate Assignments]
|
|
|
|
[Global Constraints]
|
|
Spread_placement = No;
|
|
Zero_hold_time = Yes;
|
|
Max_pterm_split = 16;
|
|
Max_pterm_collapse = 16;
|
|
Nodes_collapsing_mode = Speed;
|
|
Max_fanin = 32;
|
|
Set_reset_dont_care = Yes;
|
|
Balanced_partitioning = No;
|
|
|
|
[Location Assignments]
|
|
layer = OFF;
|
|
AS_030 = Pin, 82, -, H, -;
|
|
A_16_ = Pin, 96, -, A, -;
|
|
A_17_ = Pin, 59, -, F, -;
|
|
A_18_ = Pin, 95, -, A, -;
|
|
A_19_ = Pin, 97, -, A, -;
|
|
BGACK_000 = Pin, 28, -, D, -;
|
|
BG_030 = Pin, 21, -, C, -;
|
|
CLK_000 = Pin, 11, -, -, -;
|
|
CLK_030 = Pin, 64, -, -, -;
|
|
CLK_OSZI = Pin, 61, -, -, -;
|
|
FC_0_ = Pin, 57, -, F, -;
|
|
FC_1_ = Pin, 58, -, F, -;
|
|
IPL_0_ = Pin, 67, -, G, -;
|
|
IPL_1_ = Pin, 56, -, F, -;
|
|
IPL_2_ = Pin, 68, -, G, -;
|
|
RST = Pin, 86, -, -, -;
|
|
RW = Pin, 71, -, G, -;
|
|
SIZE_1_ = Pin, 79, -, H, -;
|
|
SIZE_0_ = Pin, 70, -, G, -;
|
|
VPA = Pin, 36, -, -, -;
|
|
AVEC = Pin, 92, -, A, -;
|
|
BGACK_030 = Pin, 83, -, H, -;
|
|
BG_000 = Pin, 29, -, D, -;
|
|
CLK_DIV_OUT = Pin, 65, -, G, -;
|
|
CLK_EXP = Pin, 10, -, B, -;
|
|
E = Pin, 66, -, G, -;
|
|
FPU_CS = Pin, 78, -, H, -;
|
|
IPL_030_0_ = Pin, 8, -, B, -;
|
|
IPL_030_1_ = Pin, 7, -, B, -;
|
|
IPL_030_2_ = Pin, 9, -, B, -;
|
|
LDS_000 = Pin, 31, -, D, -;
|
|
UDS_000 = Pin, 32, -, D, -;
|
|
VMA = Pin, 35, -, D, -;
|
|
AS_000 = Pin, 33, -, D, -;
|
|
DTACK = Pin, 30, -, D, -;
|
|
RESET = Pin, 3, -, B, -;
|
|
AMIGA_BUS_DATA_DIR = Pin, 48, -, E, -;
|
|
AMIGA_BUS_ENABLE = Pin, 34, -, D, -;
|
|
AMIGA_BUS_ENABLE_LOW = Pin, 20, -, C, -;
|
|
CIIN = Pin, 47, -, E, -;
|
|
A_20_ = Pin, 93, -, A, -;
|
|
A_21_ = Pin, 94, -, A, -;
|
|
A_22_ = Pin, 85, -, H, -;
|
|
A_23_ = Pin, 84, -, H, -;
|
|
A_24_ = Pin, 19, -, C, -;
|
|
A_25_ = Pin, 18, -, C, -;
|
|
A_26_ = Pin, 17, -, C, -;
|
|
A_27_ = Pin, 16, -, C, -;
|
|
A_28_ = Pin, 15, -, C, -;
|
|
A_29_ = Pin, 6, -, B, -;
|
|
A_30_ = Pin, 5, -, B, -;
|
|
A_31_ = Pin, 4, -, B, -;
|
|
DS_030 = Pin, 98, -, A, -;
|
|
AVEC_EXP = Pin, 22, -, C, -;
|
|
BERR = Pin, 41, -, E, -;
|
|
nEXP_SPACE = Pin, 14, -, -, -;
|
|
A0 = Pin, 69, -, G, -;
|
|
DSACK1 = Pin, 81, -, H, -;
|
|
RW_000 = Pin, 80, -, H, -;
|
|
|
|
[Group Assignments]
|
|
layer = OFF;
|
|
|
|
[Resource Reservations]
|
|
layer = OFF;
|
|
|
|
[Fitter Report Format]
|
|
|
|
[Power]
|
|
Default = High;
|
|
|
|
[Source Constraint Option]
|
|
|
|
[Fast Bypass]
|
|
|
|
[OSM Bypass]
|
|
|
|
[Input Registers]
|
|
|
|
[Netlist/Delay Format]
|
|
NetList = VHDL;
|
|
|
|
[IO Types]
|
|
layer = OFF;
|
|
|
|
[Pullup]
|
|
Default = UP;
|
|
|
|
[Slewrate]
|
|
Default = Slow;
|
|
|
|
[Region]
|
|
|
|
[Timing Constraints]
|
|
|
|
[HSI Attributes]
|
|
|
|
[Input Delay]
|
|
|
|
[opt global constraints list]
|
|
|
|
[Explorer User Settings]
|
|
|
|
[Pin attributes list]
|
|
|
|
[global constraints list]
|
|
|
|
[Global Constraints Process Update]
|
|
|
|
[pin lock limitation]
|
|
|
|
[LOCATION ASSIGNMENTS LIST]
|
|
|
|
[RESOURCE RESERVATIONS LIST]
|
|
|
|
[individual constraints list]
|
|
|
|
[Attributes list setting]
|
|
|
|
[Timing Analyzer]
|
|
|
|
[PLL Assignments]
|
|
|
|
[Dual Function Macrocell]
|
|
|
|
[Explorer Results]
|
|
|
|
[VHDL synplify constraints]
|
|
|
|
[VHDL spectrum constraints]
|
|
|
|
[verilog synplify constraints]
|
|
|
|
[verilog spectrum constraints]
|
|
|
|
[VHDL synplify constraints list]
|
|
|
|
[VHDL spectrum constraints list]
|
|
|
|
[verilog synplify constraints list]
|
|
|
|
[verilog spectrum constraints list]
|
|
|
|
[Constraint Version]
|
|
version = 1.0;
|
|
|
|
[ORP ASSIGNMENTS]
|
|
layer = OFF;
|
|
|
|
[Node attribute]
|
|
layer = OFF;
|
|
|
|
[SYMBOL/MODULE attribute]
|
|
layer = OFF;
|