Timing Report

Need help reading this report?

Design Name WarpSE
Device, Speed (SpeedFile Version) XC95144XL, -10 (3.0)
Date Created Sun Mar 26 03:18:38 2023
Created By Timing Report Generator: version P.20131013
Copyright Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.

Summary

Notes and Warnings
Note: This design contains no timing constraints.
Note: A default set of constraints using a delay of 0.000ns will be used for analysis.

Performance Summary
Min. Clock Period 11.400 ns.
Max. Clock Frequency (fSYSTEM) 87.719 MHz.
Limited by Cycle Time for FCLK
Clock to Setup (tCYC) 11.400 ns.
Pad to Pad Delay (tPD) 11.000 ns.
Setup to Clock at the Pad (tSU) 7.900 ns.
Clock Pad to Output Pad Delay (tCO) 14.500 ns.

Timing Constraints

Constraint Name Requirement (ns) Delay (ns) Paths Paths Failing
TS1000 0.0 0.0 0 0
TS1001 0.0 0.0 0 0
TS1002 0.0 0.0 0 0
AUTO_TS_F2F 0.0 11.4 476 476
AUTO_TS_P2P 0.0 14.5 70 70
AUTO_TS_P2F 0.0 9.7 179 179
AUTO_TS_F2P 0.0 12.7 33 33


Constraint: TS1000

Description: PERIOD:PERIOD_C8M:0.000 nS
Path Requirement (ns) Delay (ns) Slack (ns)


Constraint: TS1001

Description: PERIOD:PERIOD_FCLK:0.000 nS
Path Requirement (ns) Delay (ns) Slack (ns)


Constraint: TS1002

Description: PERIOD:PERIOD_C16M:0.000 nS
Path Requirement (ns) Delay (ns) Slack (ns)


Constraint: AUTO_TS_F2F

Description: MAXDELAY:FROM:FFS(*):TO:FFS(*):0.000 nS
Path Requirement (ns) Delay (ns) Slack (ns)
cs/nOverlay1.Q to IOREQ.D 0.000 11.400 -11.400
cs/nOverlay1.Q to IORW0.D 0.000 11.400 -11.400
cs/nOverlay1.Q to iobs/PS_FSM_FFd2.D 0.000 11.400 -11.400


Constraint: AUTO_TS_P2P

Description: MAXDELAY:FROM:PADS(*):TO:PADS(*):0.000 nS
Path Requirement (ns) Delay (ns) Slack (ns)
FCLK to RA<1> 0.000 14.500 -14.500
FCLK to RA<2> 0.000 14.500 -14.500
FCLK to RA<4> 0.000 14.500 -14.500


Constraint: AUTO_TS_P2F

Description: MAXDELAY:FROM:PADS(*):TO:FFS(*):0.000 nS
Path Requirement (ns) Delay (ns) Slack (ns)
A_FSB<10> to fsb/VPA.D 0.000 9.700 -9.700
A_FSB<10> to nDTACK_FSB.D 0.000 9.700 -9.700
A_FSB<11> to fsb/VPA.D 0.000 9.700 -9.700


Constraint: AUTO_TS_F2P

Description: MAXDELAY:FROM:FFS(*):TO:PADS(*):0.000 nS
Path Requirement (ns) Delay (ns) Slack (ns)
cs/nOverlay1.Q to RA<8> 0.000 12.700 -12.700
cs/nOverlay1.Q to nROMCS 0.000 12.700 -12.700
nAoutOE.Q to nAS_IOB 0.000 12.700 -12.700



Number of constraints not met: 4

Data Sheet Report

Maximum External Clock Speeds

Clock fEXT (MHz) Reason
C8M 111.111 Limited by Clock Pulse Width for C8M
FCLK 87.719 Limited by Cycle Time for FCLK
C16M 90.909 Limited by Cycle Time for C16M

Setup/Hold Times for Clocks

Setup/Hold Times for Clock C8M
Source Pad Setup to clk (edge) Hold to clk (edge)
E 6.500 0.000

Setup/Hold Times for Clock FCLK
Source Pad Setup to clk (edge) Hold to clk (edge)
A_FSB<10> 7.900 0.000
A_FSB<11> 7.900 0.000
A_FSB<12> 7.900 0.000
A_FSB<13> 7.900 0.000
A_FSB<14> 7.900 0.000
A_FSB<15> 7.900 0.000
A_FSB<16> 7.900 0.000
A_FSB<17> 7.900 0.000
A_FSB<18> 7.900 0.000
A_FSB<19> 7.900 0.000
A_FSB<20> 7.900 0.000
A_FSB<21> 7.900 0.000
A_FSB<22> 7.900 0.000
A_FSB<23> 7.900 0.000
A_FSB<8> 7.900 0.000
A_FSB<9> 7.900 0.000
E 6.500 0.000
nAS_FSB 7.900 0.000
nIPL2 6.500 0.000
nLDS_FSB 6.500 0.000
nUDS_FSB 6.500 0.000
nWE_FSB 7.900 0.000

Setup/Hold Times for Clock C16M
Source Pad Setup to clk (edge) Hold to clk (edge)
C8M 7.500 0.000
nBERR_IOB 7.500 0.000
nDTACK_IOB 6.500 0.000
nRES 6.500 0.000
nVPA_IOB 6.500 0.000


Clock to Pad Timing

Clock FCLK to Pad
Destination Pad Clock (edge) to Pad
RA<1> 14.500
RA<2> 14.500
RA<4> 14.500
RA<5> 14.500
RA<8> 14.500
nAS_IOB 14.500
nLDS_IOB 14.500
nRES 14.500
nROMCS 14.500
nUDS_IOB 14.500
nVMA_IOB 14.500
RA<0> 13.500
RA<3> 13.500
RA<6> 13.500
RA<7> 13.500
RA<9> 13.500
nADoutLE0 13.500
nDoutOE 13.500
nVPA_FSB 13.500
nADoutLE1 5.800
nAoutOE 5.800
nBERR_FSB 5.800
nBR_IOB 5.800
nCAS 5.800
nDTACK_FSB 5.800

Clock C16M to Pad
Destination Pad Clock (edge) to Pad
nADoutLE0 13.500
nDoutOE 13.500
nAS_IOB 5.800
nDinLE 5.800
nLDS_IOB 5.800
nUDS_IOB 5.800
nVMA_IOB 5.800


Clock to Setup Times for Clocks

Clock to Setup for clock FCLK
Source Destination Delay
cs/nOverlay1.Q IOREQ.D 11.400
cs/nOverlay1.Q IORW0.D 11.400
cs/nOverlay1.Q iobs/PS_FSM_FFd2.D 11.400
cs/nOverlay1.Q ram/RAMReady.D 11.400
cs/nOverlay1.Q ram/RASEL.D 11.400
cs/nOverlay1.Q ram/RS_FSM_FFd3.D 11.400
fsb/ASrf.Q IOREQ.D 11.400
fsb/ASrf.Q IORW0.D 11.400
fsb/ASrf.Q fsb/VPA.D 11.400
fsb/ASrf.Q iobs/PS_FSM_FFd2.D 11.400
fsb/ASrf.Q ram/RASEL.D 11.400
fsb/ASrf.Q ram/RS_FSM_FFd3.D 11.400
fsb/Ready1r.Q fsb/VPA.D 11.400
fsb/Ready1r.Q nDTACK_FSB.D 11.400
iobs/IOReady.Q fsb/VPA.D 11.400
iobs/IOReady.Q nDTACK_FSB.D 11.400
iobs/Once.Q IOREQ.D 11.400
iobs/Once.Q IORW0.D 11.400
iobs/Once.Q iobs/PS_FSM_FFd2.D 11.400
iobs/PS_FSM_FFd1.Q IOREQ.D 11.400
iobs/PS_FSM_FFd1.Q IORW0.D 11.400
iobs/PS_FSM_FFd1.Q iobs/PS_FSM_FFd2.D 11.400
iobs/PS_FSM_FFd2.Q IORW0.D 11.400
iobs/PS_FSM_FFd2.Q iobs/PS_FSM_FFd2.D 11.400
nADoutLE1.Q IORW0.D 11.400
ram/BACTr.Q ram/RAMReady.D 11.400
ram/RAMEN.Q ram/RASEL.D 11.400
ram/RAMEN.Q ram/RS_FSM_FFd3.D 11.400
ram/RS_FSM_FFd1.Q ram/RAMReady.D 11.400
ram/RS_FSM_FFd1.Q ram/RS_FSM_FFd3.D 11.400
ram/RS_FSM_FFd2.Q ram/RAMReady.D 11.400
ram/RS_FSM_FFd2.Q ram/RASEL.D 11.400
ram/RS_FSM_FFd2.Q ram/RS_FSM_FFd3.D 11.400
ram/RS_FSM_FFd3.Q ram/RAMReady.D 11.400
ram/RS_FSM_FFd3.Q ram/RASEL.D 11.400
ram/RS_FSM_FFd3.Q ram/RS_FSM_FFd3.D 11.400
ram/RefReq.Q ram/RAMReady.D 11.400
ram/RefUrg.Q ram/RAMReady.D 11.400
IORW0.Q IORW0.D 11.000
cs/nOverlay1.Q fsb/Ready1r.D 11.000
cs/nOverlay1.Q fsb/VPA.D 11.000
cs/nOverlay1.Q iobs/IORW1.D 11.000
cs/nOverlay1.Q iobs/Load1.D 11.000
cs/nOverlay1.Q iobs/Once.D 11.000
cs/nOverlay1.Q nDTACK_FSB.D 11.000
fsb/ASrf.Q iobs/IORW1.D 11.000
fsb/ASrf.Q iobs/Once.D 11.000
fsb/ASrf.Q nDTACK_FSB.D 11.000
fsb/ASrf.Q ram/RAMEN.D 11.000
fsb/ASrf.Q ram/RAMReady.D 11.000
fsb/Ready0r.Q fsb/VPA.D 11.000
fsb/Ready0r.Q nDTACK_FSB.D 11.000
fsb/Ready1r.Q fsb/Ready1r.D 11.000
fsb/VPA.Q fsb/VPA.D 11.000
iobs/IORW1.Q IORW0.D 11.000
iobs/IOReady.Q fsb/Ready1r.D 11.000
iobs/Once.Q iobs/Once.D 11.000
iobs/PS_FSM_FFd1.Q iobs/Once.D 11.000
iobs/PS_FSM_FFd2.Q iobs/Once.D 11.000
nADoutLE1.Q fsb/Ready1r.D 11.000
nADoutLE1.Q fsb/VPA.D 11.000
nADoutLE1.Q iobs/Once.D 11.000
nDTACK_FSB.Q nDTACK_FSB.D 11.000
ram/BACTr.Q ram/RAMEN.D 11.000
ram/BACTr.Q ram/RASEL.D 11.000
ram/BACTr.Q ram/RS_FSM_FFd3.D 11.000
ram/RAMEN.Q ram/RAMEN.D 11.000
ram/RAMReady.Q fsb/VPA.D 11.000
ram/RAMReady.Q nDTACK_FSB.D 11.000
ram/RS_FSM_FFd1.Q ram/RAMEN.D 11.000
ram/RS_FSM_FFd1.Q ram/RS_FSM_FFd2.D 11.000
ram/RS_FSM_FFd2.Q ram/RAMEN.D 11.000
ram/RS_FSM_FFd2.Q ram/RS_FSM_FFd2.D 11.000
ram/RS_FSM_FFd3.Q ram/RAMEN.D 11.000
ram/RS_FSM_FFd3.Q ram/RS_FSM_FFd2.D 11.000
ram/RefReq.Q ram/RASEL.D 11.000
ram/RefReq.Q ram/RS_FSM_FFd3.D 11.000
ram/RefUrg.Q ram/RAMEN.D 11.000
ram/RefUrg.Q ram/RASEL.D 11.000
ram/RefUrg.Q ram/RS_FSM_FFd2.D 11.000
ram/RefUrg.Q ram/RS_FSM_FFd3.D 11.000
RefReq.Q ram/RefReqSync.D 10.000
RefUrg.Q RefReq.D 10.000
RefUrg.Q RefUrg.D 10.000
RefUrg.Q cnt/TimerTC.D 10.000
RefUrg.Q ram/RegUrgSync.D 10.000
cnt/Er<0>.Q RefReq.CE 10.000
cnt/Er<0>.Q RefUrg.CE 10.000
cnt/Er<0>.Q RefUrg.D 10.000
cnt/Er<0>.Q cnt/Er<1>.D 10.000
cnt/Er<0>.Q cnt/INITS_FSM_FFd1.D 10.000
cnt/Er<0>.Q cnt/INITS_FSM_FFd2.D 10.000
cnt/Er<0>.Q cnt/LTimer<0>.CE 10.000
cnt/Er<0>.Q cnt/LTimer<10>.CE 10.000
cnt/Er<0>.Q cnt/LTimer<11>.CE 10.000
cnt/Er<0>.Q cnt/LTimer<12>.CE 10.000
cnt/Er<0>.Q cnt/LTimer<1>.CE 10.000
cnt/Er<0>.Q cnt/LTimer<2>.CE 10.000
cnt/Er<0>.Q cnt/LTimer<3>.CE 10.000
cnt/Er<0>.Q cnt/LTimer<4>.CE 10.000
cnt/Er<0>.Q cnt/LTimer<5>.CE 10.000
cnt/Er<0>.Q cnt/LTimer<6>.CE 10.000
cnt/Er<0>.Q cnt/LTimer<7>.CE 10.000
cnt/Er<0>.Q cnt/LTimer<8>.CE 10.000
cnt/Er<0>.Q cnt/LTimer<9>.CE 10.000
cnt/Er<0>.Q cnt/LTimerTC.CE 10.000
cnt/Er<0>.Q cnt/Timer<0>.CE 10.000
cnt/Er<0>.Q cnt/Timer<0>.D 10.000
cnt/Er<0>.Q cnt/Timer<1>.CE 10.000
cnt/Er<0>.Q cnt/Timer<1>.D 10.000
cnt/Er<0>.Q cnt/Timer<2>.CE 10.000
cnt/Er<0>.Q cnt/Timer<2>.D 10.000
cnt/Er<0>.Q cnt/TimerTC.CE 10.000
cnt/Er<1>.Q RefReq.CE 10.000
cnt/Er<1>.Q RefUrg.CE 10.000
cnt/Er<1>.Q RefUrg.D 10.000
cnt/Er<1>.Q cnt/INITS_FSM_FFd1.D 10.000
cnt/Er<1>.Q cnt/INITS_FSM_FFd2.D 10.000
cnt/Er<1>.Q cnt/LTimer<0>.CE 10.000
cnt/Er<1>.Q cnt/LTimer<10>.CE 10.000
cnt/Er<1>.Q cnt/LTimer<11>.CE 10.000
cnt/Er<1>.Q cnt/LTimer<12>.CE 10.000
cnt/Er<1>.Q cnt/LTimer<1>.CE 10.000
cnt/Er<1>.Q cnt/LTimer<2>.CE 10.000
cnt/Er<1>.Q cnt/LTimer<3>.CE 10.000
cnt/Er<1>.Q cnt/LTimer<4>.CE 10.000
cnt/Er<1>.Q cnt/LTimer<5>.CE 10.000
cnt/Er<1>.Q cnt/LTimer<6>.CE 10.000
cnt/Er<1>.Q cnt/LTimer<7>.CE 10.000
cnt/Er<1>.Q cnt/LTimer<8>.CE 10.000
cnt/Er<1>.Q cnt/LTimer<9>.CE 10.000
cnt/Er<1>.Q cnt/LTimerTC.CE 10.000
cnt/Er<1>.Q cnt/Timer<0>.CE 10.000
cnt/Er<1>.Q cnt/Timer<0>.D 10.000
cnt/Er<1>.Q cnt/Timer<1>.CE 10.000
cnt/Er<1>.Q cnt/Timer<1>.D 10.000
cnt/Er<1>.Q cnt/Timer<2>.CE 10.000
cnt/Er<1>.Q cnt/Timer<2>.D 10.000
cnt/Er<1>.Q cnt/TimerTC.CE 10.000
cnt/INITS_FSM_FFd1.Q cnt/INITS_FSM_FFd1.D 10.000
cnt/INITS_FSM_FFd1.Q cnt/INITS_FSM_FFd2.D 10.000
cnt/INITS_FSM_FFd1.Q nAoutOE.D 10.000
cnt/INITS_FSM_FFd1.Q nBR_IOB.D 10.000
cnt/INITS_FSM_FFd1.Q nRESout.D 10.000
cnt/INITS_FSM_FFd2.Q cnt/INITS_FSM_FFd1.D 10.000
cnt/INITS_FSM_FFd2.Q cnt/INITS_FSM_FFd2.D 10.000
cnt/INITS_FSM_FFd2.Q nAoutOE.D 10.000
cnt/INITS_FSM_FFd2.Q nBR_IOB.D 10.000
cnt/INITS_FSM_FFd2.Q nRESout.D 10.000
cnt/LTimer<0>.Q cnt/LTimer<10>.D 10.000
cnt/LTimer<0>.Q cnt/LTimer<11>.D 10.000
cnt/LTimer<0>.Q cnt/LTimer<12>.D 10.000
cnt/LTimer<0>.Q cnt/LTimer<1>.D 10.000
cnt/LTimer<0>.Q cnt/LTimer<2>.D 10.000
cnt/LTimer<0>.Q cnt/LTimer<3>.D 10.000
cnt/LTimer<0>.Q cnt/LTimer<4>.D 10.000
cnt/LTimer<0>.Q cnt/LTimer<5>.D 10.000
cnt/LTimer<0>.Q cnt/LTimer<6>.D 10.000
cnt/LTimer<0>.Q cnt/LTimer<7>.D 10.000
cnt/LTimer<0>.Q cnt/LTimer<8>.D 10.000
cnt/LTimer<0>.Q cnt/LTimer<9>.D 10.000
cnt/LTimer<0>.Q cnt/LTimerTC.D 10.000
cnt/LTimer<10>.Q cnt/LTimer<11>.D 10.000
cnt/LTimer<10>.Q cnt/LTimer<12>.D 10.000
cnt/LTimer<10>.Q cnt/LTimerTC.D 10.000
cnt/LTimer<11>.Q cnt/LTimer<12>.D 10.000
cnt/LTimer<11>.Q cnt/LTimerTC.D 10.000
cnt/LTimer<12>.Q cnt/LTimerTC.D 10.000
cnt/LTimer<1>.Q cnt/LTimer<10>.D 10.000
cnt/LTimer<1>.Q cnt/LTimer<11>.D 10.000
cnt/LTimer<1>.Q cnt/LTimer<12>.D 10.000
cnt/LTimer<1>.Q cnt/LTimer<2>.D 10.000
cnt/LTimer<1>.Q cnt/LTimer<3>.D 10.000
cnt/LTimer<1>.Q cnt/LTimer<4>.D 10.000
cnt/LTimer<1>.Q cnt/LTimer<5>.D 10.000
cnt/LTimer<1>.Q cnt/LTimer<6>.D 10.000
cnt/LTimer<1>.Q cnt/LTimer<7>.D 10.000
cnt/LTimer<1>.Q cnt/LTimer<8>.D 10.000
cnt/LTimer<1>.Q cnt/LTimer<9>.D 10.000
cnt/LTimer<1>.Q cnt/LTimerTC.D 10.000
cnt/LTimer<2>.Q cnt/LTimer<10>.D 10.000
cnt/LTimer<2>.Q cnt/LTimer<11>.D 10.000
cnt/LTimer<2>.Q cnt/LTimer<12>.D 10.000
cnt/LTimer<2>.Q cnt/LTimer<3>.D 10.000
cnt/LTimer<2>.Q cnt/LTimer<4>.D 10.000
cnt/LTimer<2>.Q cnt/LTimer<5>.D 10.000
cnt/LTimer<2>.Q cnt/LTimer<6>.D 10.000
cnt/LTimer<2>.Q cnt/LTimer<7>.D 10.000
cnt/LTimer<2>.Q cnt/LTimer<8>.D 10.000
cnt/LTimer<2>.Q cnt/LTimer<9>.D 10.000
cnt/LTimer<2>.Q cnt/LTimerTC.D 10.000
cnt/LTimer<3>.Q cnt/LTimer<10>.D 10.000
cnt/LTimer<3>.Q cnt/LTimer<11>.D 10.000
cnt/LTimer<3>.Q cnt/LTimer<12>.D 10.000
cnt/LTimer<3>.Q cnt/LTimer<4>.D 10.000
cnt/LTimer<3>.Q cnt/LTimer<5>.D 10.000
cnt/LTimer<3>.Q cnt/LTimer<6>.D 10.000
cnt/LTimer<3>.Q cnt/LTimer<7>.D 10.000
cnt/LTimer<3>.Q cnt/LTimer<8>.D 10.000
cnt/LTimer<3>.Q cnt/LTimer<9>.D 10.000
cnt/LTimer<3>.Q cnt/LTimerTC.D 10.000
cnt/LTimer<4>.Q cnt/LTimer<10>.D 10.000
cnt/LTimer<4>.Q cnt/LTimer<11>.D 10.000
cnt/LTimer<4>.Q cnt/LTimer<12>.D 10.000
cnt/LTimer<4>.Q cnt/LTimer<5>.D 10.000
cnt/LTimer<4>.Q cnt/LTimer<6>.D 10.000
cnt/LTimer<4>.Q cnt/LTimer<7>.D 10.000
cnt/LTimer<4>.Q cnt/LTimer<8>.D 10.000
cnt/LTimer<4>.Q cnt/LTimer<9>.D 10.000
cnt/LTimer<4>.Q cnt/LTimerTC.D 10.000
cnt/LTimer<5>.Q cnt/LTimer<10>.D 10.000
cnt/LTimer<5>.Q cnt/LTimer<11>.D 10.000
cnt/LTimer<5>.Q cnt/LTimer<12>.D 10.000
cnt/LTimer<5>.Q cnt/LTimer<6>.D 10.000
cnt/LTimer<5>.Q cnt/LTimer<7>.D 10.000
cnt/LTimer<5>.Q cnt/LTimer<8>.D 10.000
cnt/LTimer<5>.Q cnt/LTimer<9>.D 10.000
cnt/LTimer<5>.Q cnt/LTimerTC.D 10.000
cnt/LTimer<6>.Q cnt/LTimer<10>.D 10.000
cnt/LTimer<6>.Q cnt/LTimer<11>.D 10.000
cnt/LTimer<6>.Q cnt/LTimer<12>.D 10.000
cnt/LTimer<6>.Q cnt/LTimer<7>.D 10.000
cnt/LTimer<6>.Q cnt/LTimer<8>.D 10.000
cnt/LTimer<6>.Q cnt/LTimer<9>.D 10.000
cnt/LTimer<6>.Q cnt/LTimerTC.D 10.000
cnt/LTimer<7>.Q cnt/LTimer<10>.D 10.000
cnt/LTimer<7>.Q cnt/LTimer<11>.D 10.000
cnt/LTimer<7>.Q cnt/LTimer<12>.D 10.000
cnt/LTimer<7>.Q cnt/LTimer<8>.D 10.000
cnt/LTimer<7>.Q cnt/LTimer<9>.D 10.000
cnt/LTimer<7>.Q cnt/LTimerTC.D 10.000
cnt/LTimer<8>.Q cnt/LTimer<10>.D 10.000
cnt/LTimer<8>.Q cnt/LTimer<11>.D 10.000
cnt/LTimer<8>.Q cnt/LTimer<12>.D 10.000
cnt/LTimer<8>.Q cnt/LTimer<9>.D 10.000
cnt/LTimer<8>.Q cnt/LTimerTC.D 10.000
cnt/LTimer<9>.Q cnt/LTimer<10>.D 10.000
cnt/LTimer<9>.Q cnt/LTimer<11>.D 10.000
cnt/LTimer<9>.Q cnt/LTimer<12>.D 10.000
cnt/LTimer<9>.Q cnt/LTimerTC.D 10.000
cnt/LTimerTC.Q cnt/INITS_FSM_FFd1.D 10.000
cnt/LTimerTC.Q cnt/INITS_FSM_FFd2.D 10.000
cnt/Timer<0>.Q RefUrg.D 10.000
cnt/Timer<0>.Q cnt/Timer<0>.D 10.000
cnt/Timer<0>.Q cnt/Timer<1>.D 10.000
cnt/Timer<0>.Q cnt/Timer<2>.D 10.000
cnt/Timer<0>.Q cnt/TimerTC.D 10.000
cnt/Timer<1>.Q RefReq.D 10.000
cnt/Timer<1>.Q RefUrg.D 10.000
cnt/Timer<1>.Q cnt/Timer<1>.D 10.000
cnt/Timer<1>.Q cnt/Timer<2>.D 10.000
cnt/Timer<1>.Q cnt/TimerTC.D 10.000
cnt/Timer<2>.Q RefReq.D 10.000
cnt/Timer<2>.Q RefUrg.D 10.000
cnt/Timer<2>.Q cnt/Timer<2>.D 10.000
cnt/Timer<2>.Q cnt/TimerTC.D 10.000
cnt/TimerTC.Q RefUrg.D 10.000
cnt/TimerTC.Q cnt/INITS_FSM_FFd1.D 10.000
cnt/TimerTC.Q cnt/INITS_FSM_FFd2.D 10.000
cnt/TimerTC.Q cnt/LTimer<0>.CE 10.000
cnt/TimerTC.Q cnt/LTimer<10>.CE 10.000
cnt/TimerTC.Q cnt/LTimer<11>.CE 10.000
cnt/TimerTC.Q cnt/LTimer<12>.CE 10.000
cnt/TimerTC.Q cnt/LTimer<1>.CE 10.000
cnt/TimerTC.Q cnt/LTimer<2>.CE 10.000
cnt/TimerTC.Q cnt/LTimer<3>.CE 10.000
cnt/TimerTC.Q cnt/LTimer<4>.CE 10.000
cnt/TimerTC.Q cnt/LTimer<5>.CE 10.000
cnt/TimerTC.Q cnt/LTimer<6>.CE 10.000
cnt/TimerTC.Q cnt/LTimer<7>.CE 10.000
cnt/TimerTC.Q cnt/LTimer<8>.CE 10.000
cnt/TimerTC.Q cnt/LTimer<9>.CE 10.000
cnt/TimerTC.Q cnt/LTimerTC.CE 10.000
cnt/TimerTC.Q cnt/Timer<0>.D 10.000
cnt/TimerTC.Q cnt/Timer<1>.D 10.000
cnt/TimerTC.Q cnt/Timer<2>.D 10.000
cnt/nIPL2r.Q cnt/INITS_FSM_FFd1.D 10.000
cnt/nIPL2r.Q nBR_IOB.D 10.000
cs/nOverlay0.Q cs/nOverlay0.D 10.000
cs/nOverlay0.Q cs/nOverlay1.D 10.000
cs/nOverlay1.Q fsb/Ready0r.D 10.000
cs/nOverlay1.Q ram/RAMEN.D 10.000
cs/nOverlay1.Q ram/RS_FSM_FFd2.D 10.000
fsb/ASrf.Q cs/nOverlay0.D 10.000
fsb/ASrf.Q cs/nOverlay1.CE 10.000
fsb/ASrf.Q fsb/Ready0r.D 10.000
fsb/ASrf.Q fsb/Ready1r.D 10.000
fsb/ASrf.Q iobs/IOReady.D 10.000
fsb/ASrf.Q iobs/Load1.D 10.000
fsb/ASrf.Q nBERR_FSB.D 10.000
fsb/ASrf.Q ram/BACTr.D 10.000
fsb/ASrf.Q ram/RS_FSM_FFd2.D 10.000
fsb/Ready0r.Q fsb/Ready0r.D 10.000
iobs/Clear1.Q nADoutLE1.D 10.000
iobs/IOACTr.Q IOREQ.D 10.000
iobs/IOACTr.Q iobs/IOReady.D 10.000
iobs/IOACTr.Q iobs/PS_FSM_FFd1.D 10.000
iobs/IOACTr.Q iobs/PS_FSM_FFd2.D 10.000
iobs/IOACTr.Q nBERR_FSB.D 10.000
iobs/IOL1.Q IOL0.D 10.000
iobs/IORW1.Q iobs/IORW1.D 10.000
iobs/IOReady.Q iobs/IOReady.D 10.000
iobs/IOU1.Q IOU0.D 10.000
iobs/Load1.Q iobs/IOL1.CE 10.000
iobs/Load1.Q iobs/IOU1.CE 10.000
iobs/Load1.Q nADoutLE1.D 10.000
iobs/Once.Q iobs/IORW1.D 10.000
iobs/Once.Q iobs/IOReady.D 10.000
iobs/Once.Q iobs/Load1.D 10.000
iobs/Once.Q nBERR_FSB.D 10.000
iobs/PS_FSM_FFd1.Q ALE0S.D 10.000
iobs/PS_FSM_FFd1.Q IOL0.CE 10.000
iobs/PS_FSM_FFd1.Q IOU0.CE 10.000
iobs/PS_FSM_FFd1.Q iobs/Clear1.D 10.000
iobs/PS_FSM_FFd1.Q iobs/IORW1.D 10.000
iobs/PS_FSM_FFd1.Q iobs/Load1.D 10.000
iobs/PS_FSM_FFd1.Q iobs/PS_FSM_FFd1.D 10.000
iobs/PS_FSM_FFd2.Q ALE0S.D 10.000
iobs/PS_FSM_FFd2.Q IOL0.CE 10.000
iobs/PS_FSM_FFd2.Q IOREQ.D 10.000
iobs/PS_FSM_FFd2.Q IOU0.CE 10.000
iobs/PS_FSM_FFd2.Q iobs/Clear1.D 10.000
iobs/PS_FSM_FFd2.Q iobs/IORW1.D 10.000
iobs/PS_FSM_FFd2.Q iobs/IOReady.D 10.000
iobs/PS_FSM_FFd2.Q iobs/Load1.D 10.000
iobs/PS_FSM_FFd2.Q iobs/PS_FSM_FFd1.D 10.000
iobs/PS_FSM_FFd2.Q nBERR_FSB.D 10.000
nADoutLE1.Q IOL0.D 10.000
nADoutLE1.Q IOREQ.D 10.000
nADoutLE1.Q IOU0.D 10.000
nADoutLE1.Q iobs/Clear1.D 10.000
nADoutLE1.Q iobs/IORW1.D 10.000
nADoutLE1.Q iobs/IOReady.D 10.000
nADoutLE1.Q iobs/Load1.D 10.000
nADoutLE1.Q iobs/PS_FSM_FFd2.D 10.000
nADoutLE1.Q nADoutLE1.D 10.000
nADoutLE1.Q nBERR_FSB.D 10.000
nADoutLE1.Q nDTACK_FSB.D 10.000
nAoutOE.Q nAoutOE.D 10.000
nBERR_FSB.Q nBERR_FSB.D 10.000
nBR_IOB.Q nAoutOE.D 10.000
nBR_IOB.Q nBR_IOB.D 10.000
ram/RAMEN.Q ram/RAMReady.D 10.000
ram/RAMEN.Q ram/RS_FSM_FFd2.D 10.000
ram/RAMReady.Q fsb/Ready0r.D 10.000
ram/RASEL.Q nCAS.D 10.000
ram/RS_FSM_FFd1.Q ram/RASEL.D 10.000
ram/RS_FSM_FFd1.Q ram/RS_FSM_FFd1.D 10.000
ram/RS_FSM_FFd1.Q ram/RefDone.D 10.000
ram/RS_FSM_FFd2.Q ram/RS_FSM_FFd1.D 10.000
ram/RS_FSM_FFd2.Q ram/RefDone.D 10.000
ram/RS_FSM_FFd3.Q ram/RS_FSM_FFd1.D 10.000
ram/RS_FSM_FFd3.Q ram/RefDone.D 10.000
ram/RefDone.Q ram/RefDone.D 10.000
ram/RefDone.Q ram/RefReq.D 10.000
ram/RefDone.Q ram/RefUrg.D 10.000
ram/RefReq.Q ram/RAMEN.D 10.000
ram/RefReqSync.Q ram/RefDone.D 10.000
ram/RefReqSync.Q ram/RefReq.D 10.000
ram/RegUrgSync.Q ram/RefUrg.D 10.000

Clock to Setup for clock C16M
Source Destination Delay
IOBERR.Q IOBERR.D 11.000
iobm/BERRrf.Q IOBERR.D 11.000
iobm/BERRrr.Q IOBERR.D 11.000
iobm/DTACKrf.Q IOBERR.D 11.000
iobm/DTACKrr.Q IOBERR.D 11.000
iobm/IOS_FSM_FFd1.Q IOACT.D 11.000
iobm/IOS_FSM_FFd1.Q IOBERR.D 11.000
iobm/IOS_FSM_FFd2.Q IOBERR.D 11.000
iobm/IOS_FSM_FFd3.Q IOACT.D 11.000
iobm/IOS_FSM_FFd3.Q IOBERR.D 11.000
iobm/RESrf.Q IOACT.D 11.000
iobm/RESrf.Q IOBERR.D 11.000
iobm/RESrr.Q IOACT.D 11.000
iobm/RESrr.Q IOBERR.D 11.000
IOACT.Q nVMA_IOB.D 10.000
iobm/BERRrf.Q IOACT.D 10.000
iobm/BERRrf.Q iobm/IOS_FSM_FFd2.D 10.000
iobm/BERRrr.Q IOACT.D 10.000
iobm/BERRrr.Q iobm/IOS_FSM_FFd2.D 10.000
iobm/DTACKrf.Q IOACT.D 10.000
iobm/DTACKrf.Q iobm/IOS_FSM_FFd2.D 10.000
iobm/DTACKrr.Q IOACT.D 10.000
iobm/DTACKrr.Q iobm/IOS_FSM_FFd2.D 10.000
iobm/ES<0>.Q iobm/ES<0>.D 10.000
iobm/ES<0>.Q iobm/ES<1>.D 10.000
iobm/ES<0>.Q iobm/ES<2>.D 10.000
iobm/ES<0>.Q iobm/ES<3>.D 10.000
iobm/ES<0>.Q iobm/ES<4>.D 10.000
iobm/ES<0>.Q iobm/ETACK.D 10.000
iobm/ES<0>.Q nVMA_IOB.D 10.000
iobm/ES<1>.Q iobm/ES<0>.D 10.000
iobm/ES<1>.Q iobm/ES<1>.D 10.000
iobm/ES<1>.Q iobm/ES<2>.D 10.000
iobm/ES<1>.Q iobm/ES<3>.D 10.000
iobm/ES<1>.Q iobm/ES<4>.D 10.000
iobm/ES<1>.Q iobm/ETACK.D 10.000
iobm/ES<1>.Q nVMA_IOB.D 10.000
iobm/ES<2>.Q iobm/ES<0>.D 10.000
iobm/ES<2>.Q iobm/ES<2>.D 10.000
iobm/ES<2>.Q iobm/ES<3>.D 10.000
iobm/ES<2>.Q iobm/ES<4>.D 10.000
iobm/ES<2>.Q iobm/ETACK.D 10.000
iobm/ES<2>.Q nVMA_IOB.D 10.000
iobm/ES<3>.Q iobm/ES<0>.D 10.000
iobm/ES<3>.Q iobm/ES<2>.D 10.000
iobm/ES<3>.Q iobm/ES<3>.D 10.000
iobm/ES<3>.Q iobm/ES<4>.D 10.000
iobm/ES<3>.Q iobm/ETACK.D 10.000
iobm/ES<3>.Q nVMA_IOB.D 10.000
iobm/ES<4>.Q iobm/ES<0>.D 10.000
iobm/ES<4>.Q iobm/ES<2>.D 10.000
iobm/ES<4>.Q iobm/ES<4>.D 10.000
iobm/ES<4>.Q iobm/ETACK.D 10.000
iobm/ES<4>.Q nVMA_IOB.D 10.000
iobm/ETACK.Q IOACT.D 10.000
iobm/ETACK.Q IOBERR.D 10.000
iobm/ETACK.Q iobm/IOS_FSM_FFd2.D 10.000
iobm/Er2.Q iobm/ES<0>.D 10.000
iobm/Er2.Q iobm/ES<1>.D 10.000
iobm/Er2.Q iobm/ES<2>.D 10.000
iobm/Er2.Q iobm/ES<3>.D 10.000
iobm/Er2.Q iobm/ES<4>.D 10.000
iobm/IOREQr.Q ALE0M.D 10.000
iobm/IOREQr.Q IOACT.D 10.000
iobm/IOREQr.Q iobm/DoutOE.D 10.000
iobm/IOREQr.Q iobm/IOS_FSM_FFd3.D 10.000
iobm/IOS_FSM_FFd1.Q ALE0M.D 10.000
iobm/IOS_FSM_FFd1.Q iobm/DoutOE.D 10.000
iobm/IOS_FSM_FFd1.Q iobm/IOS_FSM_FFd1.D 10.000
iobm/IOS_FSM_FFd1.Q iobm/IOS_FSM_FFd2.D 10.000
iobm/IOS_FSM_FFd1.Q iobm/IOS_FSM_FFd3.D 10.000
iobm/IOS_FSM_FFd1.Q nAS_IOB.D 10.000
iobm/IOS_FSM_FFd1.Q nDinLE.D 10.000
iobm/IOS_FSM_FFd1.Q nLDS_IOB.D 10.000
iobm/IOS_FSM_FFd1.Q nUDS_IOB.D 10.000
iobm/IOS_FSM_FFd2.Q ALE0M.D 10.000
iobm/IOS_FSM_FFd2.Q IOACT.D 10.000
iobm/IOS_FSM_FFd2.Q iobm/DoutOE.D 10.000
iobm/IOS_FSM_FFd2.Q iobm/IOS_FSM_FFd1.D 10.000
iobm/IOS_FSM_FFd2.Q iobm/IOS_FSM_FFd2.D 10.000
iobm/IOS_FSM_FFd2.Q iobm/IOS_FSM_FFd3.D 10.000
iobm/IOS_FSM_FFd2.Q nAS_IOB.D 10.000
iobm/IOS_FSM_FFd2.Q nDinLE.D 10.000
iobm/IOS_FSM_FFd2.Q nLDS_IOB.D 10.000
iobm/IOS_FSM_FFd2.Q nUDS_IOB.D 10.000
iobm/IOS_FSM_FFd3.Q ALE0M.D 10.000
iobm/IOS_FSM_FFd3.Q iobm/DoutOE.D 10.000
iobm/IOS_FSM_FFd3.Q iobm/IOS_FSM_FFd1.D 10.000
iobm/IOS_FSM_FFd3.Q iobm/IOS_FSM_FFd2.D 10.000
iobm/IOS_FSM_FFd3.Q iobm/IOS_FSM_FFd3.D 10.000
iobm/IOS_FSM_FFd3.Q nAS_IOB.D 10.000
iobm/IOS_FSM_FFd3.Q nLDS_IOB.D 10.000
iobm/IOS_FSM_FFd3.Q nUDS_IOB.D 10.000
iobm/RESrf.Q iobm/IOS_FSM_FFd2.D 10.000
iobm/RESrr.Q iobm/IOS_FSM_FFd2.D 10.000
iobm/VPArf.Q nVMA_IOB.D 10.000
iobm/VPArr.Q nVMA_IOB.D 10.000
nVMA_IOB.Q iobm/ETACK.D 10.000
nVMA_IOB.Q nVMA_IOB.D 10.000


Pad to Pad List

Source Pad Destination Pad Delay
A_FSB<11> RA<1> 11.000
A_FSB<12> RA<2> 11.000
A_FSB<14> RA<4> 11.000
A_FSB<15> RA<5> 11.000
A_FSB<20> nROMCS 11.000
A_FSB<21> RA<8> 11.000
A_FSB<21> nROMCS 11.000
A_FSB<22> RA<8> 11.000
A_FSB<22> nROMCS 11.000
A_FSB<23> RA<8> 11.000
A_FSB<23> nROMCS 11.000
A_FSB<2> RA<1> 11.000
A_FSB<3> RA<2> 11.000
A_FSB<5> RA<4> 11.000
A_FSB<6> RA<5> 11.000
A_FSB<9> RA<8> 11.000
A_FSB<10> RA<0> 10.000
A_FSB<13> RA<3> 10.000
A_FSB<16> RA<6> 10.000
A_FSB<17> RA<7> 10.000
A_FSB<18> RA<8> 10.000
A_FSB<19> RA<11> 10.000
A_FSB<19> RA<9> 10.000
A_FSB<1> RA<0> 10.000
A_FSB<20> RA<9> 10.000
A_FSB<20> nDinOE 10.000
A_FSB<21> RA<10> 10.000
A_FSB<21> nDinOE 10.000
A_FSB<22> nDinOE 10.000
A_FSB<23> nDinOE 10.000
A_FSB<4> RA<3> 10.000
A_FSB<7> RA<6> 10.000
A_FSB<8> RA<7> 10.000
nAS_FSB nDinOE 10.000
nAS_FSB nOE 10.000
nAS_FSB nVPA_FSB 10.000
nWE_FSB nDinOE 10.000
nWE_FSB nOE 10.000



Number of paths analyzed: 758
Number of Timing errors: 758
Analysis Completed: Sun Mar 26 03:18:38 2023