mirror of
https://github.com/garrettsworkshop/Warp-SE.git
synced 2024-11-26 06:49:15 +00:00
1773 lines
91 KiB
Plaintext
1773 lines
91 KiB
Plaintext
|
|
|||
|
cpldfit: version P.20131013 Xilinx Inc.
|
|||
|
Fitter Report
|
|||
|
Design Name: WarpSE Date: 9-27-2024, 10:54AM
|
|||
|
Device Used: XC95144XL-10-TQ100
|
|||
|
Fitting Status: Successful
|
|||
|
|
|||
|
************************* Mapped Resource Summary **************************
|
|||
|
|
|||
|
Macrocells Product Terms Function Block Registers Pins
|
|||
|
Used/Tot Used/Tot Inps Used/Tot Used/Tot Used/Tot
|
|||
|
128/144 ( 89%) 435 /720 ( 60%) 272/432 ( 63%) 105/144 ( 73%) 72 /81 ( 89%)
|
|||
|
|
|||
|
** Function Block Resources **
|
|||
|
|
|||
|
Function Mcells FB Inps Pterms IO
|
|||
|
Block Used/Tot Used/Tot Used/Tot Used/Tot
|
|||
|
FB1 18/18* 29/54 30/90 11/11*
|
|||
|
FB2 13/18 16/54 15/90 8/10
|
|||
|
FB3 18/18* 42/54 62/90 10/10*
|
|||
|
FB4 18/18* 42/54 59/90 10/10*
|
|||
|
FB5 12/18 33/54 81/90 8/10
|
|||
|
FB6 18/18* 36/54 68/90 10/10*
|
|||
|
FB7 18/18* 35/54 39/90 9/10
|
|||
|
FB8 13/18 39/54 81/90 6/10
|
|||
|
----- ----- ----- -----
|
|||
|
128/144 272/432 435/720 72/81
|
|||
|
|
|||
|
* - Resource is exhausted
|
|||
|
|
|||
|
** Global Control Resources **
|
|||
|
|
|||
|
Signal 'C16M' mapped onto global clock net GCK1.
|
|||
|
Signal 'C8M' mapped onto global clock net GCK2.
|
|||
|
Signal 'FCLK' mapped onto global clock net GCK3.
|
|||
|
Global output enable net(s) unused.
|
|||
|
Global set/reset net(s) unused.
|
|||
|
|
|||
|
** Pin Resources **
|
|||
|
|
|||
|
Signal Type Required Mapped | Pin Type Used Total
|
|||
|
------------------------------------|------------------------------------
|
|||
|
Input : 32 32 | I/O : 66 73
|
|||
|
Output : 36 36 | GCK/IO : 3 3
|
|||
|
Bidirectional : 1 1 | GTS/IO : 3 4
|
|||
|
GCK : 3 3 | GSR/IO : 0 1
|
|||
|
GTS : 0 0 |
|
|||
|
GSR : 0 0 |
|
|||
|
---- ----
|
|||
|
Total 72 72
|
|||
|
|
|||
|
** Power Data **
|
|||
|
|
|||
|
There are 128 macrocells in high performance mode (MCHP).
|
|||
|
There are 0 macrocells in low power mode (MCLP).
|
|||
|
End of Mapped Resource Summary
|
|||
|
************************** Errors and Warnings ***************************
|
|||
|
|
|||
|
WARNING:Cpld - Unable to retrieve the path to the iSE Project Repository. Will
|
|||
|
use the default filename of 'WarpSE.ise'.
|
|||
|
INFO:Cpld - Inferring BUFG constraint for signal 'C16M' based upon the LOC
|
|||
|
constraint 'P22'. It is recommended that you declare this BUFG explicitedly
|
|||
|
in your design. Note that for certain device families the output of a BUFG
|
|||
|
constraint can not drive a gated clock, and the BUFG constraint will be
|
|||
|
ignored.
|
|||
|
INFO:Cpld - Inferring BUFG constraint for signal 'C8M' based upon the LOC
|
|||
|
constraint 'P23'. It is recommended that you declare this BUFG explicitedly
|
|||
|
in your design. Note that for certain device families the output of a BUFG
|
|||
|
constraint can not drive a gated clock, and the BUFG constraint will be
|
|||
|
ignored.
|
|||
|
INFO:Cpld - Inferring BUFG constraint for signal 'FCLK' based upon the LOC
|
|||
|
constraint 'P27'. It is recommended that you declare this BUFG explicitedly
|
|||
|
in your design. Note that for certain device families the output of a BUFG
|
|||
|
constraint can not drive a gated clock, and the BUFG constraint will be
|
|||
|
ignored.
|
|||
|
WARNING:Cpld:1007 - Removing unused input(s) 'DBG<0>'. The input(s) are unused
|
|||
|
after optimization. Please verify functionality via simulation.
|
|||
|
WARNING:Cpld:1007 - Removing unused input(s) 'DBG<1>'. The input(s) are unused
|
|||
|
after optimization. Please verify functionality via simulation.
|
|||
|
WARNING:Cpld:1007 - Removing unused input(s) 'DBG<2>'. The input(s) are unused
|
|||
|
after optimization. Please verify functionality via simulation.
|
|||
|
WARNING:Cpld:1007 - Removing unused input(s) 'DBG<3>'. The input(s) are unused
|
|||
|
after optimization. Please verify functionality via simulation.
|
|||
|
WARNING:Cpld:1007 - Removing unused input(s) 'DBG<4>'. The input(s) are unused
|
|||
|
after optimization. Please verify functionality via simulation.
|
|||
|
WARNING:Cpld:1007 - Removing unused input(s) 'DBG<5>'. The input(s) are unused
|
|||
|
after optimization. Please verify functionality via simulation.
|
|||
|
WARNING:Cpld:1007 - Removing unused input(s) 'nBG_IOB'. The input(s) are unused
|
|||
|
after optimization. Please verify functionality via simulation.
|
|||
|
************************* Summary of Mapped Logic ************************
|
|||
|
|
|||
|
** 37 Outputs **
|
|||
|
|
|||
|
Signal Total Total Loc Pin Pin Pin Pwr Slew Reg Init
|
|||
|
Name Pts Inps No. Type Use Mode Rate State
|
|||
|
nDTACK_FSB 9 17 FB3_9 28 I/O O STD FAST RESET
|
|||
|
nROMWE 1 6 FB3_17 34 I/O O STD FAST
|
|||
|
nAoutOE 2 4 FB4_2 87 I/O O STD FAST SET
|
|||
|
nDoutOE 2 5 FB4_5 89 I/O O STD FAST
|
|||
|
nDinOE 3 6 FB4_6 90 I/O O STD FAST
|
|||
|
nRES 1 1 FB4_8 91 I/O I/O STD FAST
|
|||
|
nVPA_FSB 3 8 FB4_11 93 I/O O STD FAST RESET
|
|||
|
nROMOE 2 7 FB5_2 35 I/O O STD FAST
|
|||
|
nCAS 16 18 FB5_5 36 I/O O STD FAST RESET
|
|||
|
nOE 4 6 FB5_6 37 I/O O STD FAST RESET
|
|||
|
RA<4> 2 3 FB5_9 40 I/O O STD FAST
|
|||
|
RA<3> 2 3 FB5_11 41 I/O O STD FAST
|
|||
|
RA<5> 2 3 FB5_12 42 I/O O STD FAST
|
|||
|
RA<2> 2 3 FB5_14 43 I/O O STD FAST
|
|||
|
RA<6> 2 3 FB5_15 46 I/O O STD FAST
|
|||
|
nVMA_IOB 3 8 FB6_2 74 I/O O STD FAST RESET
|
|||
|
nLDS_IOB 6 10 FB6_9 79 I/O O STD FAST RESET
|
|||
|
nUDS_IOB 6 10 FB6_11 80 I/O O STD FAST RESET
|
|||
|
nAS_IOB 4 9 FB6_12 81 I/O O STD FAST RESET
|
|||
|
nADoutLE1 2 3 FB6_14 82 I/O O STD FAST SET
|
|||
|
nADoutLE0 1 2 FB6_15 85 I/O O STD FAST
|
|||
|
nDinLE 1 2 FB6_17 86 I/O O STD FAST RESET
|
|||
|
RA<1> 2 3 FB7_2 50 I/O O STD FAST
|
|||
|
RA<7> 2 3 FB7_5 52 I/O O STD FAST
|
|||
|
RA<0> 2 3 FB7_6 53 I/O O STD FAST
|
|||
|
RA<8> 2 3 FB7_8 54 I/O O STD FAST
|
|||
|
RA<10> 2 3 FB7_9 55 I/O O STD FAST
|
|||
|
RA<9> 2 3 FB7_11 56 I/O O STD FAST
|
|||
|
MCKE 1 1 FB7_12 58 I/O O STD FAST RESET
|
|||
|
GA<23> 1 1 FB7_15 60 I/O O STD FAST
|
|||
|
GA<22> 1 1 FB7_17 61 I/O O STD FAST
|
|||
|
RA<11> 2 3 FB8_2 63 I/O O STD FAST
|
|||
|
nRAS 3 7 FB8_5 64 I/O O STD FAST
|
|||
|
nRAMLWE 1 3 FB8_6 65 I/O O STD FAST
|
|||
|
nRAMUWE 1 3 FB8_8 66 I/O O STD FAST
|
|||
|
nBERR_FSB 4 6 FB8_12 70 I/O O STD FAST RESET
|
|||
|
nBR_IOB 2 4 FB8_15 72 I/O O STD FAST RESET
|
|||
|
|
|||
|
** 91 Buried Nodes **
|
|||
|
|
|||
|
Signal Total Total Loc Pwr Reg Init
|
|||
|
Name Pts Inps Mode State
|
|||
|
ram/RS_FSM_FFd4 1 2 FB1_1 STD RESET
|
|||
|
ram/RS_FSM_FFd3 1 1 FB1_2 STD RESET
|
|||
|
ram/RS_FSM_FFd2 1 1 FB1_3 STD RESET
|
|||
|
ram/RS_FSM_FFd1 1 1 FB1_4 STD RESET
|
|||
|
ram/RASrf 1 1 FB1_5 STD RESET
|
|||
|
iobm/Er 1 1 FB1_6 STD RESET
|
|||
|
cnt/IS_FSM_FFd1 1 7 FB1_7 STD RESET
|
|||
|
cnt/Er<1> 1 1 FB1_8 STD RESET
|
|||
|
cnt/Er<0> 1 1 FB1_9 STD RESET
|
|||
|
ram/RefDone 2 7 FB1_10 STD RESET
|
|||
|
ram/RS_FSM_FFd5 2 3 FB1_11 STD RESET
|
|||
|
iobs/IOU1 2 2 FB1_12 STD RESET
|
|||
|
iobs/IOL1 2 2 FB1_13 STD RESET
|
|||
|
cnt/Timer<0> 2 4 FB1_14 STD RESET
|
|||
|
cnt/IS_FSM_FFd2 2 6 FB1_15 STD RESET
|
|||
|
RefUrg 2 5 FB1_16 STD RESET
|
|||
|
iobm/ES<2> 3 5 FB1_17 STD RESET
|
|||
|
cnt/Timer<1> 4 5 FB1_18 STD RESET
|
|||
|
ram/DTACKr 1 1 FB2_6 STD RESET
|
|||
|
iobs/IODONEr 1 1 FB2_7 STD RESET
|
|||
|
iobs/IOACTr 1 1 FB2_8 STD RESET
|
|||
|
iobm/VPAr 1 1 FB2_9 STD RESET
|
|||
|
iobm/IOWRREQr 1 1 FB2_10 STD RESET
|
|||
|
iobm/IOS_FSM_FFd5 1 1 FB2_11 STD RESET
|
|||
|
iobm/IOS_FSM_FFd4 1 1 FB2_12 STD RESET
|
|||
|
iobm/IOS_FSM_FFd1 1 1 FB2_13 STD RESET
|
|||
|
iobm/IORDREQr 1 1 FB2_14 STD RESET
|
|||
|
iobm/C8Mr 1 1 FB2_15 STD RESET
|
|||
|
cnt/nIPL2r 1 1 FB2_16 STD RESET
|
|||
|
iobm/IOS_FSM_FFd2 2 4 FB2_17 STD RESET
|
|||
|
IOBERR 2 2 FB2_18 STD RESET
|
|||
|
cnt/LTimer<0> 1 3 FB3_1 STD RESET
|
|||
|
cnt/C8Mr<1> 1 1 FB3_2 STD RESET
|
|||
|
ram/RS_FSM_FFd6 2 8 FB3_3 STD RESET
|
|||
|
cnt/LTimer<7> 2 10 FB3_4 STD RESET
|
|||
|
cnt/LTimer<6> 2 9 FB3_5 STD RESET
|
|||
|
cnt/LTimer<5> 2 8 FB3_6 STD RESET
|
|||
|
cnt/LTimer<4> 2 7 FB3_7 STD RESET
|
|||
|
cnt/LTimer<3> 2 6 FB3_8 STD RESET
|
|||
|
cnt/LTimer<2> 2 5 FB3_10 STD RESET
|
|||
|
|
|||
|
Signal Total Total Loc Pwr Reg Init
|
|||
|
Name Pts Inps Mode State
|
|||
|
cnt/LTimer<1> 2 4 FB3_11 STD RESET
|
|||
|
IOQoSEN 4 7 FB3_12 STD RESET
|
|||
|
cnt/IOQS<2> 5 9 FB3_13 STD RESET
|
|||
|
cnt/IOQS<1> 5 9 FB3_14 STD RESET
|
|||
|
cnt/IOQS<0> 5 9 FB3_15 STD RESET
|
|||
|
MCKEi 5 9 FB3_16 STD RESET
|
|||
|
ram/RS_FSM_FFd7 10 12 FB3_18 STD RESET
|
|||
|
iobs/Sent 12 17 FB4_1 STD RESET
|
|||
|
iobs/Clear1 1 2 FB4_3 STD RESET
|
|||
|
fsb/ASrf 1 1 FB4_4 STD RESET
|
|||
|
cnt/nRESr 1 1 FB4_7 STD RESET
|
|||
|
cnt/C8Mr<0> 1 1 FB4_9 STD RESET
|
|||
|
ALE0S 1 1 FB4_10 STD RESET
|
|||
|
BACTr 2 3 FB4_12 STD RESET
|
|||
|
cs/Overlay 4 9 FB4_13 STD RESET
|
|||
|
IONPReady 5 16 FB4_14 STD RESET
|
|||
|
cnt/QoSCSr 7 17 FB4_15 STD RESET
|
|||
|
IORDREQ 10 16 FB4_16 STD RESET
|
|||
|
iobs/TS_FSM_FFd1 2 3 FB4_17 STD RESET
|
|||
|
nRESout 1 2 FB4_18 STD RESET
|
|||
|
ram/RASrr 13 14 FB5_8 STD RESET
|
|||
|
RAMReady 11 15 FB5_13 STD RESET
|
|||
|
ram/RS_FSM_FFd8 14 14 FB5_17 STD SET
|
|||
|
ram/RASEN 11 13 FB5_18 STD RESET
|
|||
|
iobm/IOS_FSM_FFd6 2 5 FB6_1 STD RESET
|
|||
|
iobm/IOS_FSM_FFd7 3 6 FB6_3 STD SET
|
|||
|
iobm/IOS_FSM_FFd3 3 5 FB6_4 STD RESET
|
|||
|
iobm/ES<0> 3 6 FB6_5 STD RESET
|
|||
|
iobm/ES<3> 4 6 FB6_6 STD RESET
|
|||
|
iobm/ES<1> 4 6 FB6_7 STD RESET
|
|||
|
iobm/DoutOE 4 8 FB6_8 STD RESET
|
|||
|
IODONE 4 8 FB6_10 STD RESET
|
|||
|
iobm/IOS0 5 12 FB6_13 STD RESET
|
|||
|
ALE0M 5 11 FB6_16 STD RESET
|
|||
|
IOACT 8 14 FB6_18 STD RESET
|
|||
|
cnt/TimerTC 2 6 FB7_1 STD RESET
|
|||
|
cnt/LTimerTC 2 15 FB7_3 STD RESET
|
|||
|
cnt/LTimer<9> 2 12 FB7_4 STD RESET
|
|||
|
cnt/LTimer<8> 2 11 FB7_7 STD RESET
|
|||
|
cnt/LTimer<11> 2 14 FB7_10 STD RESET
|
|||
|
|
|||
|
Signal Total Total Loc Pwr Reg Init
|
|||
|
Name Pts Inps Mode State
|
|||
|
cnt/LTimer<10> 2 13 FB7_13 STD RESET
|
|||
|
RefReq 2 6 FB7_14 STD RESET
|
|||
|
cnt/Timer<3> 5 7 FB7_16 STD RESET
|
|||
|
cnt/Timer<2> 5 6 FB7_18 STD RESET
|
|||
|
IOL0 16 20 FB8_1 STD RESET
|
|||
|
iobs/TS_FSM_FFd2 12 18 FB8_3 STD RESET
|
|||
|
ram/RASEL 3 9 FB8_9 STD RESET
|
|||
|
IOWRREQ 13 20 FB8_11 STD RESET
|
|||
|
IOU0 16 20 FB8_14 STD RESET
|
|||
|
iobs/Load1 4 17 FB8_16 STD RESET
|
|||
|
iobs/IORW1 4 18 FB8_17 STD RESET
|
|||
|
|
|||
|
** 35 Inputs **
|
|||
|
|
|||
|
Signal Loc Pin Pin Pin
|
|||
|
Name No. Type Use
|
|||
|
A_FSB<13> FB1_2 11 I/O I
|
|||
|
A_FSB<14> FB1_3 12 I/O I
|
|||
|
A_FSB<15> FB1_5 13 I/O I
|
|||
|
A_FSB<16> FB1_6 14 I/O I
|
|||
|
A_FSB<17> FB1_8 15 I/O I
|
|||
|
A_FSB<18> FB1_9 16 I/O I
|
|||
|
A_FSB<19> FB1_11 17 I/O I
|
|||
|
A_FSB<20> FB1_12 18 I/O I
|
|||
|
A_FSB<21> FB1_14 19 I/O I
|
|||
|
A_FSB<22> FB1_15 20 I/O I
|
|||
|
C16M FB1_17 22 GCK/I/O GCK
|
|||
|
A_FSB<5> FB2_6 2 GTS/I/O I
|
|||
|
A_FSB<6> FB2_8 3 GTS/I/O I
|
|||
|
A_FSB<7> FB2_9 4 GTS/I/O I
|
|||
|
A_FSB<8> FB2_11 6 I/O I
|
|||
|
A_FSB<9> FB2_12 7 I/O I
|
|||
|
A_FSB<10> FB2_14 8 I/O I
|
|||
|
A_FSB<11> FB2_15 9 I/O I
|
|||
|
A_FSB<12> FB2_17 10 I/O I
|
|||
|
C8M FB3_2 23 GCK/I/O GCK/I
|
|||
|
A_FSB<23> FB3_5 24 I/O I
|
|||
|
E FB3_6 25 I/O I
|
|||
|
FCLK FB3_8 27 GCK/I/O GCK
|
|||
|
nWE_FSB FB3_11 29 I/O I
|
|||
|
nLDS_FSB FB3_12 30 I/O I
|
|||
|
nAS_FSB FB3_14 32 I/O I
|
|||
|
nUDS_FSB FB3_15 33 I/O I
|
|||
|
nIPL2 FB4_9 92 I/O I
|
|||
|
A_FSB<1> FB4_12 94 I/O I
|
|||
|
A_FSB<2> FB4_14 95 I/O I
|
|||
|
A_FSB<3> FB4_15 96 I/O I
|
|||
|
A_FSB<4> FB4_17 97 I/O I
|
|||
|
nBERR_IOB FB6_5 76 I/O I
|
|||
|
nVPA_IOB FB6_6 77 I/O I
|
|||
|
nDTACK_IOB FB6_8 78 I/O I
|
|||
|
|
|||
|
Legend:
|
|||
|
Pin No. - ~ - User Assigned
|
|||
|
************************** Function Block Details ************************
|
|||
|
Legend:
|
|||
|
Total Pt - Total product terms used by the macrocell signal
|
|||
|
Imp Pt - Product terms imported from other macrocells
|
|||
|
Exp Pt - Product terms exported to other macrocells
|
|||
|
in direction shown
|
|||
|
Unused Pt - Unused local product terms remaining in macrocell
|
|||
|
Loc - Location where logic was mapped in device
|
|||
|
Pin Type/Use - I - Input GCK - Global Clock
|
|||
|
O - Output GTS - Global Output Enable
|
|||
|
(b) - Buried macrocell GSR - Global Set/Reset
|
|||
|
X - Signal used as input to the macrocell logic.
|
|||
|
Pin No. - ~ - User Assigned
|
|||
|
*********************************** FB1 ***********************************
|
|||
|
Number of function block inputs used/remaining: 29/25
|
|||
|
Number of signals used by logic mapping into function block: 29
|
|||
|
Signal Total Imp Exp Unused Loc Pin Pin Pin
|
|||
|
Name Pt Pt Pt Pt # Type Use
|
|||
|
ram/RS_FSM_FFd4 1 0 0 4 FB1_1 (b) (b)
|
|||
|
ram/RS_FSM_FFd3 1 0 0 4 FB1_2 11 I/O I
|
|||
|
ram/RS_FSM_FFd2 1 0 0 4 FB1_3 12 I/O I
|
|||
|
ram/RS_FSM_FFd1 1 0 0 4 FB1_4 (b) (b)
|
|||
|
ram/RASrf 1 0 0 4 FB1_5 13 I/O I
|
|||
|
iobm/Er 1 0 0 4 FB1_6 14 I/O I
|
|||
|
cnt/IS_FSM_FFd1 1 0 0 4 FB1_7 (b) (b)
|
|||
|
cnt/Er<1> 1 0 0 4 FB1_8 15 I/O I
|
|||
|
cnt/Er<0> 1 0 0 4 FB1_9 16 I/O I
|
|||
|
ram/RefDone 2 0 0 3 FB1_10 (b) (b)
|
|||
|
ram/RS_FSM_FFd5 2 0 0 3 FB1_11 17 I/O I
|
|||
|
iobs/IOU1 2 0 0 3 FB1_12 18 I/O I
|
|||
|
iobs/IOL1 2 0 0 3 FB1_13 (b) (b)
|
|||
|
cnt/Timer<0> 2 0 0 3 FB1_14 19 I/O I
|
|||
|
cnt/IS_FSM_FFd2 2 0 0 3 FB1_15 20 I/O I
|
|||
|
RefUrg 2 0 0 3 FB1_16 (b) (b)
|
|||
|
iobm/ES<2> 3 0 0 2 FB1_17 22 GCK/I/O GCK
|
|||
|
cnt/Timer<1> 4 0 0 1 FB1_18 (b) (b)
|
|||
|
|
|||
|
Signals Used by Logic in Function Block
|
|||
|
1: E 11: cnt/Timer<2> 21: nUDS_FSB
|
|||
|
2: RefReq 12: cnt/Timer<3> 22: ram/DTACKr
|
|||
|
3: RefUrg 13: cnt/TimerTC 23: ram/RS_FSM_FFd1
|
|||
|
4: cnt/Er<0> 14: cnt/nIPL2r 24: ram/RS_FSM_FFd2
|
|||
|
5: cnt/Er<1> 15: iobm/ES<0> 25: ram/RS_FSM_FFd3
|
|||
|
6: cnt/IS_FSM_FFd1 16: iobm/ES<1> 26: ram/RS_FSM_FFd5
|
|||
|
7: cnt/IS_FSM_FFd2 17: iobm/ES<2> 27: ram/RS_FSM_FFd6
|
|||
|
8: cnt/LTimerTC 18: iobm/Er 28: ram/RS_FSM_FFd7
|
|||
|
9: cnt/Timer<0> 19: iobs/Load1 29: ram/RefDone
|
|||
|
10: cnt/Timer<1> 20: nLDS_FSB
|
|||
|
|
|||
|
Signal 1 2 3 4 FB
|
|||
|
Name 0----+----0----+----0----+----0----+----0 Inputs
|
|||
|
ram/RS_FSM_FFd4 .....................X...X.............. 2
|
|||
|
ram/RS_FSM_FFd3 ...........................X............ 1
|
|||
|
ram/RS_FSM_FFd2 ........................X............... 1
|
|||
|
ram/RS_FSM_FFd1 .......................X................ 1
|
|||
|
ram/RASrf ..........................X............. 1
|
|||
|
iobm/Er X....................................... 1
|
|||
|
cnt/IS_FSM_FFd1 ...XXXXX....XX.......................... 7
|
|||
|
cnt/Er<1> ...X.................................... 1
|
|||
|
cnt/Er<0> X....................................... 1
|
|||
|
ram/RefDone .XX...................XXX..XX........... 7
|
|||
|
ram/RS_FSM_FFd5 .....................X...XX............. 3
|
|||
|
iobs/IOU1 ..................X.X................... 2
|
|||
|
iobs/IOL1 ..................XX.................... 2
|
|||
|
cnt/Timer<0> ...XX...X...X........................... 4
|
|||
|
cnt/IS_FSM_FFd2 ...XXXXX....X........................... 6
|
|||
|
RefUrg ...XX....XXX............................ 5
|
|||
|
iobm/ES<2> X.............XXXX...................... 5
|
|||
|
cnt/Timer<1> ...XX...XX..X........................... 5
|
|||
|
0----+----1----+----2----+----3----+----4
|
|||
|
0 0 0 0
|
|||
|
*********************************** FB2 ***********************************
|
|||
|
Number of function block inputs used/remaining: 16/38
|
|||
|
Number of signals used by logic mapping into function block: 16
|
|||
|
Signal Total Imp Exp Unused Loc Pin Pin Pin
|
|||
|
Name Pt Pt Pt Pt # Type Use
|
|||
|
(unused) 0 0 0 5 FB2_1 (b)
|
|||
|
(unused) 0 0 0 5 FB2_2 99 GSR/I/O
|
|||
|
(unused) 0 0 0 5 FB2_3 (b)
|
|||
|
(unused) 0 0 0 5 FB2_4 (b)
|
|||
|
(unused) 0 0 0 5 FB2_5 1 GTS/I/O
|
|||
|
ram/DTACKr 1 0 0 4 FB2_6 2 GTS/I/O I
|
|||
|
iobs/IODONEr 1 0 0 4 FB2_7 (b) (b)
|
|||
|
iobs/IOACTr 1 0 0 4 FB2_8 3 GTS/I/O I
|
|||
|
iobm/VPAr 1 0 0 4 FB2_9 4 GTS/I/O I
|
|||
|
iobm/IOWRREQr 1 0 0 4 FB2_10 (b) (b)
|
|||
|
iobm/IOS_FSM_FFd5 1 0 0 4 FB2_11 6 I/O I
|
|||
|
iobm/IOS_FSM_FFd4 1 0 0 4 FB2_12 7 I/O I
|
|||
|
iobm/IOS_FSM_FFd1 1 0 0 4 FB2_13 (b) (b)
|
|||
|
iobm/IORDREQr 1 0 0 4 FB2_14 8 I/O I
|
|||
|
iobm/C8Mr 1 0 0 4 FB2_15 9 I/O I
|
|||
|
cnt/nIPL2r 1 0 0 4 FB2_16 (b) (b)
|
|||
|
iobm/IOS_FSM_FFd2 2 0 0 3 FB2_17 10 I/O I
|
|||
|
IOBERR 2 0 0 3 FB2_18 (b) (b)
|
|||
|
|
|||
|
Signals Used by Logic in Function Block
|
|||
|
1: C8M 7: iobm/C8Mr 12: nAS_IOB
|
|||
|
2: IOACT 8: iobm/IOS_FSM_FFd2 13: nBERR_IOB
|
|||
|
3: IOBERR 9: iobm/IOS_FSM_FFd3 14: nDTACK_FSB
|
|||
|
4: IODONE 10: iobm/IOS_FSM_FFd5 15: nIPL2
|
|||
|
5: IORDREQ 11: iobm/IOS_FSM_FFd6 16: nVPA_IOB
|
|||
|
6: IOWRREQ
|
|||
|
|
|||
|
Signal 1 2 3 4 FB
|
|||
|
Name 0----+----0----+----0----+----0----+----0 Inputs
|
|||
|
ram/DTACKr .............X.......................... 1
|
|||
|
iobs/IODONEr ...X.................................... 1
|
|||
|
iobs/IOACTr .X...................................... 1
|
|||
|
iobm/VPAr ...............X........................ 1
|
|||
|
iobm/IOWRREQr .....X.................................. 1
|
|||
|
iobm/IOS_FSM_FFd5 ..........X............................. 1
|
|||
|
iobm/IOS_FSM_FFd4 .........X.............................. 1
|
|||
|
iobm/IOS_FSM_FFd1 .......X................................ 1
|
|||
|
iobm/IORDREQr ....X................................... 1
|
|||
|
iobm/C8Mr X....................................... 1
|
|||
|
cnt/nIPL2r ..............X......................... 1
|
|||
|
iobm/IOS_FSM_FFd2 ..XX..X.X............................... 4
|
|||
|
IOBERR ...........XX........................... 2
|
|||
|
0----+----1----+----2----+----3----+----4
|
|||
|
0 0 0 0
|
|||
|
*********************************** FB3 ***********************************
|
|||
|
Number of function block inputs used/remaining: 42/12
|
|||
|
Number of signals used by logic mapping into function block: 42
|
|||
|
Signal Total Imp Exp Unused Loc Pin Pin Pin
|
|||
|
Name Pt Pt Pt Pt # Type Use
|
|||
|
cnt/LTimer<0> 1 0 /\1 3 FB3_1 (b) (b)
|
|||
|
cnt/C8Mr<1> 1 0 0 4 FB3_2 23 GCK/I/O GCK/I
|
|||
|
ram/RS_FSM_FFd6 2 0 0 3 FB3_3 (b) (b)
|
|||
|
cnt/LTimer<7> 2 0 0 3 FB3_4 (b) (b)
|
|||
|
cnt/LTimer<6> 2 0 0 3 FB3_5 24 I/O I
|
|||
|
cnt/LTimer<5> 2 0 0 3 FB3_6 25 I/O I
|
|||
|
cnt/LTimer<4> 2 0 0 3 FB3_7 (b) (b)
|
|||
|
cnt/LTimer<3> 2 0 \/2 1 FB3_8 27 GCK/I/O GCK
|
|||
|
nDTACK_FSB 9 4<- 0 0 FB3_9 28 I/O O
|
|||
|
cnt/LTimer<2> 2 0 /\2 1 FB3_10 (b) (b)
|
|||
|
cnt/LTimer<1> 2 0 0 3 FB3_11 29 I/O I
|
|||
|
IOQoSEN 4 0 0 1 FB3_12 30 I/O I
|
|||
|
cnt/IOQS<2> 5 0 0 0 FB3_13 (b) (b)
|
|||
|
cnt/IOQS<1> 5 0 0 0 FB3_14 32 I/O I
|
|||
|
cnt/IOQS<0> 5 0 0 0 FB3_15 33 I/O I
|
|||
|
MCKEi 5 0 0 0 FB3_16 (b) (b)
|
|||
|
nROMWE 1 0 \/4 0 FB3_17 34 I/O O
|
|||
|
ram/RS_FSM_FFd7 10 5<- 0 0 FB3_18 (b) (b)
|
|||
|
|
|||
|
Signals Used by Logic in Function Block
|
|||
|
1: A_FSB<16> 15: RefUrg 29: cnt/LTimer<6>
|
|||
|
2: A_FSB<17> 16: cnt/C8Mr<0> 30: cnt/QoSCSr
|
|||
|
3: A_FSB<18> 17: cnt/C8Mr<1> 31: cnt/TimerTC
|
|||
|
4: A_FSB<19> 18: cnt/Er<0> 32: cnt/nRESr
|
|||
|
5: A_FSB<20> 19: cnt/Er<1> 33: cs/Overlay
|
|||
|
6: A_FSB<21> 20: cnt/IOQS<0> 34: fsb/ASrf
|
|||
|
7: BACTr 21: cnt/IOQS<1> 35: iobs/Sent
|
|||
|
8: A_FSB<22> 22: cnt/IOQS<2> 36: nADoutLE1
|
|||
|
9: A_FSB<23> 23: cnt/LTimer<0> 37: nAS_FSB
|
|||
|
10: IONPReady 24: cnt/LTimer<1> 38: nWE_FSB
|
|||
|
11: IOQoSEN 25: cnt/LTimer<2> 39: ram/RASEN
|
|||
|
12: MCKE 26: cnt/LTimer<3> 40: ram/RS_FSM_FFd4
|
|||
|
13: RAMReady 27: cnt/LTimer<4> 41: ram/RS_FSM_FFd8
|
|||
|
14: RefReq 28: cnt/LTimer<5> 42: ram/RefDone
|
|||
|
|
|||
|
Signal 1 2 3 4 5 FB
|
|||
|
Name 0----+----0----+----0----+----0----+----0----+----0 Inputs
|
|||
|
cnt/LTimer<0> .................XX...........X................... 3
|
|||
|
cnt/C8Mr<1> ...............X.................................. 1
|
|||
|
ram/RS_FSM_FFd6 .......XX..X....................XX..X.X.X......... 8
|
|||
|
cnt/LTimer<7> .................XX...XXXXXXX.X................... 10
|
|||
|
cnt/LTimer<6> .................XX...XXXXXX..X................... 9
|
|||
|
cnt/LTimer<5> .................XX...XXXXX...X................... 8
|
|||
|
cnt/LTimer<4> .................XX...XXXX....X................... 7
|
|||
|
cnt/LTimer<3> .................XX...XXX.....X................... 6
|
|||
|
nDTACK_FSB XXXXXX.XXXXXX....................XXXXX............ 17
|
|||
|
cnt/LTimer<2> .................XX...XX......X................... 5
|
|||
|
cnt/LTimer<1> .................XX...X.......X................... 4
|
|||
|
IOQoSEN ..........XX.......XXX...........X..X............. 7
|
|||
|
cnt/IOQS<2> ......X..........XXXXX.......XXX.................. 9
|
|||
|
cnt/IOQS<1> ......X..........XXXXX.......XXX.................. 9
|
|||
|
cnt/IOQS<0> ......X..........XXXXX.......XXX.................. 9
|
|||
|
MCKEi ......X....X...XX..XXX...........X..X............. 9
|
|||
|
nROMWE ....XX.XX...........................XX............ 6
|
|||
|
ram/RS_FSM_FFd7 ......XXX..X.XX..................X..X.XXXX........ 12
|
|||
|
0----+----1----+----2----+----3----+----4----+----5
|
|||
|
0 0 0 0 0
|
|||
|
*********************************** FB4 ***********************************
|
|||
|
Number of function block inputs used/remaining: 42/12
|
|||
|
Number of signals used by logic mapping into function block: 42
|
|||
|
Signal Total Imp Exp Unused Loc Pin Pin Pin
|
|||
|
Name Pt Pt Pt Pt # Type Use
|
|||
|
iobs/Sent 12 7<- 0 0 FB4_1 (b) (b)
|
|||
|
nAoutOE 2 0 /\3 0 FB4_2 87 I/O O
|
|||
|
iobs/Clear1 1 0 0 4 FB4_3 (b) (b)
|
|||
|
fsb/ASrf 1 0 0 4 FB4_4 (b) (b)
|
|||
|
nDoutOE 2 0 0 3 FB4_5 89 I/O O
|
|||
|
nDinOE 3 0 0 2 FB4_6 90 I/O O
|
|||
|
cnt/nRESr 1 0 0 4 FB4_7 (b) (b)
|
|||
|
nRES 1 0 0 4 FB4_8 91 I/O I/O
|
|||
|
cnt/C8Mr<0> 1 0 0 4 FB4_9 92 I/O I
|
|||
|
ALE0S 1 0 0 4 FB4_10 (b) (b)
|
|||
|
nVPA_FSB 3 0 0 2 FB4_11 93 I/O O
|
|||
|
BACTr 2 0 \/3 0 FB4_12 94 I/O I
|
|||
|
cs/Overlay 4 3<- \/4 0 FB4_13 (b) (b)
|
|||
|
IONPReady 5 4<- \/4 0 FB4_14 95 I/O I
|
|||
|
cnt/QoSCSr 7 4<- \/2 0 FB4_15 96 I/O I
|
|||
|
IORDREQ 10 5<- 0 0 FB4_16 (b) (b)
|
|||
|
iobs/TS_FSM_FFd1 2 0 /\3 0 FB4_17 97 I/O I
|
|||
|
nRESout 1 0 \/4 0 FB4_18 (b) (b)
|
|||
|
|
|||
|
Signals Used by Logic in Function Block
|
|||
|
1: A_FSB<10> 15: C8M 29: iobm/IOS0
|
|||
|
2: A_FSB<11> 16: A_FSB<22> 30: iobm/IOWRREQr
|
|||
|
3: A_FSB<12> 17: A_FSB<23> 31: iobs/IOACTr
|
|||
|
4: A_FSB<13> 18: IONPReady 32: iobs/IODONEr
|
|||
|
5: A_FSB<14> 19: IOQoSEN 33: iobs/IORW1
|
|||
|
6: A_FSB<15> 20: IORDREQ 34: iobs/Sent
|
|||
|
7: A_FSB<16> 21: MCKE 35: iobs/TS_FSM_FFd1
|
|||
|
8: A_FSB<17> 22: nRES.PIN 36: iobs/TS_FSM_FFd2
|
|||
|
9: A_FSB<18> 23: cnt/IS_FSM_FFd1 37: nADoutLE1
|
|||
|
10: A_FSB<19> 24: cnt/IS_FSM_FFd2 38: nAS_FSB
|
|||
|
11: A_FSB<20> 25: cs/Overlay 39: nAoutOE
|
|||
|
12: A_FSB<21> 26: fsb/ASrf 40: nBR_IOB
|
|||
|
13: A_FSB<8> 27: iobm/DoutOE 41: nRESout
|
|||
|
14: A_FSB<9> 28: iobm/IORDREQr 42: nWE_FSB
|
|||
|
|
|||
|
Signal 1 2 3 4 5 FB
|
|||
|
Name 0----+----0----+----0----+----0----+----0----+----0 Inputs
|
|||
|
iobs/Sent ......XXXXXX...XX.X.X....X.......XXXXX...X........ 17
|
|||
|
nAoutOE ......................XX..............XX.......... 4
|
|||
|
iobs/Clear1 ..................................XX.............. 2
|
|||
|
fsb/ASrf .....................................X............ 1
|
|||
|
nDoutOE ..........................XXXX........X........... 5
|
|||
|
nDinOE ..........XX...XX....................X...X........ 6
|
|||
|
cnt/nRESr .....................X............................ 1
|
|||
|
nRES ........................................X......... 1
|
|||
|
cnt/C8Mr<0> ..............X................................... 1
|
|||
|
ALE0S ...................................X.............. 1
|
|||
|
nVPA_FSB ..........XX...XXX..X....X...........X............ 8
|
|||
|
BACTr ....................X....X...........X............ 3
|
|||
|
cs/Overlay ..........XX...XX...XX..XX...........X............ 9
|
|||
|
IONPReady ......XXXXXX...XXXX.X....X.....X.X...X...X........ 16
|
|||
|
cnt/QoSCSr XXXXXXXXXXXXXX.XX........................X........ 17
|
|||
|
IORDREQ ..........XX...XX.XXX....X....X.XXXXXX...X........ 16
|
|||
|
iobs/TS_FSM_FFd1 ..............................X...XX.............. 3
|
|||
|
nRESout ......................XX.......................... 2
|
|||
|
0----+----1----+----2----+----3----+----4----+----5
|
|||
|
0 0 0 0 0
|
|||
|
*********************************** FB5 ***********************************
|
|||
|
Number of function block inputs used/remaining: 33/21
|
|||
|
Number of signals used by logic mapping into function block: 33
|
|||
|
Signal Total Imp Exp Unused Loc Pin Pin Pin
|
|||
|
Name Pt Pt Pt Pt # Type Use
|
|||
|
(unused) 0 0 /\5 0 FB5_1 (b) (b)
|
|||
|
nROMOE 2 0 /\3 0 FB5_2 35 I/O O
|
|||
|
(unused) 0 0 \/5 0 FB5_3 (b) (b)
|
|||
|
(unused) 0 0 \/5 0 FB5_4 (b) (b)
|
|||
|
nCAS 16 11<- 0 0 FB5_5 36 I/O O
|
|||
|
nOE 4 0 /\1 0 FB5_6 37 I/O O
|
|||
|
(unused) 0 0 \/5 0 FB5_7 (b) (b)
|
|||
|
ram/RASrr 13 8<- 0 0 FB5_8 39 I/O (b)
|
|||
|
RA<4> 2 0 /\3 0 FB5_9 40 I/O O
|
|||
|
(unused) 0 0 0 5 FB5_10 (b)
|
|||
|
RA<3> 2 0 0 3 FB5_11 41 I/O O
|
|||
|
RA<5> 2 0 \/3 0 FB5_12 42 I/O O
|
|||
|
RAMReady 11 6<- 0 0 FB5_13 (b) (b)
|
|||
|
RA<2> 2 0 /\3 0 FB5_14 43 I/O O
|
|||
|
RA<6> 2 0 \/2 1 FB5_15 46 I/O O
|
|||
|
(unused) 0 0 \/5 0 FB5_16 (b) (b)
|
|||
|
ram/RS_FSM_FFd8 14 9<- 0 0 FB5_17 49 I/O (b)
|
|||
|
ram/RASEN 11 8<- /\2 0 FB5_18 (b) (b)
|
|||
|
|
|||
|
Signals Used by Logic in Function Block
|
|||
|
1: A_FSB<11> 12: BACTr 23: ram/RASEL
|
|||
|
2: A_FSB<12> 13: A_FSB<22> 24: ram/RASEN
|
|||
|
3: A_FSB<13> 14: A_FSB<23> 25: ram/RS_FSM_FFd1
|
|||
|
4: A_FSB<16> 15: MCKE 26: ram/RS_FSM_FFd2
|
|||
|
5: A_FSB<19> 16: RefReq 27: ram/RS_FSM_FFd3
|
|||
|
6: A_FSB<20> 17: RefUrg 28: ram/RS_FSM_FFd4
|
|||
|
7: A_FSB<21> 18: cs/Overlay 29: ram/RS_FSM_FFd5
|
|||
|
8: A_FSB<3> 19: fsb/ASrf 30: ram/RS_FSM_FFd6
|
|||
|
9: A_FSB<4> 20: nAS_FSB 31: ram/RS_FSM_FFd7
|
|||
|
10: A_FSB<5> 21: nWE_FSB 32: ram/RS_FSM_FFd8
|
|||
|
11: A_FSB<7> 22: ram/DTACKr 33: ram/RefDone
|
|||
|
|
|||
|
Signal 1 2 3 4 FB
|
|||
|
Name 0----+----0----+----0----+----0----+----0 Inputs
|
|||
|
nROMOE .....XX.....XX...X.XX................... 7
|
|||
|
nCAS ...........XXXXXX.XX.X.XXXXXX.XXX....... 18
|
|||
|
nOE ...........X..X...XXXX.................. 6
|
|||
|
ram/RASrr ...........XXXXXXXXX...X...X..XXX....... 14
|
|||
|
RA<4> X......X..............X................. 3
|
|||
|
RA<3> ....XX................X................. 3
|
|||
|
RA<5> .X......X.............X................. 3
|
|||
|
RAMReady ...........XXXXXX.XX...XX..XXX.XX....... 15
|
|||
|
RA<2> ...X......X...........X................. 3
|
|||
|
RA<6> ..X......X............X................. 3
|
|||
|
ram/RS_FSM_FFd8 ...........XXXXXXXXX...XX..X...XX....... 14
|
|||
|
ram/RASEN ...........XXXXXX.XX...XX..X...XX....... 13
|
|||
|
0----+----1----+----2----+----3----+----4
|
|||
|
0 0 0 0
|
|||
|
*********************************** FB6 ***********************************
|
|||
|
Number of function block inputs used/remaining: 36/18
|
|||
|
Number of signals used by logic mapping into function block: 36
|
|||
|
Signal Total Imp Exp Unused Loc Pin Pin Pin
|
|||
|
Name Pt Pt Pt Pt # Type Use
|
|||
|
iobm/IOS_FSM_FFd6 2 0 0 3 FB6_1 (b) (b)
|
|||
|
nVMA_IOB 3 0 0 2 FB6_2 74 I/O O
|
|||
|
iobm/IOS_FSM_FFd7 3 0 0 2 FB6_3 (b) (b)
|
|||
|
iobm/IOS_FSM_FFd3 3 0 0 2 FB6_4 (b) (b)
|
|||
|
iobm/ES<0> 3 0 0 2 FB6_5 76 I/O I
|
|||
|
iobm/ES<3> 4 0 0 1 FB6_6 77 I/O I
|
|||
|
iobm/ES<1> 4 0 0 1 FB6_7 (b) (b)
|
|||
|
iobm/DoutOE 4 0 \/1 0 FB6_8 78 I/O I
|
|||
|
nLDS_IOB 6 1<- 0 0 FB6_9 79 I/O O
|
|||
|
IODONE 4 0 \/1 0 FB6_10 (b) (b)
|
|||
|
nUDS_IOB 6 1<- 0 0 FB6_11 80 I/O O
|
|||
|
nAS_IOB 4 0 0 1 FB6_12 81 I/O O
|
|||
|
iobm/IOS0 5 0 0 0 FB6_13 (b) (b)
|
|||
|
nADoutLE1 2 0 0 3 FB6_14 82 I/O O
|
|||
|
nADoutLE0 1 0 0 4 FB6_15 85 I/O O
|
|||
|
ALE0M 5 0 0 0 FB6_16 (b) (b)
|
|||
|
nDinLE 1 0 \/3 1 FB6_17 86 I/O O
|
|||
|
IOACT 8 3<- 0 0 FB6_18 (b) (b)
|
|||
|
|
|||
|
Signals Used by Logic in Function Block
|
|||
|
1: ALE0M 13: iobm/ES<1> 25: iobm/IOS_FSM_FFd7
|
|||
|
2: ALE0S 14: iobm/ES<2> 26: iobm/IOWRREQr
|
|||
|
3: E 15: iobm/ES<3> 27: iobm/VPAr
|
|||
|
4: IOACT 16: iobm/Er 28: iobs/Clear1
|
|||
|
5: IOBERR 17: iobm/IORDREQr 29: iobs/Load1
|
|||
|
6: IODONE 18: iobm/IOS0 30: nADoutLE1
|
|||
|
7: IOL0 19: iobm/IOS_FSM_FFd1 31: nAS_IOB
|
|||
|
8: IOU0 20: iobm/IOS_FSM_FFd2 32: nAoutOE
|
|||
|
9: nRES.PIN 21: iobm/IOS_FSM_FFd3 33: nDTACK_IOB
|
|||
|
10: iobm/C8Mr 22: iobm/IOS_FSM_FFd4 34: nLDS_IOB
|
|||
|
11: iobm/DoutOE 23: iobm/IOS_FSM_FFd5 35: nUDS_IOB
|
|||
|
12: iobm/ES<0> 24: iobm/IOS_FSM_FFd6 36: nVMA_IOB
|
|||
|
|
|||
|
Signal 1 2 3 4 FB
|
|||
|
Name 0----+----0----+----0----+----0----+----0 Inputs
|
|||
|
iobm/IOS_FSM_FFd6 .........X......X.......XX.....X........ 5
|
|||
|
nVMA_IOB ...X.......XXXX...........X....X...X.... 8
|
|||
|
iobm/IOS_FSM_FFd7 .........X......X.X.....XX.....X........ 6
|
|||
|
iobm/IOS_FSM_FFd3 ....XX...X..........XX.................. 5
|
|||
|
iobm/ES<0> ..X........XXXXX........................ 6
|
|||
|
iobm/ES<3> ..X........XXXXX........................ 6
|
|||
|
iobm/ES<1> ..X........XXXXX........................ 6
|
|||
|
iobm/DoutOE .........XX.........XXXXXX.............. 8
|
|||
|
nLDS_IOB ......X..X......X...XXXXX......X.X...... 10
|
|||
|
IODONE ........X..XXXX...............X.X..X.... 8
|
|||
|
nUDS_IOB .......X.X......X...XXXXX......X..X..... 10
|
|||
|
nAS_IOB .........X......X...XXXXXX.....X........ 9
|
|||
|
iobm/IOS0 .........X......XXXXXXXXXX.....X........ 12
|
|||
|
nADoutLE1 ...........................XXX.......... 3
|
|||
|
nADoutLE0 XX...................................... 2
|
|||
|
ALE0M X...............X.XXXXXXXX.....X........ 11
|
|||
|
nDinLE ....................XX.................. 2
|
|||
|
IOACT ...XXX...X......X.XXXXXXXX.....X........ 14
|
|||
|
0----+----1----+----2----+----3----+----4
|
|||
|
0 0 0 0
|
|||
|
*********************************** FB7 ***********************************
|
|||
|
Number of function block inputs used/remaining: 35/19
|
|||
|
Number of signals used by logic mapping into function block: 35
|
|||
|
Signal Total Imp Exp Unused Loc Pin Pin Pin
|
|||
|
Name Pt Pt Pt Pt # Type Use
|
|||
|
cnt/TimerTC 2 0 0 3 FB7_1 (b) (b)
|
|||
|
RA<1> 2 0 0 3 FB7_2 50 I/O O
|
|||
|
cnt/LTimerTC 2 0 0 3 FB7_3 (b) (b)
|
|||
|
cnt/LTimer<9> 2 0 0 3 FB7_4 (b) (b)
|
|||
|
RA<7> 2 0 0 3 FB7_5 52 I/O O
|
|||
|
RA<0> 2 0 0 3 FB7_6 53 I/O O
|
|||
|
cnt/LTimer<8> 2 0 0 3 FB7_7 (b) (b)
|
|||
|
RA<8> 2 0 0 3 FB7_8 54 I/O O
|
|||
|
RA<10> 2 0 0 3 FB7_9 55 I/O O
|
|||
|
cnt/LTimer<11> 2 0 0 3 FB7_10 (b) (b)
|
|||
|
RA<9> 2 0 0 3 FB7_11 56 I/O O
|
|||
|
MCKE 1 0 0 4 FB7_12 58 I/O O
|
|||
|
cnt/LTimer<10> 2 0 0 3 FB7_13 (b) (b)
|
|||
|
RefReq 2 0 0 3 FB7_14 59 I/O (b)
|
|||
|
GA<23> 1 0 0 4 FB7_15 60 I/O O
|
|||
|
cnt/Timer<3> 5 0 0 0 FB7_16 (b) (b)
|
|||
|
GA<22> 1 0 0 4 FB7_17 61 I/O O
|
|||
|
cnt/Timer<2> 5 0 0 0 FB7_18 (b) (b)
|
|||
|
|
|||
|
Signals Used by Logic in Function Block
|
|||
|
1: A_FSB<10> 13: A_FSB<22> 25: cnt/LTimer<5>
|
|||
|
2: A_FSB<14> 14: A_FSB<23> 26: cnt/LTimer<6>
|
|||
|
3: A_FSB<15> 15: MCKEi 27: cnt/LTimer<7>
|
|||
|
4: A_FSB<17> 16: cnt/Er<0> 28: cnt/LTimer<8>
|
|||
|
5: A_FSB<18> 17: cnt/Er<1> 29: cnt/LTimer<9>
|
|||
|
6: A_FSB<1> 18: cnt/LTimer<0> 30: cnt/Timer<0>
|
|||
|
7: A_FSB<21> 19: cnt/LTimer<10> 31: cnt/Timer<1>
|
|||
|
8: A_FSB<2> 20: cnt/LTimer<11> 32: cnt/Timer<2>
|
|||
|
9: A_FSB<6> 21: cnt/LTimer<1> 33: cnt/Timer<3>
|
|||
|
10: A_FSB<7> 22: cnt/LTimer<2> 34: cnt/TimerTC
|
|||
|
11: A_FSB<8> 23: cnt/LTimer<3> 35: ram/RASEL
|
|||
|
12: A_FSB<9> 24: cnt/LTimer<4>
|
|||
|
|
|||
|
Signal 1 2 3 4 FB
|
|||
|
Name 0----+----0----+----0----+----0----+----0 Inputs
|
|||
|
cnt/TimerTC ...............XX............XXXX....... 6
|
|||
|
RA<1> X......X..........................X..... 3
|
|||
|
cnt/LTimerTC ...............XXXXXXXXXXXXXX....X...... 15
|
|||
|
cnt/LTimer<9> ...............XXX..XXXXXXXX.....X...... 12
|
|||
|
RA<7> .X......X.........................X..... 3
|
|||
|
RA<0> .....X.....X......................X..... 3
|
|||
|
cnt/LTimer<8> ...............XXX..XXXXXXX......X...... 11
|
|||
|
RA<8> ....X.X...........................X..... 3
|
|||
|
RA<10> ...X.....X........................X..... 3
|
|||
|
cnt/LTimer<11> ...............XXXX.XXXXXXXXX....X...... 14
|
|||
|
RA<9> ..X.......X.......................X..... 3
|
|||
|
MCKE ..............X......................... 1
|
|||
|
cnt/LTimer<10> ...............XXX..XXXXXXXXX....X...... 13
|
|||
|
RefReq ...............XX............XXXX....... 6
|
|||
|
GA<23> .............X.......................... 1
|
|||
|
cnt/Timer<3> ...............XX............XXXXX...... 7
|
|||
|
GA<22> ............X........................... 1
|
|||
|
cnt/Timer<2> ...............XX............XXX.X...... 6
|
|||
|
0----+----1----+----2----+----3----+----4
|
|||
|
0 0 0 0
|
|||
|
*********************************** FB8 ***********************************
|
|||
|
Number of function block inputs used/remaining: 39/15
|
|||
|
Number of signals used by logic mapping into function block: 39
|
|||
|
Signal Total Imp Exp Unused Loc Pin Pin Pin
|
|||
|
Name Pt Pt Pt Pt # Type Use
|
|||
|
IOL0 16 11<- 0 0 FB8_1 (b) (b)
|
|||
|
RA<11> 2 2<- /\5 0 FB8_2 63 I/O O
|
|||
|
iobs/TS_FSM_FFd2 12 9<- /\2 0 FB8_3 (b) (b)
|
|||
|
(unused) 0 0 /\5 0 FB8_4 (b) (b)
|
|||
|
nRAS 3 2<- /\4 0 FB8_5 64 I/O O
|
|||
|
nRAMLWE 1 0 /\2 2 FB8_6 65 I/O O
|
|||
|
(unused) 0 0 0 5 FB8_7 (b)
|
|||
|
nRAMUWE 1 0 \/2 2 FB8_8 66 I/O O
|
|||
|
ram/RASEL 3 2<- \/4 0 FB8_9 67 I/O (b)
|
|||
|
(unused) 0 0 \/5 0 FB8_10 (b) (b)
|
|||
|
IOWRREQ 13 9<- \/1 0 FB8_11 68 I/O (b)
|
|||
|
nBERR_FSB 4 1<- \/2 0 FB8_12 70 I/O O
|
|||
|
(unused) 0 0 \/5 0 FB8_13 (b) (b)
|
|||
|
IOU0 16 11<- 0 0 FB8_14 71 I/O (b)
|
|||
|
nBR_IOB 2 1<- /\4 0 FB8_15 72 I/O O
|
|||
|
iobs/Load1 4 0 /\1 0 FB8_16 (b) (b)
|
|||
|
iobs/IORW1 4 0 \/1 0 FB8_17 73 I/O (b)
|
|||
|
(unused) 0 0 \/5 0 FB8_18 (b) (b)
|
|||
|
|
|||
|
Signals Used by Logic in Function Block
|
|||
|
1: A_FSB<16> 14: MCKE 27: nADoutLE1
|
|||
|
2: A_FSB<17> 15: cnt/IS_FSM_FFd1 28: nAS_FSB
|
|||
|
3: A_FSB<18> 16: cnt/IS_FSM_FFd2 29: nBERR_FSB
|
|||
|
4: A_FSB<19> 17: cnt/nIPL2r 30: nBR_IOB
|
|||
|
5: A_FSB<20> 18: cs/Overlay 31: nLDS_FSB
|
|||
|
6: A_FSB<21> 19: fsb/ASrf 32: nUDS_FSB
|
|||
|
7: A_FSB<22> 20: iobs/IOACTr 33: nWE_FSB
|
|||
|
8: A_FSB<23> 21: iobs/IOL1 34: ram/RASEL
|
|||
|
9: IOBERR 22: iobs/IORW1 35: ram/RASEN
|
|||
|
10: IOL0 23: iobs/IOU1 36: ram/RASrf
|
|||
|
11: IOQoSEN 24: iobs/Sent 37: ram/RASrr
|
|||
|
12: IOU0 25: iobs/TS_FSM_FFd1 38: ram/RS_FSM_FFd6
|
|||
|
13: IOWRREQ 26: iobs/TS_FSM_FFd2 39: ram/RS_FSM_FFd8
|
|||
|
|
|||
|
Signal 1 2 3 4 FB
|
|||
|
Name 0----+----0----+----0----+----0----+----0 Inputs
|
|||
|
IOL0 XXXXXXXX.XX..X....X.X..XXXXX..X.X....... 20
|
|||
|
RA<11> ...XX............................X...... 3
|
|||
|
iobs/TS_FSM_FFd2 XXXXXXXX..X..X....XX...XXXXX....X....... 18
|
|||
|
nRAS ......XX.........X.........X......XXX... 7
|
|||
|
nRAMLWE ..............................X.XX...... 3
|
|||
|
nRAMUWE ...............................XXX...... 3
|
|||
|
ram/RASEL ......XX.....X...XX........X......X..XX. 9
|
|||
|
IOWRREQ XXXXXXXX..X.XX....XX.X.XXXXX....X....... 20
|
|||
|
nBERR_FSB ........X....X....X....X...XX........... 6
|
|||
|
IOU0 XXXXXXXX..XX.X....X...XXXXXX...XX....... 20
|
|||
|
nBR_IOB ..............XXX............X.......... 4
|
|||
|
iobs/Load1 XXXXXXXX..X..X....X....XXXXX....X....... 17
|
|||
|
iobs/IORW1 XXXXXXXX..X..X....X..X.XXXXX....X....... 18
|
|||
|
0----+----1----+----2----+----3----+----4
|
|||
|
0 0 0 0
|
|||
|
******************************* Equations ********************************
|
|||
|
|
|||
|
********** Mapped Logic **********
|
|||
|
|
|||
|
FDCPE_ALE0M: FDCPE port map (ALE0M,ALE0M_D,C16M,'0','0');
|
|||
|
ALE0M_D <= ((iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd3 AND
|
|||
|
NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND nAoutOE)
|
|||
|
OR (NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd3 AND
|
|||
|
NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND
|
|||
|
iobm/IOS_FSM_FFd1)
|
|||
|
OR (NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd3 AND
|
|||
|
NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND
|
|||
|
iobm/IOS_FSM_FFd2)
|
|||
|
OR (NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd3 AND
|
|||
|
NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND NOT ALE0M)
|
|||
|
OR (iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd3 AND
|
|||
|
NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND
|
|||
|
NOT iobm/IORDREQr AND NOT iobm/IOWRREQr));
|
|||
|
|
|||
|
FDCPE_ALE0S: FDCPE port map (ALE0S,iobs/TS_FSM_FFd2,FCLK,'0','0');
|
|||
|
|
|||
|
FDCPE_BACTr: FDCPE port map (BACTr,BACTr_D,FCLK,'0','0');
|
|||
|
BACTr_D <= ((NOT nAS_FSB AND MCKE)
|
|||
|
OR (MCKE AND fsb/ASrf));
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
|
|||
|
GA(22) <= A_FSB(22);
|
|||
|
|
|||
|
|
|||
|
GA(23) <= A_FSB(23);
|
|||
|
|
|||
|
FDCPE_IOACT: FDCPE port map (IOACT,IOACT_D,C16M,'0','0');
|
|||
|
IOACT_D <= ((iobm/IOS_FSM_FFd4)
|
|||
|
OR (iobm/IOS_FSM_FFd5)
|
|||
|
OR (iobm/IOS_FSM_FFd6)
|
|||
|
OR (NOT IOBERR AND NOT IODONE AND iobm/IOS_FSM_FFd3)
|
|||
|
OR (iobm/IOS_FSM_FFd7 AND iobm/IOWRREQr AND NOT nAoutOE)
|
|||
|
OR (NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd3 AND IOACT AND
|
|||
|
NOT iobm/IOS_FSM_FFd1 AND NOT iobm/IOS_FSM_FFd2)
|
|||
|
OR (iobm/IOS_FSM_FFd3 AND iobm/C8Mr)
|
|||
|
OR (iobm/IOS_FSM_FFd7 AND iobm/IORDREQr AND NOT nAoutOE));
|
|||
|
|
|||
|
FDCPE_IOBERR: FDCPE port map (IOBERR,NOT nBERR_IOB,NOT C8M,nAS_IOB,'0');
|
|||
|
|
|||
|
FDCPE_IODONE: FDCPE port map (IODONE,IODONE_D,NOT C8M,nAS_IOB,'0');
|
|||
|
IODONE_D <= ((NOT nRES.PIN)
|
|||
|
OR (NOT nDTACK_IOB)
|
|||
|
OR (NOT nVMA_IOB AND NOT iobm/ES(0) AND NOT iobm/ES(2) AND NOT iobm/ES(1) AND
|
|||
|
iobm/ES(3)));
|
|||
|
|
|||
|
FTCPE_IOL0: FTCPE port map (IOL0,IOL0_T,FCLK,'0','0');
|
|||
|
IOL0_T <= ((iobs/TS_FSM_FFd1)
|
|||
|
OR (NOT A_FSB(21) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (NOT A_FSB(20) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (NOT A_FSB(19) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (NOT A_FSB(18) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (NOT A_FSB(17) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (iobs/IORW1.EXP)
|
|||
|
OR (iobs/IOL1 AND IOL0 AND NOT nADoutLE1)
|
|||
|
OR (NOT iobs/IOL1 AND NOT IOL0 AND NOT nADoutLE1)
|
|||
|
OR (nAS_FSB AND NOT iobs/TS_FSM_FFd2 AND NOT fsb/ASrf AND
|
|||
|
nADoutLE1)
|
|||
|
OR (NOT A_FSB(21) AND NOT A_FSB(20) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (NOT A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (iobs/Sent AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (nLDS_FSB AND NOT IOL0 AND nADoutLE1)
|
|||
|
OR (NOT nLDS_FSB AND IOL0 AND nADoutLE1)
|
|||
|
OR (NOT MCKE AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1));
|
|||
|
|
|||
|
FDCPE_IONPReady: FDCPE port map (IONPReady,IONPReady_D,FCLK,'0','0');
|
|||
|
IONPReady_D <= ((NOT MCKE)
|
|||
|
OR (NOT iobs/Sent AND NOT IONPReady)
|
|||
|
OR (NOT IONPReady AND NOT iobs/IODONEr)
|
|||
|
OR (nAS_FSB AND NOT fsb/ASrf)
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT nWE_FSB AND NOT IONPReady));
|
|||
|
|
|||
|
FDCPE_IOQoSEN: FDCPE port map (IOQoSEN,IOQoSEN_D,FCLK,'0','0');
|
|||
|
IOQoSEN_D <= ((NOT IOQoSEN AND NOT nAS_FSB AND MCKE)
|
|||
|
OR (NOT IOQoSEN AND MCKE AND fsb/ASrf)
|
|||
|
OR (NOT cnt/IOQS(0) AND NOT cnt/IOQS(1) AND NOT cnt/IOQS(2) AND NOT MCKE)
|
|||
|
OR (NOT cnt/IOQS(0) AND NOT cnt/IOQS(1) AND NOT cnt/IOQS(2) AND
|
|||
|
nAS_FSB AND NOT fsb/ASrf));
|
|||
|
|
|||
|
FDCPE_IORDREQ: FDCPE port map (IORDREQ,IORDREQ_D,FCLK,'0','0');
|
|||
|
IORDREQ_D <= ((NOT iobs/IORW1 AND NOT iobs/TS_FSM_FFd2 AND NOT nADoutLE1)
|
|||
|
OR (NOT MCKE AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (nAS_FSB AND NOT iobs/TS_FSM_FFd2 AND NOT fsb/ASrf AND
|
|||
|
nADoutLE1)
|
|||
|
OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (NOT A_FSB(21) AND NOT A_FSB(20) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2)
|
|||
|
OR (iobs/TS_FSM_FFd1 AND iobs/IOACTr)
|
|||
|
OR (iobs/TS_FSM_FFd2 AND NOT IORDREQ)
|
|||
|
OR (iobs/Sent AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (NOT nWE_FSB AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1));
|
|||
|
|
|||
|
FTCPE_IOU0: FTCPE port map (IOU0,IOU0_T,FCLK,'0','0');
|
|||
|
IOU0_T <= ((iobs/TS_FSM_FFd1)
|
|||
|
OR (nBERR_FSB_OBUF.EXP)
|
|||
|
OR (iobs/IOU1 AND IOU0 AND NOT nADoutLE1)
|
|||
|
OR (NOT iobs/IOU1 AND NOT IOU0 AND NOT nADoutLE1)
|
|||
|
OR (nAS_FSB AND NOT iobs/TS_FSM_FFd2 AND NOT fsb/ASrf AND
|
|||
|
nADoutLE1)
|
|||
|
OR (NOT A_FSB(21) AND NOT A_FSB(20) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (NOT A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (NOT A_FSB(21) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (NOT A_FSB(19) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (NOT A_FSB(18) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (NOT A_FSB(17) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (iobs/Sent AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (nUDS_FSB AND NOT IOU0 AND nADoutLE1)
|
|||
|
OR (NOT nUDS_FSB AND IOU0 AND nADoutLE1)
|
|||
|
OR (NOT MCKE AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1));
|
|||
|
|
|||
|
FDCPE_IOWRREQ: FDCPE port map (IOWRREQ,IOWRREQ_D,FCLK,'0','0');
|
|||
|
IOWRREQ_D <= ((ram/RASEL.EXP)
|
|||
|
OR (NOT iobs/IORW1 AND NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND
|
|||
|
NOT nADoutLE1)
|
|||
|
OR (A_FSB(23) AND NOT iobs/Sent AND NOT nWE_FSB AND NOT nAS_FSB AND
|
|||
|
MCKE AND NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (A_FSB(23) AND NOT iobs/Sent AND NOT nWE_FSB AND MCKE AND
|
|||
|
NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND fsb/ASrf AND nADoutLE1)
|
|||
|
OR (NOT iobs/Sent AND IOQoSEN AND NOT nWE_FSB AND NOT nAS_FSB AND MCKE AND
|
|||
|
NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (NOT iobs/Sent AND IOQoSEN AND NOT nWE_FSB AND MCKE AND
|
|||
|
NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND fsb/ASrf AND nADoutLE1)
|
|||
|
OR (NOT iobs/TS_FSM_FFd1 AND iobs/TS_FSM_FFd2 AND IOWRREQ)
|
|||
|
OR (iobs/TS_FSM_FFd2 AND NOT iobs/IOACTr AND IOWRREQ)
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND NOT iobs/Sent AND NOT nWE_FSB AND NOT nAS_FSB AND
|
|||
|
MCKE AND NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND NOT iobs/Sent AND NOT nWE_FSB AND MCKE AND
|
|||
|
NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND fsb/ASrf AND nADoutLE1));
|
|||
|
|
|||
|
FDCPE_MCKE: FDCPE port map (MCKE,MCKEi,NOT FCLK,'0','0');
|
|||
|
|
|||
|
FDCPE_MCKEi: FDCPE port map (MCKEi,MCKEi_D,FCLK,'0','0');
|
|||
|
MCKEi_D <= ((BACTr)
|
|||
|
OR (NOT nAS_FSB AND MCKE)
|
|||
|
OR (MCKE AND fsb/ASrf)
|
|||
|
OR (NOT cnt/C8Mr(0) AND cnt/C8Mr(1))
|
|||
|
OR (NOT cnt/IOQS(0) AND NOT cnt/IOQS(1) AND NOT cnt/IOQS(2)));
|
|||
|
|
|||
|
|
|||
|
RA(0) <= ((ram/RASEL AND A_FSB(1))
|
|||
|
OR (NOT ram/RASEL AND A_FSB(9)));
|
|||
|
|
|||
|
|
|||
|
RA(1) <= ((A_FSB(10) AND NOT ram/RASEL)
|
|||
|
OR (ram/RASEL AND A_FSB(2)));
|
|||
|
|
|||
|
|
|||
|
RA(2) <= ((A_FSB(16) AND NOT ram/RASEL)
|
|||
|
OR (ram/RASEL AND A_FSB(7)));
|
|||
|
|
|||
|
|
|||
|
RA(3) <= ((A_FSB(20) AND ram/RASEL)
|
|||
|
OR (A_FSB(19) AND NOT ram/RASEL));
|
|||
|
|
|||
|
|
|||
|
RA(4) <= ((A_FSB(11) AND NOT ram/RASEL)
|
|||
|
OR (ram/RASEL AND A_FSB(3)));
|
|||
|
|
|||
|
|
|||
|
RA(5) <= ((A_FSB(12) AND NOT ram/RASEL)
|
|||
|
OR (ram/RASEL AND A_FSB(4)));
|
|||
|
|
|||
|
|
|||
|
RA(6) <= ((A_FSB(13) AND NOT ram/RASEL)
|
|||
|
OR (ram/RASEL AND A_FSB(5)));
|
|||
|
|
|||
|
|
|||
|
RA(7) <= ((A_FSB(14) AND NOT ram/RASEL)
|
|||
|
OR (ram/RASEL AND A_FSB(6)));
|
|||
|
|
|||
|
|
|||
|
RA(8) <= ((A_FSB(21) AND ram/RASEL)
|
|||
|
OR (A_FSB(18) AND NOT ram/RASEL));
|
|||
|
|
|||
|
|
|||
|
RA(9) <= ((A_FSB(15) AND NOT ram/RASEL)
|
|||
|
OR (ram/RASEL AND A_FSB(8)));
|
|||
|
|
|||
|
|
|||
|
RA(10) <= ((A_FSB(17) AND NOT ram/RASEL)
|
|||
|
OR (ram/RASEL AND A_FSB(7)));
|
|||
|
|
|||
|
|
|||
|
RA(11) <= ((A_FSB(20) AND ram/RASEL)
|
|||
|
OR (A_FSB(19) AND NOT ram/RASEL));
|
|||
|
|
|||
|
FDCPE_RAMReady: FDCPE port map (RAMReady,RAMReady_D,FCLK,'0','0');
|
|||
|
RAMReady_D <= ((RefUrg AND NOT ram/RefDone AND NOT ram/RS_FSM_FFd8 AND
|
|||
|
NOT ram/RS_FSM_FFd1 AND NOT ram/RS_FSM_FFd5 AND NOT ram/RS_FSM_FFd6)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND nAS_FSB AND
|
|||
|
NOT ram/RS_FSM_FFd1 AND NOT ram/RS_FSM_FFd5 AND NOT ram/RS_FSM_FFd6 AND NOT fsb/ASrf)
|
|||
|
OR (A_FSB(22) AND RefReq AND NOT ram/RefDone AND NOT nAS_FSB AND
|
|||
|
MCKE AND NOT ram/RS_FSM_FFd4 AND NOT ram/RS_FSM_FFd1 AND NOT BACTr AND
|
|||
|
NOT ram/RS_FSM_FFd5 AND NOT ram/RS_FSM_FFd6)
|
|||
|
OR (A_FSB(22) AND RefReq AND NOT ram/RefDone AND MCKE AND
|
|||
|
NOT ram/RS_FSM_FFd4 AND NOT ram/RS_FSM_FFd1 AND NOT BACTr AND NOT ram/RS_FSM_FFd5 AND
|
|||
|
NOT ram/RS_FSM_FFd6 AND fsb/ASrf)
|
|||
|
OR (A_FSB(23) AND RefReq AND NOT ram/RefDone AND NOT nAS_FSB AND
|
|||
|
MCKE AND NOT ram/RS_FSM_FFd4 AND NOT ram/RS_FSM_FFd1 AND NOT BACTr AND
|
|||
|
NOT ram/RS_FSM_FFd5 AND NOT ram/RS_FSM_FFd6)
|
|||
|
OR (A_FSB(23) AND RefReq AND NOT ram/RefDone AND MCKE AND
|
|||
|
NOT ram/RS_FSM_FFd4 AND NOT ram/RS_FSM_FFd1 AND NOT BACTr AND NOT ram/RS_FSM_FFd5 AND
|
|||
|
NOT ram/RS_FSM_FFd6 AND fsb/ASrf)
|
|||
|
OR (NOT ram/RS_FSM_FFd8 AND NOT ram/RS_FSM_FFd4 AND
|
|||
|
NOT ram/RS_FSM_FFd1 AND NOT ram/RS_FSM_FFd5 AND NOT ram/RS_FSM_FFd6)
|
|||
|
OR (A_FSB(22) AND RefUrg AND NOT ram/RefDone AND
|
|||
|
NOT ram/RS_FSM_FFd1 AND NOT ram/RS_FSM_FFd5 AND NOT ram/RS_FSM_FFd6)
|
|||
|
OR (A_FSB(23) AND RefUrg AND NOT ram/RefDone AND
|
|||
|
NOT ram/RS_FSM_FFd1 AND NOT ram/RS_FSM_FFd5 AND NOT ram/RS_FSM_FFd6)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND NOT MCKE AND NOT ram/RS_FSM_FFd1 AND
|
|||
|
NOT ram/RS_FSM_FFd5 AND NOT ram/RS_FSM_FFd6)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND NOT ram/RASEN AND
|
|||
|
NOT ram/RS_FSM_FFd1 AND NOT ram/RS_FSM_FFd5 AND NOT ram/RS_FSM_FFd6));
|
|||
|
|
|||
|
FDCPE_RefReq: FDCPE port map (RefReq,RefReq_D,FCLK,'0','0',RefReq_CE);
|
|||
|
RefReq_D <= (NOT cnt/Timer(0) AND cnt/Timer(1) AND NOT cnt/Timer(2) AND
|
|||
|
cnt/Timer(3));
|
|||
|
RefReq_CE <= (NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FDCPE_RefUrg: FDCPE port map (RefUrg,RefUrg_D,FCLK,'0','0',RefUrg_CE);
|
|||
|
RefUrg_D <= (NOT cnt/Timer(1) AND NOT cnt/Timer(2) AND cnt/Timer(3));
|
|||
|
RefUrg_CE <= (NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FDCPE_cnt/C8Mr0: FDCPE port map (cnt/C8Mr(0),C8M,FCLK,'0','0');
|
|||
|
|
|||
|
FDCPE_cnt/C8Mr1: FDCPE port map (cnt/C8Mr(1),cnt/C8Mr(0),FCLK,'0','0');
|
|||
|
|
|||
|
FDCPE_cnt/Er0: FDCPE port map (cnt/Er(0),E,FCLK,'0','0');
|
|||
|
|
|||
|
FDCPE_cnt/Er1: FDCPE port map (cnt/Er(1),cnt/Er(0),FCLK,'0','0');
|
|||
|
|
|||
|
FTCPE_cnt/IOQS0: FTCPE port map (cnt/IOQS(0),cnt/IOQS_T(0),FCLK,'0','0');
|
|||
|
cnt/IOQS_T(0) <= ((NOT cnt/IOQS(0) AND NOT cnt/nRESr)
|
|||
|
OR (NOT cnt/IOQS(0) AND BACTr AND cnt/QoSCSr)
|
|||
|
OR (cnt/IOQS(0) AND cnt/TimerTC AND NOT BACTr AND NOT cnt/Er(0) AND
|
|||
|
cnt/Er(1) AND cnt/nRESr)
|
|||
|
OR (cnt/IOQS(0) AND cnt/TimerTC AND NOT cnt/Er(0) AND
|
|||
|
cnt/Er(1) AND NOT cnt/QoSCSr AND cnt/nRESr)
|
|||
|
OR (NOT cnt/IOQS(0) AND cnt/IOQS(1) AND NOT cnt/IOQS(2) AND
|
|||
|
cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1)));
|
|||
|
|
|||
|
FTCPE_cnt/IOQS1: FTCPE port map (cnt/IOQS(1),cnt/IOQS_T(1),FCLK,'0','0');
|
|||
|
cnt/IOQS_T(1) <= ((cnt/IOQS(1) AND NOT cnt/nRESr)
|
|||
|
OR (cnt/IOQS(1) AND BACTr AND cnt/QoSCSr)
|
|||
|
OR (cnt/IOQS(1) AND cnt/IOQS(2) AND cnt/TimerTC AND
|
|||
|
NOT cnt/Er(0) AND cnt/Er(1))
|
|||
|
OR (cnt/IOQS(0) AND NOT cnt/IOQS(2) AND cnt/TimerTC AND NOT BACTr AND
|
|||
|
NOT cnt/Er(0) AND cnt/Er(1) AND cnt/nRESr)
|
|||
|
OR (cnt/IOQS(0) AND NOT cnt/IOQS(2) AND cnt/TimerTC AND
|
|||
|
NOT cnt/Er(0) AND cnt/Er(1) AND NOT cnt/QoSCSr AND cnt/nRESr));
|
|||
|
|
|||
|
FTCPE_cnt/IOQS2: FTCPE port map (cnt/IOQS(2),cnt/IOQS_T(2),FCLK,'0','0');
|
|||
|
cnt/IOQS_T(2) <= ((cnt/IOQS(2) AND NOT cnt/nRESr)
|
|||
|
OR (cnt/IOQS(2) AND BACTr AND cnt/QoSCSr)
|
|||
|
OR (cnt/IOQS(2) AND cnt/TimerTC AND NOT cnt/Er(0) AND
|
|||
|
cnt/Er(1))
|
|||
|
OR (cnt/IOQS(0) AND cnt/IOQS(1) AND cnt/TimerTC AND NOT BACTr AND
|
|||
|
NOT cnt/Er(0) AND cnt/Er(1) AND cnt/nRESr)
|
|||
|
OR (cnt/IOQS(0) AND cnt/IOQS(1) AND cnt/TimerTC AND
|
|||
|
NOT cnt/Er(0) AND cnt/Er(1) AND NOT cnt/QoSCSr AND cnt/nRESr));
|
|||
|
|
|||
|
FTCPE_cnt/IS_FSM_FFd1: FTCPE port map (cnt/IS_FSM_FFd1,cnt/IS_FSM_FFd1_T,FCLK,'0','0');
|
|||
|
cnt/IS_FSM_FFd1_T <= (cnt/TimerTC AND cnt/LTimerTC AND NOT cnt/IS_FSM_FFd1 AND
|
|||
|
cnt/IS_FSM_FFd2 AND NOT cnt/Er(0) AND cnt/nIPL2r AND cnt/Er(1));
|
|||
|
|
|||
|
FTCPE_cnt/IS_FSM_FFd2: FTCPE port map (cnt/IS_FSM_FFd2,cnt/IS_FSM_FFd2_T,FCLK,'0','0');
|
|||
|
cnt/IS_FSM_FFd2_T <= ((cnt/TimerTC AND cnt/LTimerTC AND cnt/IS_FSM_FFd1 AND
|
|||
|
cnt/IS_FSM_FFd2 AND NOT cnt/Er(0) AND cnt/Er(1))
|
|||
|
OR (cnt/TimerTC AND cnt/LTimerTC AND NOT cnt/IS_FSM_FFd1 AND
|
|||
|
NOT cnt/IS_FSM_FFd2 AND NOT cnt/Er(0) AND cnt/Er(1)));
|
|||
|
|
|||
|
FTCPE_cnt/LTimer0: FTCPE port map (cnt/LTimer(0),'1',FCLK,'0','0',cnt/LTimer_CE(0));
|
|||
|
cnt/LTimer_CE(0) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FTCPE_cnt/LTimer1: FTCPE port map (cnt/LTimer(1),cnt/LTimer(0),FCLK,'0','0',cnt/LTimer_CE(1));
|
|||
|
cnt/LTimer_CE(1) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FTCPE_cnt/LTimer2: FTCPE port map (cnt/LTimer(2),cnt/LTimer_T(2),FCLK,'0','0',cnt/LTimer_CE(2));
|
|||
|
cnt/LTimer_T(2) <= (cnt/LTimer(0) AND cnt/LTimer(1));
|
|||
|
cnt/LTimer_CE(2) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FTCPE_cnt/LTimer3: FTCPE port map (cnt/LTimer(3),cnt/LTimer_T(3),FCLK,'0','0',cnt/LTimer_CE(3));
|
|||
|
cnt/LTimer_T(3) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2));
|
|||
|
cnt/LTimer_CE(3) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FTCPE_cnt/LTimer4: FTCPE port map (cnt/LTimer(4),cnt/LTimer_T(4),FCLK,'0','0',cnt/LTimer_CE(4));
|
|||
|
cnt/LTimer_T(4) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND
|
|||
|
cnt/LTimer(3));
|
|||
|
cnt/LTimer_CE(4) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FTCPE_cnt/LTimer5: FTCPE port map (cnt/LTimer(5),cnt/LTimer_T(5),FCLK,'0','0',cnt/LTimer_CE(5));
|
|||
|
cnt/LTimer_T(5) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND
|
|||
|
cnt/LTimer(3) AND cnt/LTimer(4));
|
|||
|
cnt/LTimer_CE(5) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FTCPE_cnt/LTimer6: FTCPE port map (cnt/LTimer(6),cnt/LTimer_T(6),FCLK,'0','0',cnt/LTimer_CE(6));
|
|||
|
cnt/LTimer_T(6) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND
|
|||
|
cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5));
|
|||
|
cnt/LTimer_CE(6) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FTCPE_cnt/LTimer7: FTCPE port map (cnt/LTimer(7),cnt/LTimer_T(7),FCLK,'0','0',cnt/LTimer_CE(7));
|
|||
|
cnt/LTimer_T(7) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND
|
|||
|
cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND cnt/LTimer(6));
|
|||
|
cnt/LTimer_CE(7) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FTCPE_cnt/LTimer8: FTCPE port map (cnt/LTimer(8),cnt/LTimer_T(8),FCLK,'0','0',cnt/LTimer_CE(8));
|
|||
|
cnt/LTimer_T(8) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND
|
|||
|
cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND cnt/LTimer(6) AND
|
|||
|
cnt/LTimer(7));
|
|||
|
cnt/LTimer_CE(8) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FTCPE_cnt/LTimer9: FTCPE port map (cnt/LTimer(9),cnt/LTimer_T(9),FCLK,'0','0',cnt/LTimer_CE(9));
|
|||
|
cnt/LTimer_T(9) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND
|
|||
|
cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND cnt/LTimer(6) AND
|
|||
|
cnt/LTimer(7) AND cnt/LTimer(8));
|
|||
|
cnt/LTimer_CE(9) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FTCPE_cnt/LTimer10: FTCPE port map (cnt/LTimer(10),cnt/LTimer_T(10),FCLK,'0','0',cnt/LTimer_CE(10));
|
|||
|
cnt/LTimer_T(10) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND
|
|||
|
cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND cnt/LTimer(6) AND
|
|||
|
cnt/LTimer(7) AND cnt/LTimer(8) AND cnt/LTimer(9));
|
|||
|
cnt/LTimer_CE(10) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FTCPE_cnt/LTimer11: FTCPE port map (cnt/LTimer(11),cnt/LTimer_T(11),FCLK,'0','0',cnt/LTimer_CE(11));
|
|||
|
cnt/LTimer_T(11) <= (cnt/LTimer(0) AND cnt/LTimer(10) AND cnt/LTimer(1) AND
|
|||
|
cnt/LTimer(2) AND cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND
|
|||
|
cnt/LTimer(6) AND cnt/LTimer(7) AND cnt/LTimer(8) AND cnt/LTimer(9));
|
|||
|
cnt/LTimer_CE(11) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FDCPE_cnt/LTimerTC: FDCPE port map (cnt/LTimerTC,cnt/LTimerTC_D,FCLK,'0','0',cnt/LTimerTC_CE);
|
|||
|
cnt/LTimerTC_D <= (NOT cnt/LTimer(0) AND cnt/LTimer(10) AND cnt/LTimer(1) AND
|
|||
|
cnt/LTimer(2) AND cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND
|
|||
|
cnt/LTimer(6) AND cnt/LTimer(7) AND cnt/LTimer(8) AND cnt/LTimer(9) AND
|
|||
|
cnt/LTimer(11));
|
|||
|
cnt/LTimerTC_CE <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FDCPE_cnt/QoSCSr: FDCPE port map (cnt/QoSCSr,cnt/QoSCSr_D,FCLK,'0','0');
|
|||
|
cnt/QoSCSr_D <= ((A_FSB(20) AND A_FSB(23))
|
|||
|
OR (A_FSB(21) AND A_FSB(22) AND A_FSB(23))
|
|||
|
OR (NOT A_FSB(21) AND A_FSB(20) AND A_FSB(22))
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND A_FSB(15) AND A_FSB(13) AND NOT A_FSB(22) AND
|
|||
|
A_FSB(14) AND A_FSB(12) AND A_FSB(11) AND A_FSB(10) AND NOT nWE_FSB AND
|
|||
|
A_FSB(8))
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND A_FSB(15) AND A_FSB(13) AND NOT A_FSB(22) AND
|
|||
|
A_FSB(14) AND A_FSB(12) AND A_FSB(11) AND A_FSB(10) AND NOT nWE_FSB AND
|
|||
|
A_FSB(9))
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND A_FSB(15) AND A_FSB(13) AND NOT A_FSB(22) AND
|
|||
|
NOT A_FSB(14) AND NOT A_FSB(12) AND NOT A_FSB(11) AND NOT A_FSB(10) AND NOT nWE_FSB AND
|
|||
|
A_FSB(9))
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND A_FSB(15) AND A_FSB(13) AND NOT A_FSB(22) AND
|
|||
|
NOT A_FSB(14) AND NOT A_FSB(12) AND NOT A_FSB(11) AND NOT A_FSB(10) AND NOT nWE_FSB AND
|
|||
|
A_FSB(8)));
|
|||
|
|
|||
|
FTCPE_cnt/Timer0: FTCPE port map (cnt/Timer(0),cnt/Timer_T(0),FCLK,'0','0',cnt/Timer_CE(0));
|
|||
|
cnt/Timer_T(0) <= (NOT cnt/Timer(0) AND cnt/TimerTC AND NOT cnt/Er(0) AND
|
|||
|
cnt/Er(1));
|
|||
|
cnt/Timer_CE(0) <= (NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FDCPE_cnt/Timer1: FDCPE port map (cnt/Timer(1),cnt/Timer_D(1),FCLK,'0','0',cnt/Timer_CE(1));
|
|||
|
cnt/Timer_D(1) <= ((cnt/Timer(0) AND cnt/Timer(1))
|
|||
|
OR (NOT cnt/Timer(0) AND NOT cnt/Timer(1))
|
|||
|
OR (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1)));
|
|||
|
cnt/Timer_CE(1) <= (NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FDCPE_cnt/Timer2: FDCPE port map (cnt/Timer(2),cnt/Timer_D(2),FCLK,'0','0',cnt/Timer_CE(2));
|
|||
|
cnt/Timer_D(2) <= ((NOT cnt/Timer(0) AND NOT cnt/Timer(2))
|
|||
|
OR (NOT cnt/Timer(1) AND NOT cnt/Timer(2))
|
|||
|
OR (cnt/Timer(0) AND cnt/Timer(1) AND cnt/Timer(2))
|
|||
|
OR (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1)));
|
|||
|
cnt/Timer_CE(2) <= (NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FTCPE_cnt/Timer3: FTCPE port map (cnt/Timer(3),cnt/Timer_T(3),FCLK,'0','0',cnt/Timer_CE(3));
|
|||
|
cnt/Timer_T(3) <= ((cnt/Timer(0) AND cnt/Timer(1) AND cnt/Timer(2) AND
|
|||
|
NOT cnt/TimerTC)
|
|||
|
OR (cnt/Timer(0) AND cnt/Timer(1) AND cnt/Timer(2) AND
|
|||
|
cnt/Er(0))
|
|||
|
OR (cnt/Timer(0) AND cnt/Timer(1) AND cnt/Timer(2) AND
|
|||
|
NOT cnt/Er(1))
|
|||
|
OR (cnt/Timer(3) AND cnt/TimerTC AND NOT cnt/Er(0) AND
|
|||
|
cnt/Er(1)));
|
|||
|
cnt/Timer_CE(3) <= (NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FDCPE_cnt/TimerTC: FDCPE port map (cnt/TimerTC,cnt/TimerTC_D,FCLK,'0','0',cnt/TimerTC_CE);
|
|||
|
cnt/TimerTC_D <= (cnt/Timer(0) AND NOT cnt/Timer(1) AND NOT cnt/Timer(2) AND
|
|||
|
cnt/Timer(3));
|
|||
|
cnt/TimerTC_CE <= (NOT cnt/Er(0) AND cnt/Er(1));
|
|||
|
|
|||
|
FDCPE_cnt/nIPL2r: FDCPE port map (cnt/nIPL2r,nIPL2,FCLK,'0','0');
|
|||
|
|
|||
|
FDCPE_cnt/nRESr: FDCPE port map (cnt/nRESr,nRES.PIN,FCLK,'0','0');
|
|||
|
|
|||
|
FTCPE_cs/Overlay: FTCPE port map (cs/Overlay,cs/Overlay_T,FCLK,'0','0');
|
|||
|
cs/Overlay_T <= ((NOT nRES.PIN AND NOT cs/Overlay AND nAS_FSB AND NOT fsb/ASrf)
|
|||
|
OR (NOT A_FSB(21) AND NOT A_FSB(20) AND A_FSB(22) AND NOT A_FSB(23) AND
|
|||
|
cs/Overlay AND NOT nAS_FSB AND MCKE)
|
|||
|
OR (NOT A_FSB(21) AND NOT A_FSB(20) AND A_FSB(22) AND NOT A_FSB(23) AND
|
|||
|
cs/Overlay AND MCKE AND fsb/ASrf)
|
|||
|
OR (NOT nRES.PIN AND NOT cs/Overlay AND NOT MCKE));
|
|||
|
|
|||
|
FDCPE_fsb/ASrf: FDCPE port map (fsb/ASrf,NOT nAS_FSB,NOT FCLK,'0','0');
|
|||
|
|
|||
|
FDCPE_iobm/C8Mr: FDCPE port map (iobm/C8Mr,C8M,C16M,'0','0');
|
|||
|
|
|||
|
FTCPE_iobm/DoutOE: FTCPE port map (iobm/DoutOE,iobm/DoutOE_T,C16M,'0','0');
|
|||
|
iobm/DoutOE_T <= ((iobm/IOS_FSM_FFd7 AND NOT iobm/C8Mr AND NOT iobm/DoutOE AND
|
|||
|
iobm/IOWRREQr)
|
|||
|
OR (NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd3 AND
|
|||
|
NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND
|
|||
|
iobm/DoutOE)
|
|||
|
OR (NOT iobm/IOS_FSM_FFd3 AND iobm/C8Mr AND
|
|||
|
NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND
|
|||
|
iobm/DoutOE)
|
|||
|
OR (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd4 AND
|
|||
|
NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND iobm/DoutOE AND NOT iobm/IOWRREQr));
|
|||
|
|
|||
|
FTCPE_iobm/ES0: FTCPE port map (iobm/ES(0),iobm/ES_T(0),NOT C8M,'0','0');
|
|||
|
iobm/ES_T(0) <= ((iobm/ES(0) AND NOT E AND iobm/Er)
|
|||
|
OR (NOT iobm/ES(0) AND NOT iobm/ES(2) AND NOT iobm/ES(1) AND
|
|||
|
NOT iobm/ES(3) AND E)
|
|||
|
OR (NOT iobm/ES(0) AND NOT iobm/ES(2) AND NOT iobm/ES(1) AND
|
|||
|
NOT iobm/ES(3) AND NOT iobm/Er));
|
|||
|
|
|||
|
FDCPE_iobm/ES1: FDCPE port map (iobm/ES(1),iobm/ES_D(1),NOT C8M,'0','0');
|
|||
|
iobm/ES_D(1) <= ((iobm/ES(0) AND iobm/ES(1))
|
|||
|
OR (NOT iobm/ES(0) AND NOT iobm/ES(1))
|
|||
|
OR (NOT E AND iobm/Er)
|
|||
|
OR (iobm/ES(0) AND NOT iobm/ES(2) AND iobm/ES(3)));
|
|||
|
|
|||
|
FTCPE_iobm/ES2: FTCPE port map (iobm/ES(2),iobm/ES_T(2),NOT C8M,'0','0');
|
|||
|
iobm/ES_T(2) <= ((iobm/ES(0) AND iobm/ES(1) AND E)
|
|||
|
OR (iobm/ES(0) AND iobm/ES(1) AND NOT iobm/Er)
|
|||
|
OR (iobm/ES(2) AND NOT E AND iobm/Er));
|
|||
|
|
|||
|
FTCPE_iobm/ES3: FTCPE port map (iobm/ES(3),iobm/ES_T(3),NOT C8M,'0','0');
|
|||
|
iobm/ES_T(3) <= ((iobm/ES(3) AND NOT E AND iobm/Er)
|
|||
|
OR (iobm/ES(0) AND iobm/ES(2) AND iobm/ES(1) AND E)
|
|||
|
OR (iobm/ES(0) AND iobm/ES(2) AND iobm/ES(1) AND NOT iobm/Er)
|
|||
|
OR (iobm/ES(0) AND NOT iobm/ES(2) AND NOT iobm/ES(1) AND
|
|||
|
iobm/ES(3)));
|
|||
|
|
|||
|
FDCPE_iobm/Er: FDCPE port map (iobm/Er,E,NOT C8M,'0','0');
|
|||
|
|
|||
|
FDCPE_iobm/IORDREQr: FDCPE port map (iobm/IORDREQr,IORDREQ,C16M,'0','0');
|
|||
|
|
|||
|
FDCPE_iobm/IOS0: FDCPE port map (iobm/IOS0,iobm/IOS0_D,C16M,'0','0');
|
|||
|
iobm/IOS0_D <= ((iobm/IOS_FSM_FFd1)
|
|||
|
OR (iobm/IOS_FSM_FFd7 AND iobm/C8Mr)
|
|||
|
OR (iobm/IOS_FSM_FFd7 AND nAoutOE)
|
|||
|
OR (iobm/IOS_FSM_FFd7 AND NOT iobm/IORDREQr AND
|
|||
|
NOT iobm/IOWRREQr)
|
|||
|
OR (NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd3 AND
|
|||
|
NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND
|
|||
|
NOT iobm/IOS_FSM_FFd2 AND iobm/IOS0));
|
|||
|
|
|||
|
FDCPE_iobm/IOS_FSM_FFd1: FDCPE port map (iobm/IOS_FSM_FFd1,iobm/IOS_FSM_FFd2,C16M,'0','0');
|
|||
|
|
|||
|
FDCPE_iobm/IOS_FSM_FFd2: FDCPE port map (iobm/IOS_FSM_FFd2,iobm/IOS_FSM_FFd2_D,C16M,'0','0');
|
|||
|
iobm/IOS_FSM_FFd2_D <= ((IOBERR AND iobm/IOS_FSM_FFd3 AND NOT iobm/C8Mr)
|
|||
|
OR (IODONE AND iobm/IOS_FSM_FFd3 AND NOT iobm/C8Mr));
|
|||
|
|
|||
|
FDCPE_iobm/IOS_FSM_FFd3: FDCPE port map (iobm/IOS_FSM_FFd3,iobm/IOS_FSM_FFd3_D,C16M,'0','0');
|
|||
|
iobm/IOS_FSM_FFd3_D <= ((iobm/IOS_FSM_FFd4)
|
|||
|
OR (iobm/IOS_FSM_FFd3 AND iobm/C8Mr)
|
|||
|
OR (NOT IOBERR AND NOT IODONE AND iobm/IOS_FSM_FFd3));
|
|||
|
|
|||
|
FDCPE_iobm/IOS_FSM_FFd4: FDCPE port map (iobm/IOS_FSM_FFd4,iobm/IOS_FSM_FFd5,C16M,'0','0');
|
|||
|
|
|||
|
FDCPE_iobm/IOS_FSM_FFd5: FDCPE port map (iobm/IOS_FSM_FFd5,iobm/IOS_FSM_FFd6,C16M,'0','0');
|
|||
|
|
|||
|
FDCPE_iobm/IOS_FSM_FFd6: FDCPE port map (iobm/IOS_FSM_FFd6,iobm/IOS_FSM_FFd6_D,C16M,'0','0');
|
|||
|
iobm/IOS_FSM_FFd6_D <= ((iobm/IOS_FSM_FFd7 AND NOT iobm/C8Mr AND iobm/IORDREQr AND
|
|||
|
NOT nAoutOE)
|
|||
|
OR (iobm/IOS_FSM_FFd7 AND NOT iobm/C8Mr AND iobm/IOWRREQr AND
|
|||
|
NOT nAoutOE));
|
|||
|
|
|||
|
FDCPE_iobm/IOS_FSM_FFd7: FDCPE port map (iobm/IOS_FSM_FFd7,iobm/IOS_FSM_FFd7_D,C16M,'0','0');
|
|||
|
iobm/IOS_FSM_FFd7_D <= ((NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd1)
|
|||
|
OR (NOT iobm/C8Mr AND NOT iobm/IOS_FSM_FFd1 AND iobm/IORDREQr AND
|
|||
|
NOT nAoutOE)
|
|||
|
OR (NOT iobm/C8Mr AND NOT iobm/IOS_FSM_FFd1 AND iobm/IOWRREQr AND
|
|||
|
NOT nAoutOE));
|
|||
|
|
|||
|
FDCPE_iobm/IOWRREQr: FDCPE port map (iobm/IOWRREQr,IOWRREQ,C16M,'0','0');
|
|||
|
|
|||
|
FDCPE_iobm/VPAr: FDCPE port map (iobm/VPAr,NOT nVPA_IOB,NOT C8M,'0','0');
|
|||
|
|
|||
|
FDCPE_iobs/Clear1: FDCPE port map (iobs/Clear1,iobs/Clear1_D,FCLK,'0','0');
|
|||
|
iobs/Clear1_D <= (NOT iobs/TS_FSM_FFd1 AND iobs/TS_FSM_FFd2);
|
|||
|
|
|||
|
FDCPE_iobs/IOACTr: FDCPE port map (iobs/IOACTr,IOACT,FCLK,'0','0');
|
|||
|
|
|||
|
FDCPE_iobs/IODONEr: FDCPE port map (iobs/IODONEr,IODONE,FCLK,'0','0');
|
|||
|
|
|||
|
FDCPE_iobs/IOL1: FDCPE port map (iobs/IOL1,NOT nLDS_FSB,FCLK,'0','0',iobs/Load1);
|
|||
|
|
|||
|
FTCPE_iobs/IORW1: FTCPE port map (iobs/IORW1,iobs/IORW1_T,FCLK,'0','0');
|
|||
|
iobs/IORW1_T <= ((A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT iobs/Sent AND
|
|||
|
NOT IOQoSEN AND NOT nWE_FSB AND iobs/IORW1 AND NOT nAS_FSB AND MCKE AND
|
|||
|
iobs/TS_FSM_FFd1 AND nADoutLE1)
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT iobs/Sent AND
|
|||
|
NOT IOQoSEN AND NOT nWE_FSB AND iobs/IORW1 AND NOT nAS_FSB AND MCKE AND
|
|||
|
iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT iobs/Sent AND
|
|||
|
NOT IOQoSEN AND NOT nWE_FSB AND iobs/IORW1 AND MCKE AND iobs/TS_FSM_FFd1 AND
|
|||
|
fsb/ASrf AND nADoutLE1)
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT iobs/Sent AND
|
|||
|
NOT IOQoSEN AND NOT nWE_FSB AND iobs/IORW1 AND MCKE AND iobs/TS_FSM_FFd2 AND
|
|||
|
fsb/ASrf AND nADoutLE1));
|
|||
|
|
|||
|
FDCPE_iobs/IOU1: FDCPE port map (iobs/IOU1,NOT nUDS_FSB,FCLK,'0','0',iobs/Load1);
|
|||
|
|
|||
|
FDCPE_iobs/Load1: FDCPE port map (iobs/Load1,iobs/Load1_D,FCLK,'0','0');
|
|||
|
iobs/Load1_D <= ((A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT iobs/Sent AND
|
|||
|
NOT IOQoSEN AND NOT nWE_FSB AND NOT nAS_FSB AND MCKE AND iobs/TS_FSM_FFd1 AND
|
|||
|
nADoutLE1)
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT iobs/Sent AND
|
|||
|
NOT IOQoSEN AND NOT nWE_FSB AND NOT nAS_FSB AND MCKE AND iobs/TS_FSM_FFd2 AND
|
|||
|
nADoutLE1)
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT iobs/Sent AND
|
|||
|
NOT IOQoSEN AND NOT nWE_FSB AND MCKE AND iobs/TS_FSM_FFd1 AND fsb/ASrf AND
|
|||
|
nADoutLE1)
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT iobs/Sent AND
|
|||
|
NOT IOQoSEN AND NOT nWE_FSB AND MCKE AND iobs/TS_FSM_FFd2 AND fsb/ASrf AND
|
|||
|
nADoutLE1));
|
|||
|
|
|||
|
FDCPE_iobs/Sent: FDCPE port map (iobs/Sent,iobs/Sent_D,FCLK,'0','0');
|
|||
|
iobs/Sent_D <= ((A_FSB(21) AND A_FSB(22) AND MCKE AND NOT iobs/TS_FSM_FFd1 AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND fsb/ASrf AND nADoutLE1)
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT nWE_FSB AND NOT nAS_FSB AND MCKE AND nADoutLE1)
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT IOQoSEN AND
|
|||
|
NOT nWE_FSB AND MCKE AND fsb/ASrf AND nADoutLE1)
|
|||
|
OR (IOQoSEN AND MCKE AND NOT iobs/TS_FSM_FFd1 AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND fsb/ASrf AND nADoutLE1)
|
|||
|
OR (A_FSB(21) AND A_FSB(22) AND NOT nAS_FSB AND MCKE AND
|
|||
|
NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (A_FSB(20) AND A_FSB(22) AND NOT nAS_FSB AND MCKE AND
|
|||
|
NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (A_FSB(20) AND A_FSB(22) AND MCKE AND NOT iobs/TS_FSM_FFd1 AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND fsb/ASrf AND nADoutLE1)
|
|||
|
OR (iobs/Sent AND NOT nAS_FSB AND MCKE)
|
|||
|
OR (iobs/Sent AND MCKE AND fsb/ASrf)
|
|||
|
OR (A_FSB(23) AND NOT nAS_FSB AND MCKE AND NOT iobs/TS_FSM_FFd1 AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
|
|||
|
OR (A_FSB(23) AND MCKE AND NOT iobs/TS_FSM_FFd1 AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND fsb/ASrf AND nADoutLE1)
|
|||
|
OR (IOQoSEN AND NOT nAS_FSB AND MCKE AND NOT iobs/TS_FSM_FFd1 AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND nADoutLE1));
|
|||
|
|
|||
|
FDCPE_iobs/TS_FSM_FFd1: FDCPE port map (iobs/TS_FSM_FFd1,iobs/TS_FSM_FFd1_D,FCLK,'0','0');
|
|||
|
iobs/TS_FSM_FFd1_D <= ((iobs/TS_FSM_FFd2)
|
|||
|
OR (iobs/TS_FSM_FFd1 AND iobs/IOACTr));
|
|||
|
|
|||
|
FTCPE_iobs/TS_FSM_FFd2: FTCPE port map (iobs/TS_FSM_FFd2,iobs/TS_FSM_FFd2_T,FCLK,'0','0');
|
|||
|
iobs/TS_FSM_FFd2_T <= ((nRAS_OBUF.EXP)
|
|||
|
OR (A_FSB(23) AND NOT iobs/Sent AND MCKE AND NOT iobs/TS_FSM_FFd1 AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND fsb/ASrf)
|
|||
|
OR (NOT iobs/Sent AND IOQoSEN AND NOT nAS_FSB AND MCKE AND
|
|||
|
NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2)
|
|||
|
OR (NOT iobs/Sent AND IOQoSEN AND MCKE AND NOT iobs/TS_FSM_FFd1 AND
|
|||
|
NOT iobs/TS_FSM_FFd2 AND fsb/ASrf)
|
|||
|
OR (A_FSB(21) AND A_FSB(22) AND NOT iobs/Sent AND NOT nAS_FSB AND
|
|||
|
MCKE AND NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2)
|
|||
|
OR (A_FSB(20) AND A_FSB(22) AND NOT iobs/Sent AND NOT nAS_FSB AND
|
|||
|
MCKE AND NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2)
|
|||
|
OR (iobs/TS_FSM_FFd1 AND iobs/TS_FSM_FFd2 AND
|
|||
|
iobs/IOACTr)
|
|||
|
OR (NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND NOT nADoutLE1)
|
|||
|
OR (A_FSB(23) AND NOT iobs/Sent AND NOT nAS_FSB AND MCKE AND
|
|||
|
NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2));
|
|||
|
|
|||
|
|
|||
|
nADoutLE0 <= (NOT ALE0M AND NOT ALE0S);
|
|||
|
|
|||
|
FDCPE_nADoutLE1: FDCPE port map (nADoutLE1,nADoutLE1_D,FCLK,'0','0');
|
|||
|
nADoutLE1_D <= ((iobs/Load1)
|
|||
|
OR (NOT iobs/Clear1 AND NOT nADoutLE1));
|
|||
|
|
|||
|
FDCPE_nAS_IOB: FDCPE port map (nAS_IOB_I,nAS_IOB,NOT C16M,'0','0');
|
|||
|
nAS_IOB <= ((NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd3 AND
|
|||
|
NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6)
|
|||
|
OR (NOT iobm/IOS_FSM_FFd3 AND iobm/C8Mr AND
|
|||
|
NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6)
|
|||
|
OR (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd4 AND
|
|||
|
NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND NOT iobm/IORDREQr AND
|
|||
|
NOT iobm/IOWRREQr));
|
|||
|
nAS_IOB <= nAS_IOB_I when nAS_IOB_OE = '1' else 'Z';
|
|||
|
nAS_IOB_OE <= NOT nAoutOE;
|
|||
|
|
|||
|
FDCPE_nAoutOE: FDCPE port map (nAoutOE,nAoutOE_D,FCLK,'0','0');
|
|||
|
nAoutOE_D <= ((NOT nBR_IOB AND cnt/IS_FSM_FFd1 AND cnt/IS_FSM_FFd2)
|
|||
|
OR (cnt/IS_FSM_FFd1 AND NOT cnt/IS_FSM_FFd2 AND NOT nAoutOE));
|
|||
|
|
|||
|
FDCPE_nBERR_FSB: FDCPE port map (nBERR_FSB,nBERR_FSB_D,FCLK,'0','0');
|
|||
|
nBERR_FSB_D <= ((iobs/Sent AND IOBERR AND MCKE AND fsb/ASrf)
|
|||
|
OR (NOT nAS_FSB AND NOT nBERR_FSB AND MCKE)
|
|||
|
OR (NOT nBERR_FSB AND MCKE AND fsb/ASrf)
|
|||
|
OR (iobs/Sent AND IOBERR AND NOT nAS_FSB AND MCKE));
|
|||
|
|
|||
|
FTCPE_nBR_IOB: FTCPE port map (nBR_IOB,nBR_IOB_T,FCLK,'0','0');
|
|||
|
nBR_IOB_T <= ((NOT nBR_IOB AND NOT cnt/IS_FSM_FFd1 AND cnt/IS_FSM_FFd2 AND
|
|||
|
NOT cnt/nIPL2r)
|
|||
|
OR (nBR_IOB AND NOT cnt/IS_FSM_FFd1 AND NOT cnt/IS_FSM_FFd2));
|
|||
|
|
|||
|
FDCPE_nCAS: FDCPE port map (nCAS,nCAS_D,NOT FCLK,'0','0');
|
|||
|
nCAS_D <= ((ram/RS_FSM_FFd1)
|
|||
|
OR (ram/RS_FSM_FFd2)
|
|||
|
OR (ram/RS_FSM_FFd3)
|
|||
|
OR (EXP11_.EXP)
|
|||
|
OR (NOT RefUrg AND ram/RS_FSM_FFd4)
|
|||
|
OR (NOT RefUrg AND ram/RS_FSM_FFd7)
|
|||
|
OR (ram/RefDone AND ram/RS_FSM_FFd8)
|
|||
|
OR (ram/RefDone AND ram/RS_FSM_FFd4)
|
|||
|
OR (NOT RefUrg AND ram/RS_FSM_FFd8 AND BACTr)
|
|||
|
OR (NOT RefUrg AND NOT RefReq AND ram/RS_FSM_FFd8)
|
|||
|
OR (ram/RefDone AND ram/RS_FSM_FFd7)
|
|||
|
OR (ram/DTACKr AND ram/RS_FSM_FFd5));
|
|||
|
|
|||
|
FDCPE_nDTACK_FSB: FDCPE port map (nDTACK_FSB,nDTACK_FSB_D,FCLK,'0','0');
|
|||
|
nDTACK_FSB_D <= ((NOT MCKE)
|
|||
|
OR (A_FSB(21) AND A_FSB(22) AND NOT IONPReady)
|
|||
|
OR (NOT A_FSB(22) AND NOT IONPReady AND NOT RAMReady)
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(22) AND A_FSB(23))
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
|
|||
|
A_FSB(17) AND A_FSB(16) AND NOT iobs/Sent AND NOT nWE_FSB AND NOT IONPReady AND
|
|||
|
NOT nADoutLE1)
|
|||
|
OR (A_FSB(23) AND NOT IONPReady)
|
|||
|
OR (IOQoSEN AND NOT IONPReady)
|
|||
|
OR (nAS_FSB AND NOT fsb/ASrf)
|
|||
|
OR (A_FSB(20) AND A_FSB(22) AND NOT IONPReady));
|
|||
|
|
|||
|
FDCPE_nDinLE: FDCPE port map (nDinLE,nDinLE_D,NOT C16M,'0','0');
|
|||
|
nDinLE_D <= (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd4);
|
|||
|
|
|||
|
|
|||
|
nDinOE <= NOT (((A_FSB(23) AND nWE_FSB AND NOT nAS_FSB)
|
|||
|
OR (A_FSB(21) AND A_FSB(22) AND nWE_FSB AND NOT nAS_FSB)
|
|||
|
OR (A_FSB(20) AND A_FSB(22) AND nWE_FSB AND NOT nAS_FSB)));
|
|||
|
|
|||
|
|
|||
|
nDoutOE <= NOT (((iobm/DoutOE AND NOT nAoutOE)
|
|||
|
OR (NOT iobm/IORDREQr AND iobm/IOS0 AND NOT iobm/IOWRREQr AND
|
|||
|
NOT nAoutOE)));
|
|||
|
|
|||
|
FDCPE_nLDS_IOB: FDCPE port map (nLDS_IOB_I,nLDS_IOB,NOT C16M,'0','0');
|
|||
|
nLDS_IOB <= ((iobm/IOS_FSM_FFd7 AND NOT iobm/C8Mr AND IOL0 AND
|
|||
|
iobm/IORDREQr)
|
|||
|
OR (iobm/IOS_FSM_FFd3 AND IOL0)
|
|||
|
OR (iobm/IOS_FSM_FFd4 AND IOL0)
|
|||
|
OR (iobm/IOS_FSM_FFd5 AND IOL0)
|
|||
|
OR (NOT nLDS_IOB AND iobm/IOS_FSM_FFd6 AND IOL0));
|
|||
|
nLDS_IOB <= nLDS_IOB_I when nLDS_IOB_OE = '1' else 'Z';
|
|||
|
nLDS_IOB_OE <= NOT nAoutOE;
|
|||
|
|
|||
|
FDCPE_nOE: FDCPE port map (nOE,nOE_D,FCLK,'0','0');
|
|||
|
nOE_D <= ((nWE_FSB AND NOT nAS_FSB AND MCKE AND NOT BACTr)
|
|||
|
OR (nWE_FSB AND NOT nAS_FSB AND MCKE AND NOT ram/DTACKr)
|
|||
|
OR (nWE_FSB AND MCKE AND NOT BACTr AND fsb/ASrf)
|
|||
|
OR (nWE_FSB AND MCKE AND NOT ram/DTACKr AND fsb/ASrf));
|
|||
|
|
|||
|
|
|||
|
nRAMLWE <= NOT ((NOT nWE_FSB AND NOT nLDS_FSB AND ram/RASEL));
|
|||
|
|
|||
|
|
|||
|
nRAMUWE <= NOT ((NOT nWE_FSB AND NOT nUDS_FSB AND ram/RASEL));
|
|||
|
|
|||
|
|
|||
|
nRAS <= NOT (((ram/RASrf)
|
|||
|
OR (ram/RASrr)
|
|||
|
OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT cs/Overlay AND NOT nAS_FSB AND
|
|||
|
ram/RASEN)));
|
|||
|
|
|||
|
|
|||
|
nRES_I <= '0';
|
|||
|
nRES <= nRES_I when nRES_OE = '1' else 'Z';
|
|||
|
nRES_OE <= NOT nRESout;
|
|||
|
|
|||
|
FDCPE_nRESout: FDCPE port map (nRESout,nRESout_D,FCLK,'0','0');
|
|||
|
nRESout_D <= (cnt/IS_FSM_FFd1 AND NOT cnt/IS_FSM_FFd2);
|
|||
|
|
|||
|
|
|||
|
nROMOE <= NOT (((cs/Overlay AND nWE_FSB AND NOT nAS_FSB)
|
|||
|
OR (NOT A_FSB(21) AND NOT A_FSB(20) AND A_FSB(22) AND NOT A_FSB(23) AND
|
|||
|
nWE_FSB AND NOT nAS_FSB)));
|
|||
|
|
|||
|
|
|||
|
nROMWE <= NOT ((NOT A_FSB(21) AND NOT A_FSB(20) AND A_FSB(22) AND NOT A_FSB(23) AND
|
|||
|
NOT nWE_FSB AND NOT nAS_FSB));
|
|||
|
|
|||
|
FDCPE_nUDS_IOB: FDCPE port map (nUDS_IOB_I,nUDS_IOB,NOT C16M,'0','0');
|
|||
|
nUDS_IOB <= ((iobm/IOS_FSM_FFd7 AND NOT iobm/C8Mr AND IOU0 AND
|
|||
|
iobm/IORDREQr)
|
|||
|
OR (iobm/IOS_FSM_FFd3 AND IOU0)
|
|||
|
OR (iobm/IOS_FSM_FFd4 AND IOU0)
|
|||
|
OR (iobm/IOS_FSM_FFd5 AND IOU0)
|
|||
|
OR (NOT nUDS_IOB AND iobm/IOS_FSM_FFd6 AND IOU0));
|
|||
|
nUDS_IOB <= nUDS_IOB_I when nUDS_IOB_OE = '1' else 'Z';
|
|||
|
nUDS_IOB_OE <= NOT nAoutOE;
|
|||
|
|
|||
|
FTCPE_nVMA_IOB: FTCPE port map (nVMA_IOB_I,nVMA_IOB_T,C8M,'0','0');
|
|||
|
nVMA_IOB_T <= ((NOT nVMA_IOB AND NOT iobm/ES(0) AND NOT iobm/ES(2) AND NOT iobm/ES(1) AND
|
|||
|
NOT iobm/ES(3))
|
|||
|
OR (nVMA_IOB AND iobm/ES(0) AND iobm/ES(2) AND NOT iobm/ES(1) AND
|
|||
|
NOT iobm/ES(3) AND IOACT AND iobm/VPAr));
|
|||
|
nVMA_IOB <= nVMA_IOB_I when nVMA_IOB_OE = '1' else 'Z';
|
|||
|
nVMA_IOB_OE <= NOT nAoutOE;
|
|||
|
|
|||
|
FDCPE_nVPA_FSB: FDCPE port map (nVPA_FSB,nVPA_FSB_D,FCLK,'0',nAS_FSB);
|
|||
|
nVPA_FSB_D <= ((A_FSB(21) AND A_FSB(20) AND A_FSB(22) AND A_FSB(23) AND
|
|||
|
IONPReady AND NOT nAS_FSB AND MCKE)
|
|||
|
OR (A_FSB(21) AND A_FSB(20) AND A_FSB(22) AND A_FSB(23) AND
|
|||
|
IONPReady AND MCKE AND fsb/ASrf));
|
|||
|
|
|||
|
FDCPE_ram/DTACKr: FDCPE port map (ram/DTACKr,NOT nDTACK_FSB,FCLK,'0','0');
|
|||
|
|
|||
|
FDCPE_ram/RASEL: FDCPE port map (ram/RASEL,ram/RASEL_D,FCLK,'0','0');
|
|||
|
ram/RASEL_D <= ((ram/RS_FSM_FFd6)
|
|||
|
OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT cs/Overlay AND NOT nAS_FSB AND
|
|||
|
MCKE AND ram/RS_FSM_FFd8 AND ram/RASEN)
|
|||
|
OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT cs/Overlay AND MCKE AND
|
|||
|
ram/RS_FSM_FFd8 AND ram/RASEN AND fsb/ASrf));
|
|||
|
|
|||
|
FDCPE_ram/RASEN: FDCPE port map (ram/RASEN,ram/RASEN_D,FCLK,'0','0');
|
|||
|
ram/RASEN_D <= ((nROMOE_OBUF.EXP)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND NOT MCKE AND NOT ram/RS_FSM_FFd1)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND NOT ram/RS_FSM_FFd8 AND
|
|||
|
NOT ram/RS_FSM_FFd1)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND NOT ram/RASEN AND
|
|||
|
NOT ram/RS_FSM_FFd1)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND nAS_FSB AND
|
|||
|
NOT ram/RS_FSM_FFd1 AND NOT fsb/ASrf)
|
|||
|
OR (A_FSB(22) AND RefReq AND NOT ram/RefDone AND NOT nAS_FSB AND
|
|||
|
MCKE AND NOT ram/RS_FSM_FFd4 AND NOT ram/RS_FSM_FFd1 AND NOT BACTr)
|
|||
|
OR (NOT ram/RS_FSM_FFd8 AND NOT ram/RS_FSM_FFd4 AND
|
|||
|
NOT ram/RS_FSM_FFd1)
|
|||
|
OR (A_FSB(22) AND RefUrg AND NOT ram/RefDone AND
|
|||
|
NOT ram/RS_FSM_FFd1)
|
|||
|
OR (A_FSB(23) AND RefUrg AND NOT ram/RefDone AND
|
|||
|
NOT ram/RS_FSM_FFd1));
|
|||
|
|
|||
|
FDCPE_ram/RASrf: FDCPE port map (ram/RASrf,ram/RS_FSM_FFd6,NOT FCLK,'0','0');
|
|||
|
|
|||
|
FDCPE_ram/RASrr: FDCPE port map (ram/RASrr,ram/RASrr_D,FCLK,'0','0');
|
|||
|
ram/RASrr_D <= ((ram/RS_FSM_FFd7)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND NOT MCKE AND ram/RS_FSM_FFd8)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND nAS_FSB AND
|
|||
|
ram/RS_FSM_FFd8 AND NOT fsb/ASrf)
|
|||
|
OR (A_FSB(22) AND RefReq AND NOT ram/RefDone AND NOT nAS_FSB AND
|
|||
|
MCKE AND ram/RS_FSM_FFd8 AND NOT BACTr)
|
|||
|
OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT cs/Overlay AND NOT nAS_FSB AND
|
|||
|
MCKE AND ram/RS_FSM_FFd8 AND ram/RASEN)
|
|||
|
OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT cs/Overlay AND MCKE AND
|
|||
|
ram/RS_FSM_FFd8 AND ram/RASEN AND fsb/ASrf)
|
|||
|
OR (A_FSB(22) AND RefReq AND NOT ram/RefDone AND MCKE AND
|
|||
|
ram/RS_FSM_FFd8 AND NOT BACTr AND fsb/ASrf)
|
|||
|
OR (A_FSB(23) AND RefReq AND NOT ram/RefDone AND NOT nAS_FSB AND
|
|||
|
MCKE AND ram/RS_FSM_FFd8 AND NOT BACTr)
|
|||
|
OR (A_FSB(23) AND RefReq AND NOT ram/RefDone AND MCKE AND
|
|||
|
ram/RS_FSM_FFd8 AND NOT BACTr AND fsb/ASrf)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND ram/RS_FSM_FFd4)
|
|||
|
OR (A_FSB(22) AND RefUrg AND NOT ram/RefDone AND
|
|||
|
ram/RS_FSM_FFd8)
|
|||
|
OR (A_FSB(23) AND RefUrg AND NOT ram/RefDone AND
|
|||
|
ram/RS_FSM_FFd8)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND ram/RS_FSM_FFd8 AND
|
|||
|
NOT ram/RASEN));
|
|||
|
|
|||
|
FDCPE_ram/RS_FSM_FFd1: FDCPE port map (ram/RS_FSM_FFd1,ram/RS_FSM_FFd2,FCLK,'0','0');
|
|||
|
|
|||
|
FDCPE_ram/RS_FSM_FFd2: FDCPE port map (ram/RS_FSM_FFd2,ram/RS_FSM_FFd3,FCLK,'0','0');
|
|||
|
|
|||
|
FDCPE_ram/RS_FSM_FFd3: FDCPE port map (ram/RS_FSM_FFd3,ram/RS_FSM_FFd7,FCLK,'0','0');
|
|||
|
|
|||
|
FDCPE_ram/RS_FSM_FFd4: FDCPE port map (ram/RS_FSM_FFd4,ram/RS_FSM_FFd4_D,FCLK,'0','0');
|
|||
|
ram/RS_FSM_FFd4_D <= (ram/DTACKr AND ram/RS_FSM_FFd5);
|
|||
|
|
|||
|
FDCPE_ram/RS_FSM_FFd5: FDCPE port map (ram/RS_FSM_FFd5,ram/RS_FSM_FFd5_D,FCLK,'0','0');
|
|||
|
ram/RS_FSM_FFd5_D <= ((ram/RS_FSM_FFd6)
|
|||
|
OR (NOT ram/DTACKr AND ram/RS_FSM_FFd5));
|
|||
|
|
|||
|
FDCPE_ram/RS_FSM_FFd6: FDCPE port map (ram/RS_FSM_FFd6,ram/RS_FSM_FFd6_D,FCLK,'0','0');
|
|||
|
ram/RS_FSM_FFd6_D <= ((NOT A_FSB(22) AND NOT A_FSB(23) AND NOT cs/Overlay AND NOT nAS_FSB AND
|
|||
|
MCKE AND ram/RS_FSM_FFd8 AND ram/RASEN)
|
|||
|
OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT cs/Overlay AND MCKE AND
|
|||
|
ram/RS_FSM_FFd8 AND ram/RASEN AND fsb/ASrf));
|
|||
|
|
|||
|
FDCPE_ram/RS_FSM_FFd7: FDCPE port map (ram/RS_FSM_FFd7,ram/RS_FSM_FFd7_D,FCLK,'0','0');
|
|||
|
ram/RS_FSM_FFd7_D <= ((A_FSB(23) AND RefReq AND NOT ram/RefDone AND MCKE AND
|
|||
|
ram/RS_FSM_FFd8 AND NOT BACTr AND fsb/ASrf)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND nAS_FSB AND
|
|||
|
ram/RS_FSM_FFd8 AND NOT fsb/ASrf)
|
|||
|
OR (A_FSB(22) AND RefReq AND NOT ram/RefDone AND NOT nAS_FSB AND
|
|||
|
MCKE AND ram/RS_FSM_FFd8 AND NOT BACTr)
|
|||
|
OR (A_FSB(22) AND RefReq AND NOT ram/RefDone AND MCKE AND
|
|||
|
ram/RS_FSM_FFd8 AND NOT BACTr AND fsb/ASrf)
|
|||
|
OR (A_FSB(23) AND RefReq AND NOT ram/RefDone AND NOT nAS_FSB AND
|
|||
|
MCKE AND ram/RS_FSM_FFd8 AND NOT BACTr)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND ram/RS_FSM_FFd4)
|
|||
|
OR (A_FSB(22) AND RefUrg AND NOT ram/RefDone AND
|
|||
|
ram/RS_FSM_FFd8)
|
|||
|
OR (A_FSB(23) AND RefUrg AND NOT ram/RefDone AND
|
|||
|
ram/RS_FSM_FFd8)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND NOT MCKE AND ram/RS_FSM_FFd8)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND ram/RS_FSM_FFd8 AND
|
|||
|
NOT ram/RASEN));
|
|||
|
|
|||
|
FDCPE_ram/RS_FSM_FFd8: FDCPE port map (ram/RS_FSM_FFd8,ram/RS_FSM_FFd8_D,FCLK,'0','0');
|
|||
|
ram/RS_FSM_FFd8_D <= ((RA_6_OBUF.EXP)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND NOT MCKE AND NOT ram/RS_FSM_FFd1)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND NOT ram/RS_FSM_FFd8 AND
|
|||
|
NOT ram/RS_FSM_FFd1)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND nAS_FSB AND
|
|||
|
NOT ram/RS_FSM_FFd1 AND NOT fsb/ASrf)
|
|||
|
OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT cs/Overlay AND NOT nAS_FSB AND
|
|||
|
MCKE AND NOT ram/RS_FSM_FFd4 AND ram/RASEN AND NOT ram/RS_FSM_FFd1)
|
|||
|
OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT cs/Overlay AND MCKE AND
|
|||
|
NOT ram/RS_FSM_FFd4 AND ram/RASEN AND NOT ram/RS_FSM_FFd1 AND fsb/ASrf)
|
|||
|
OR (A_FSB(22) AND RefReq AND NOT ram/RefDone AND NOT nAS_FSB AND
|
|||
|
MCKE AND NOT ram/RS_FSM_FFd4 AND NOT ram/RS_FSM_FFd1 AND NOT BACTr)
|
|||
|
OR (A_FSB(23) AND RefReq AND NOT ram/RefDone AND NOT nAS_FSB AND
|
|||
|
MCKE AND NOT ram/RS_FSM_FFd4 AND NOT ram/RS_FSM_FFd1 AND NOT BACTr)
|
|||
|
OR (NOT ram/RS_FSM_FFd8 AND NOT ram/RS_FSM_FFd4 AND
|
|||
|
NOT ram/RS_FSM_FFd1)
|
|||
|
OR (A_FSB(22) AND RefUrg AND NOT ram/RefDone AND
|
|||
|
NOT ram/RS_FSM_FFd1)
|
|||
|
OR (A_FSB(23) AND RefUrg AND NOT ram/RefDone AND
|
|||
|
NOT ram/RS_FSM_FFd1)
|
|||
|
OR (RefUrg AND NOT cs/Overlay AND NOT ram/RefDone AND
|
|||
|
NOT ram/RS_FSM_FFd1)
|
|||
|
OR (RefUrg AND NOT ram/RefDone AND NOT ram/RASEN AND
|
|||
|
NOT ram/RS_FSM_FFd1));
|
|||
|
|
|||
|
FDCPE_ram/RefDone: FDCPE port map (ram/RefDone,ram/RefDone_D,FCLK,'0','0');
|
|||
|
ram/RefDone_D <= ((NOT RefUrg AND NOT RefReq)
|
|||
|
OR (NOT ram/RefDone AND NOT ram/RS_FSM_FFd1 AND NOT ram/RS_FSM_FFd7 AND
|
|||
|
NOT ram/RS_FSM_FFd2 AND NOT ram/RS_FSM_FFd3));
|
|||
|
|
|||
|
Register Legend:
|
|||
|
FDCPE (Q,D,C,CLR,PRE,CE);
|
|||
|
FTCPE (Q,D,C,CLR,PRE,CE);
|
|||
|
LDCP (Q,D,G,CLR,PRE);
|
|||
|
|
|||
|
****************************** Device Pin Out *****************************
|
|||
|
|
|||
|
Device : XC95144XL-10-TQ100
|
|||
|
|
|||
|
|
|||
|
--------------------------------------------------
|
|||
|
/100 98 96 94 92 90 88 86 84 82 80 78 76 \
|
|||
|
| 99 97 95 93 91 89 87 85 83 81 79 77 |
|
|||
|
| 1 75 |
|
|||
|
| 2 74 |
|
|||
|
| 3 73 |
|
|||
|
| 4 72 |
|
|||
|
| 5 71 |
|
|||
|
| 6 70 |
|
|||
|
| 7 69 |
|
|||
|
| 8 68 |
|
|||
|
| 9 67 |
|
|||
|
| 10 66 |
|
|||
|
| 11 65 |
|
|||
|
| 12 64 |
|
|||
|
| 13 XC95144XL-10-TQ100 63 |
|
|||
|
| 14 62 |
|
|||
|
| 15 61 |
|
|||
|
| 16 60 |
|
|||
|
| 17 59 |
|
|||
|
| 18 58 |
|
|||
|
| 19 57 |
|
|||
|
| 20 56 |
|
|||
|
| 21 55 |
|
|||
|
| 22 54 |
|
|||
|
| 23 53 |
|
|||
|
| 24 52 |
|
|||
|
| 25 51 |
|
|||
|
| 27 29 31 33 35 37 39 41 43 45 47 49 |
|
|||
|
\26 28 30 32 34 36 38 40 42 44 46 48 50 /
|
|||
|
--------------------------------------------------
|
|||
|
|
|||
|
|
|||
|
Pin Signal Pin Signal
|
|||
|
No. Name No. Name
|
|||
|
1 KPR 51 VCC
|
|||
|
2 A_FSB<5> 52 RA<7>
|
|||
|
3 A_FSB<6> 53 RA<0>
|
|||
|
4 A_FSB<7> 54 RA<8>
|
|||
|
5 VCC 55 RA<10>
|
|||
|
6 A_FSB<8> 56 RA<9>
|
|||
|
7 A_FSB<9> 57 VCC
|
|||
|
8 A_FSB<10> 58 MCKE
|
|||
|
9 A_FSB<11> 59 KPR
|
|||
|
10 A_FSB<12> 60 GA<23>
|
|||
|
11 A_FSB<13> 61 GA<22>
|
|||
|
12 A_FSB<14> 62 GND
|
|||
|
13 A_FSB<15> 63 RA<11>
|
|||
|
14 A_FSB<16> 64 nRAS
|
|||
|
15 A_FSB<17> 65 nRAMLWE
|
|||
|
16 A_FSB<18> 66 nRAMUWE
|
|||
|
17 A_FSB<19> 67 KPR
|
|||
|
18 A_FSB<20> 68 KPR
|
|||
|
19 A_FSB<21> 69 GND
|
|||
|
20 A_FSB<22> 70 nBERR_FSB
|
|||
|
21 GND 71 KPR
|
|||
|
22 C16M 72 nBR_IOB
|
|||
|
23 C8M 73 KPR
|
|||
|
24 A_FSB<23> 74 nVMA_IOB
|
|||
|
25 E 75 GND
|
|||
|
26 VCC 76 nBERR_IOB
|
|||
|
27 FCLK 77 nVPA_IOB
|
|||
|
28 nDTACK_FSB 78 nDTACK_IOB
|
|||
|
29 nWE_FSB 79 nLDS_IOB
|
|||
|
30 nLDS_FSB 80 nUDS_IOB
|
|||
|
31 GND 81 nAS_IOB
|
|||
|
32 nAS_FSB 82 nADoutLE1
|
|||
|
33 nUDS_FSB 83 TDO
|
|||
|
34 nROMWE 84 GND
|
|||
|
35 nROMOE 85 nADoutLE0
|
|||
|
36 nCAS 86 nDinLE
|
|||
|
37 nOE 87 nAoutOE
|
|||
|
38 VCC 88 VCC
|
|||
|
39 KPR 89 nDoutOE
|
|||
|
40 RA<4> 90 nDinOE
|
|||
|
41 RA<3> 91 nRES
|
|||
|
42 RA<5> 92 nIPL2
|
|||
|
43 RA<2> 93 nVPA_FSB
|
|||
|
44 GND 94 A_FSB<1>
|
|||
|
45 TDI 95 A_FSB<2>
|
|||
|
46 RA<6> 96 A_FSB<3>
|
|||
|
47 TMS 97 A_FSB<4>
|
|||
|
48 TCK 98 VCC
|
|||
|
49 KPR 99 KPR
|
|||
|
50 RA<1> 100 GND
|
|||
|
|
|||
|
|
|||
|
Legend : NC = Not Connected, unbonded pin
|
|||
|
PGND = Unused I/O configured as additional Ground pin
|
|||
|
TIE = Unused I/O floating -- must tie to VCC, GND or other signal
|
|||
|
KPR = Unused I/O with weak keeper (leave unconnected)
|
|||
|
VCC = Dedicated Power Pin
|
|||
|
GND = Dedicated Ground Pin
|
|||
|
TDI = Test Data In, JTAG pin
|
|||
|
TDO = Test Data Out, JTAG pin
|
|||
|
TCK = Test Clock, JTAG pin
|
|||
|
TMS = Test Mode Select, JTAG pin
|
|||
|
PROHIBITED = User reserved pin
|
|||
|
**************************** Compiler Options ****************************
|
|||
|
|
|||
|
Following is a list of all global compiler options used by the fitter run.
|
|||
|
|
|||
|
Device(s) Specified : xc95144xl-10-TQ100
|
|||
|
Optimization Method : SPEED
|
|||
|
Multi-Level Logic Optimization : ON
|
|||
|
Ignore Timing Specifications : OFF
|
|||
|
Default Register Power Up Value : LOW
|
|||
|
Keep User Location Constraints : ON
|
|||
|
What-You-See-Is-What-You-Get : OFF
|
|||
|
Exhaustive Fitting : OFF
|
|||
|
Keep Unused Inputs : OFF
|
|||
|
Slew Rate : FAST
|
|||
|
Power Mode : STD
|
|||
|
Ground on Unused IOs : OFF
|
|||
|
Set I/O Pin Termination : KEEPER
|
|||
|
Global Clock Optimization : ON
|
|||
|
Global Set/Reset Optimization : ON
|
|||
|
Global Ouput Enable Optimization : ON
|
|||
|
Input Limit : 54
|
|||
|
Pterm Limit : 25
|