mirror of
https://github.com/garrettsworkshop/Warp-SE.git
synced 2024-11-29 12:49:33 +00:00
18 lines
1.1 KiB
Plaintext
18 lines
1.1 KiB
Plaintext
|
WARNING:Cpld - Unable to retrieve the path to the iSE Project Repository. Will
|
||
|
use the default filename of 'MXSE.ise'.
|
||
|
INFO:Cpld - Inferring BUFG constraint for signal 'CLK2X_IOB' based upon the LOC
|
||
|
constraint 'P22'. It is recommended that you declare this BUFG explicitedly
|
||
|
in your design. Note that for certain device families the output of a BUFG
|
||
|
constraint can not drive a gated clock, and the BUFG constraint will be
|
||
|
ignored.
|
||
|
INFO:Cpld - Inferring BUFG constraint for signal 'CLK_FSB' based upon the LOC
|
||
|
constraint 'P27'. It is recommended that you declare this BUFG explicitedly
|
||
|
in your design. Note that for certain device families the output of a BUFG
|
||
|
constraint can not drive a gated clock, and the BUFG constraint will be
|
||
|
ignored.
|
||
|
INFO:Cpld - Inferring BUFG constraint for signal 'CLK_IOB' based upon the LOC
|
||
|
constraint 'P23'. It is recommended that you declare this BUFG explicitedly
|
||
|
in your design. Note that for certain device families the output of a BUFG
|
||
|
constraint can not drive a gated clock, and the BUFG constraint will be
|
||
|
ignored.
|