Design Name | WarpSE |
Fitting Status | Successful |
Software Version | P.20131013 |
Device Used | XC95144XL-10-TQ100 |
Date | 7-15-2023, 10:47PM |
Macrocells Used | Pterms Used | Registers Used | Pins Used | Function Block Inputs Used |
---|---|---|---|---|
117/144 (82%) | 374/720 (52%) | 95/144 (66%) | 70/81 (87%) | 220/432 (51%) |
|
|
Signal mapped onto global clock net (GCK1) | C16M |
Signal mapped onto global clock net (GCK2) | C8M |
Signal mapped onto global clock net (GCK3) | FCLK |
Macrocells in high performance mode (MCHP) | 117 |
Macrocells in low power mode (MCLP) | 0 |
Total macrocells used (MC) | 117 |