Design Name | WarpSE |
Fitting Status | Successful |
Software Version | P.20131013 |
Device Used | XC95144XL-10-TQ100 |
Date | 10- 6-2024, 11:04PM |
Macrocells Used | Pterms Used | Registers Used | Pins Used | Function Block Inputs Used |
---|---|---|---|---|
132/144 (92%) | 383/720 (54%) | 107/144 (75%) | 73/81 (91%) | 240/432 (56%) |
|
|
Signal mapped onto global clock net (GCK1) | C16M |
Signal mapped onto global clock net (GCK2) | C8M |
Signal mapped onto global clock net (GCK3) | FCLK |
Macrocells in high performance mode (MCHP) | 132 |
Macrocells in low power mode (MCLP) | 0 |
Total macrocells used (MC) | 132 |