Design Name | MXSE |
Fitting Status | Successful |
Software Version | P.20131013 |
Device Used | XC95144XL-10-TQ100 |
Date | 3-27-2022, 10:08AM |
Macrocells Used | Pterms Used | Registers Used | Pins Used | Function Block Inputs Used |
---|---|---|---|---|
115/144 (80%) | 458/720 (64%) | 89/144 (62%) | 74/81 (92%) | 258/432 (60%) |
|
|
Signal mapped onto global clock net (GCK1) | CLK2X_IOB |
Signal mapped onto global clock net (GCK2) | CLK_IOB |
Signal mapped onto global clock net (GCK3) | CLK_FSB |
Macrocells in high performance mode (MCHP) | 115 |
Macrocells in low power mode (MCLP) | 0 |
Total macrocells used (MC) | 115 |