Design Name | MXSE |
Fitting Status | Successful |
Software Version | P.20131013 |
Device Used | XC95144XL-10-TQ100 |
Date | 10-24-2021, 6:31AM |
Macrocells Used | Pterms Used | Registers Used | Pins Used | Function Block Inputs Used |
---|---|---|---|---|
106/144 (74%) | 411/720 (58%) | 82/144 (57%) | 67/81 (83%) | 214/432 (50%) |
|
|
Signal mapped onto global clock net (GCK1) | CLK2X_IOB |
Signal mapped onto global clock net (GCK2) | CLK_FSB |
Signal mapped onto global clock net (GCK3) | CLK_IOB |
Signal mapped onto global output enable net (GSR) | nRES |
Macrocells in high performance mode (MCHP) | 106 |
Macrocells in low power mode (MCLP) | 0 |
Total macrocells used (MC) | 106 |