Design Name | WarpSE |
Fitting Status | Successful |
Software Version | P.20131013 |
Device Used | XC95144XL-10-TQ100 |
Date | 10-15-2024, 3:33AM |
Macrocells Used | Pterms Used | Registers Used | Pins Used | Function Block Inputs Used |
---|---|---|---|---|
125/144 (87%) | 358/720 (50%) | 100/144 (70%) | 73/81 (91%) | 218/432 (51%) |
|
|
Signal mapped onto global clock net (GCK1) | C16M |
Signal mapped onto global clock net (GCK2) | C8M |
Signal mapped onto global clock net (GCK3) | FCLK |
Macrocells in high performance mode (MCHP) | 125 |
Macrocells in low power mode (MCLP) | 0 |
Total macrocells used (MC) | 125 |