cpldfit: version P.20131013 Xilinx Inc. Fitter Report Design Name: WarpSE Date: 10- 9-2024, 2:59AM Device Used: XC95144XL-10-TQ100 Fitting Status: Successful ************************* Mapped Resource Summary ************************** Macrocells Product Terms Function Block Registers Pins Used/Tot Used/Tot Inps Used/Tot Used/Tot Used/Tot 125/144 ( 87%) 356 /720 ( 49%) 231/432 ( 53%) 101/144 ( 70%) 73 /81 ( 90%) ** Function Block Resources ** Function Mcells FB Inps Pterms IO Block Used/Tot Used/Tot Used/Tot Used/Tot FB1 18/18* 19/54 23/90 11/11* FB2 1/18 1/54 1/90 8/10 FB3 17/18 36/54 78/90 10/10* FB4 18/18* 33/54 34/90 10/10* FB5 18/18* 36/54 76/90 8/10 FB6 18/18* 35/54 59/90 10/10* FB7 18/18* 35/54 46/90 10/10* FB8 17/18 36/54 39/90 6/10 ----- ----- ----- ----- 125/144 231/432 356/720 73/81 * - Resource is exhausted ** Global Control Resources ** Signal 'C16M' mapped onto global clock net GCK1. Signal 'C8M' mapped onto global clock net GCK2. Signal 'FCLK' mapped onto global clock net GCK3. Global output enable net(s) unused. Global set/reset net(s) unused. ** Pin Resources ** Signal Type Required Mapped | Pin Type Used Total ------------------------------------|------------------------------------ Input : 32 32 | I/O : 67 73 Output : 37 37 | GCK/IO : 3 3 Bidirectional : 1 1 | GTS/IO : 3 4 GCK : 3 3 | GSR/IO : 0 1 GTS : 0 0 | GSR : 0 0 | ---- ---- Total 73 73 ** Power Data ** There are 125 macrocells in high performance mode (MCHP). There are 0 macrocells in low power mode (MCLP). End of Mapped Resource Summary ************************** Errors and Warnings *************************** WARNING:Cpld - Unable to retrieve the path to the iSE Project Repository. Will use the default filename of 'WarpSE.ise'. INFO:Cpld - Inferring BUFG constraint for signal 'C16M' based upon the LOC constraint 'P22'. It is recommended that you declare this BUFG explicitedly in your design. Note that for certain device families the output of a BUFG constraint can not drive a gated clock, and the BUFG constraint will be ignored. INFO:Cpld - Inferring BUFG constraint for signal 'C8M' based upon the LOC constraint 'P23'. It is recommended that you declare this BUFG explicitedly in your design. Note that for certain device families the output of a BUFG constraint can not drive a gated clock, and the BUFG constraint will be ignored. INFO:Cpld - Inferring BUFG constraint for signal 'FCLK' based upon the LOC constraint 'P27'. It is recommended that you declare this BUFG explicitedly in your design. Note that for certain device families the output of a BUFG constraint can not drive a gated clock, and the BUFG constraint will be ignored. WARNING:Cpld:1007 - Removing unused input(s) 'DBG<0>'. The input(s) are unused after optimization. Please verify functionality via simulation. WARNING:Cpld:1007 - Removing unused input(s) 'DBG<1>'. The input(s) are unused after optimization. Please verify functionality via simulation. WARNING:Cpld:1007 - Removing unused input(s) 'DBG<2>'. The input(s) are unused after optimization. Please verify functionality via simulation. WARNING:Cpld:1007 - Removing unused input(s) 'DBG<3>'. The input(s) are unused after optimization. Please verify functionality via simulation. WARNING:Cpld:1007 - Removing unused input(s) 'DBG<4>'. The input(s) are unused after optimization. Please verify functionality via simulation. WARNING:Cpld:1007 - Removing unused input(s) 'DBG<5>'. The input(s) are unused after optimization. Please verify functionality via simulation. WARNING:Cpld:1007 - Removing unused input(s) 'nBG_IOB'. The input(s) are unused after optimization. Please verify functionality via simulation. ************************* Summary of Mapped Logic ************************ ** 38 Outputs ** Signal Total Total Loc Pin Pin Pin Pwr Slew Reg Init Name Pts Inps No. Type Use Mode Rate State nDTACK_FSB 8 15 FB3_9 28 I/O O STD SLOW RESET nROMWE 1 6 FB3_17 34 I/O O STD SLOW nAoutOE 1 3 FB4_2 87 I/O O STD SLOW SET nDoutOE 1 2 FB4_5 89 I/O O STD FAST nDinOE 3 7 FB4_6 90 I/O O STD SLOW nRES 1 1 FB4_8 91 I/O I/O STD SLOW nVPA_FSB 2 6 FB4_11 93 I/O O STD SLOW RESET nROMOE 2 7 FB5_2 35 I/O O STD SLOW nCAS 5 6 FB5_5 36 I/O O STD FAST RESET nOE 2 5 FB5_6 37 I/O O STD SLOW RESET RA<4> 2 3 FB5_9 40 I/O O STD FAST RA<3> 2 3 FB5_11 41 I/O O STD FAST RA<5> 2 3 FB5_12 42 I/O O STD FAST RA<2> 2 3 FB5_14 43 I/O O STD FAST RA<6> 2 3 FB5_15 46 I/O O STD FAST nVMA_IOB 3 8 FB6_2 74 I/O O STD SLOW RESET nLDS_IOB 6 10 FB6_9 79 I/O O STD SLOW RESET nUDS_IOB 6 10 FB6_11 80 I/O O STD SLOW RESET nAS_IOB 4 8 FB6_12 81 I/O O STD SLOW RESET nADoutLE1 2 3 FB6_14 82 I/O O STD FAST SET nADoutLE0 1 2 FB6_15 85 I/O O STD SLOW nDinLE 1 2 FB6_17 86 I/O O STD FAST RESET RA<1> 2 3 FB7_2 50 I/O O STD FAST RA<7> 2 3 FB7_5 52 I/O O STD FAST RA<0> 2 3 FB7_6 53 I/O O STD FAST RA<8> 2 3 FB7_8 54 I/O O STD FAST RA<10> 2 3 FB7_9 55 I/O O STD FAST RA<9> 2 3 FB7_11 56 I/O O STD FAST MCKE 0 0 FB7_12 58 I/O O STD FAST RnW_IOB 6 11 FB7_14 59 I/O O STD SLOW RESET GA<23> 1 1 FB7_15 60 I/O O STD FAST GA<22> 1 1 FB7_17 61 I/O O STD FAST RA<11> 2 3 FB8_2 63 I/O O STD FAST nRAS 2 6 FB8_5 64 I/O O STD FAST nRAMLWE 1 3 FB8_6 65 I/O O STD SLOW nRAMUWE 1 3 FB8_8 66 I/O O STD SLOW nBERR_FSB 3 7 FB8_12 70 I/O O STD SLOW RESET nBR_IOB 2 4 FB8_15 72 I/O O STD SLOW RESET ** 87 Buried Nodes ** Signal Total Total Loc Pwr Reg Init Name Pts Inps Mode State iobs/IODONEr<0> 1 1 FB1_1 STD RESET iobs/IOACTr 1 1 FB1_2 STD RESET iobm/VPAr 1 1 FB1_3 STD RESET iobm/IOS_FSM_FFd4 1 1 FB1_4 STD RESET iobm/IOS_FSM_FFd1 1 1 FB1_5 STD RESET iobm/IOREQr 1 1 FB1_6 STD RESET iobm/Er 1 1 FB1_7 STD RESET iobm/C8Mr 1 1 FB1_8 STD RESET cnt/TimerTick 1 6 FB1_9 STD RESET cnt/Er<1> 1 1 FB1_10 STD RESET cnt/Er<0> 1 1 FB1_11 STD RESET cnt/C8Mr<3> 1 1 FB1_12 STD RESET cnt/C8Mr<2> 1 1 FB1_13 STD RESET cnt/C8Mr<1> 1 1 FB1_14 STD RESET cnt/Timer<2> 2 4 FB1_15 STD RESET cnt/Timer<0> 2 6 FB1_16 STD RESET RefUrg 2 5 FB1_17 STD RESET cnt/nPOR 3 5 FB1_18 STD RESET iobs/IODONErf 1 1 FB2_18 STD RESET ram/RefDone 2 3 FB3_1 STD RESET ram/RefCAS 8 11 FB3_2 STD RESET ram/RS<0> 6 10 FB3_3 STD RESET cnt/QS<1> 4 7 FB3_4 STD RESET RAMReady 10 11 FB3_6 STD RESET cnt/QS<0> 3 7 FB3_7 STD RESET cnt/QS<2> 4 7 FB3_8 STD RESET ram/RS<1> 3 6 FB3_10 STD RESET ram/RASEN 10 12 FB3_11 STD RESET QoSEN 2 6 FB3_12 STD RESET cnt/LTimer<1> 2 2 FB3_13 STD RESET cnt/LTimer<2> 2 3 FB3_14 STD RESET cnt/LTimer<3> 2 4 FB3_15 STD RESET cnt/QS<3> 2 7 FB3_16 STD RESET ram/RS<2> 9 11 FB3_18 STD RESET cnt/LTimerTick 1 13 FB4_1 STD RESET cnt/LTimer<0> 1 1 FB4_3 STD RESET cnt/LTimer<9> 2 10 FB4_4 STD RESET cnt/LTimer<8> 2 9 FB4_7 STD RESET cnt/LTimer<7> 2 8 FB4_9 STD RESET cnt/LTimer<6> 2 7 FB4_10 STD RESET Signal Total Total Loc Pwr Reg Init Name Pts Inps Mode State cnt/LTimer<5> 2 6 FB4_12 STD RESET cnt/LTimer<4> 2 5 FB4_13 STD RESET cnt/LTimer<11> 2 12 FB4_14 STD RESET cnt/LTimer<10> 2 11 FB4_15 STD RESET RefReq 2 6 FB4_16 STD RESET cnt/Timer<3> 3 6 FB4_17 STD RESET cnt/Timer<1> 3 6 FB4_18 STD RESET IOREQ 12 17 FB5_1 STD RESET ram/RASrf 2 3 FB5_3 STD RESET ram/CASEndEN 2 3 FB5_4 STD RESET iobs/TS_FSM_FFd1 2 3 FB5_7 STD RESET iobs/Load1 4 16 FB5_8 STD RESET cnt/SndQoSCSr 8 19 FB5_10 STD RESET iobs/Sent 11 16 FB5_13 STD RESET iobs/TS_FSM_FFd2 12 17 FB5_16 STD RESET BACTr 1 2 FB5_17 STD RESET ram/RASEL 3 8 FB5_18 STD RESET iobm/IOS_FSM_FFd6 1 4 FB6_1 STD RESET cnt/C8Mr<0> 1 1 FB6_3 STD RESET iobs/IOU1 2 2 FB6_4 STD RESET iobs/IOL1 2 2 FB6_5 STD RESET iobm/ES<2> 3 5 FB6_6 STD RESET iobm/ES<0> 3 6 FB6_7 STD RESET IOU0 3 5 FB6_8 STD RESET IOL0 3 5 FB6_10 STD RESET iobm/ES<3> 4 6 FB6_13 STD RESET iobm/ES<1> 4 6 FB6_16 STD RESET IODONE 10 13 FB6_18 STD RESET iobm/IOS_FSM_FFd5 1 1 FB7_1 STD RESET iobm/IOS_FSM_FFd2 1 3 FB7_3 STD RESET iobm/IOS_FSM_FFd7 2 5 FB7_4 STD SET iobm/IOS_FSM_FFd3 2 4 FB7_7 STD RESET ALE0M 4 9 FB7_10 STD RESET iobm/DoutOE 5 9 FB7_13 STD RESET cnt/QoSCSr 5 7 FB7_16 STD RESET IOACT 6 11 FB7_18 STD RESET iobs/IODONEr<1> 1 1 FB8_3 STD RESET iobs/Clear1 1 2 FB8_4 STD RESET fsb/ASrf 1 1 FB8_7 STD RESET ALE0S 1 1 FB8_9 STD RESET Signal Total Total Loc Pwr Reg Init Name Pts Inps Mode State nRESout 2 4 FB8_10 STD RESET cnt/IS<1> 2 4 FB8_11 STD RESET cs/Overlay 3 8 FB8_13 STD RESET cnt/IS<0> 3 5 FB8_14 STD RESET iobs/IORW1 4 17 FB8_16 STD RESET IORW 5 9 FB8_17 STD RESET IONPReady 5 16 FB8_18 STD RESET ** 35 Inputs ** Signal Loc Pin Pin Pin Name No. Type Use A_FSB<13> FB1_2 11 I/O I A_FSB<14> FB1_3 12 I/O I A_FSB<15> FB1_5 13 I/O I A_FSB<16> FB1_6 14 I/O I A_FSB<17> FB1_8 15 I/O I A_FSB<18> FB1_9 16 I/O I A_FSB<19> FB1_11 17 I/O I A_FSB<20> FB1_12 18 I/O I A_FSB<21> FB1_14 19 I/O I A_FSB<22> FB1_15 20 I/O I C16M FB1_17 22 GCK/I/O GCK A_FSB<5> FB2_6 2 GTS/I/O I A_FSB<6> FB2_8 3 GTS/I/O I A_FSB<7> FB2_9 4 GTS/I/O I A_FSB<8> FB2_11 6 I/O I A_FSB<9> FB2_12 7 I/O I A_FSB<10> FB2_14 8 I/O I A_FSB<11> FB2_15 9 I/O I A_FSB<12> FB2_17 10 I/O I C8M FB3_2 23 GCK/I/O GCK/I A_FSB<23> FB3_5 24 I/O I E FB3_6 25 I/O I FCLK FB3_8 27 GCK/I/O GCK nWE_FSB FB3_11 29 I/O I nLDS_FSB FB3_12 30 I/O I nAS_FSB FB3_14 32 I/O I nUDS_FSB FB3_15 33 I/O I nIPL2 FB4_9 92 I/O I A_FSB<1> FB4_12 94 I/O I A_FSB<2> FB4_14 95 I/O I A_FSB<3> FB4_15 96 I/O I A_FSB<4> FB4_17 97 I/O I nBERR_IOB FB6_5 76 I/O I nVPA_IOB FB6_6 77 I/O I nDTACK_IOB FB6_8 78 I/O I Legend: Pin No. - ~ - User Assigned ************************** Function Block Details ************************ Legend: Total Pt - Total product terms used by the macrocell signal Imp Pt - Product terms imported from other macrocells Exp Pt - Product terms exported to other macrocells in direction shown Unused Pt - Unused local product terms remaining in macrocell Loc - Location where logic was mapped in device Pin Type/Use - I - Input GCK - Global Clock O - Output GTS - Global Output Enable (b) - Buried macrocell GSR - Global Set/Reset X - Signal used as input to the macrocell logic. Pin No. - ~ - User Assigned *********************************** FB1 *********************************** Number of function block inputs used/remaining: 19/35 Number of signals used by logic mapping into function block: 19 Signal Total Imp Exp Unused Loc Pin Pin Pin Name Pt Pt Pt Pt # Type Use iobs/IODONEr<0> 1 0 0 4 FB1_1 (b) (b) iobs/IOACTr 1 0 0 4 FB1_2 11 I/O I iobm/VPAr 1 0 0 4 FB1_3 12 I/O I iobm/IOS_FSM_FFd4 1 0 0 4 FB1_4 (b) (b) iobm/IOS_FSM_FFd1 1 0 0 4 FB1_5 13 I/O I iobm/IOREQr 1 0 0 4 FB1_6 14 I/O I iobm/Er 1 0 0 4 FB1_7 (b) (b) iobm/C8Mr 1 0 0 4 FB1_8 15 I/O I cnt/TimerTick 1 0 0 4 FB1_9 16 I/O I cnt/Er<1> 1 0 0 4 FB1_10 (b) (b) cnt/Er<0> 1 0 0 4 FB1_11 17 I/O I cnt/C8Mr<3> 1 0 0 4 FB1_12 18 I/O I cnt/C8Mr<2> 1 0 0 4 FB1_13 (b) (b) cnt/C8Mr<1> 1 0 0 4 FB1_14 19 I/O I cnt/Timer<2> 2 0 0 3 FB1_15 20 I/O I cnt/Timer<0> 2 0 0 3 FB1_16 (b) (b) RefUrg 2 0 0 3 FB1_17 22 GCK/I/O GCK cnt/nPOR 3 0 0 2 FB1_18 (b) (b) Signals Used by Logic in Function Block 1: C8M 8: cnt/C8Mr<3> 14: cnt/Timer<3> 2: E 9: cnt/Er<0> 15: cnt/nPOR 3: IOACT 10: cnt/Er<1> 16: iobm/IOS_FSM_FFd2 4: IOREQ 11: cnt/Timer<0> 17: iobm/IOS_FSM_FFd5 5: cnt/C8Mr<0> 12: cnt/Timer<1> 18: iobs/IODONErf 6: cnt/C8Mr<1> 13: cnt/Timer<2> 19: nVPA_IOB 7: cnt/C8Mr<2> Signal 1 2 3 4 FB Name 0----+----0----+----0----+----0----+----0 Inputs iobs/IODONEr<0> .................X...................... 1 iobs/IOACTr ..X..................................... 1 iobm/VPAr ..................X..................... 1 iobm/IOS_FSM_FFd4 ................X....................... 1 iobm/IOS_FSM_FFd1 ...............X........................ 1 iobm/IOREQr ...X.................................... 1 iobm/Er .X...................................... 1 iobm/C8Mr X....................................... 1 cnt/TimerTick ........XXXXXX.......................... 6 cnt/Er<1> ........X............................... 1 cnt/Er<0> .X...................................... 1 cnt/C8Mr<3> ......X................................. 1 cnt/C8Mr<2> .....X.................................. 1 cnt/C8Mr<1> ....X................................... 1 cnt/Timer<2> ........XXXX............................ 4 cnt/Timer<0> ........XXXXXX.......................... 6 RefUrg ........XX.XXX.......................... 5 cnt/nPOR ....XXXX......X......................... 5 0----+----1----+----2----+----3----+----4 0 0 0 0 *********************************** FB2 *********************************** Number of function block inputs used/remaining: 1/53 Number of signals used by logic mapping into function block: 1 Signal Total Imp Exp Unused Loc Pin Pin Pin Name Pt Pt Pt Pt # Type Use (unused) 0 0 0 5 FB2_1 (b) (unused) 0 0 0 5 FB2_2 99 GSR/I/O (unused) 0 0 0 5 FB2_3 (b) (unused) 0 0 0 5 FB2_4 (b) (unused) 0 0 0 5 FB2_5 1 GTS/I/O (unused) 0 0 0 5 FB2_6 2 GTS/I/O I (unused) 0 0 0 5 FB2_7 (b) (unused) 0 0 0 5 FB2_8 3 GTS/I/O I (unused) 0 0 0 5 FB2_9 4 GTS/I/O I (unused) 0 0 0 5 FB2_10 (b) (unused) 0 0 0 5 FB2_11 6 I/O I (unused) 0 0 0 5 FB2_12 7 I/O I (unused) 0 0 0 5 FB2_13 (b) (unused) 0 0 0 5 FB2_14 8 I/O I (unused) 0 0 0 5 FB2_15 9 I/O I (unused) 0 0 0 5 FB2_16 (b) (unused) 0 0 0 5 FB2_17 10 I/O I iobs/IODONErf 1 0 0 4 FB2_18 (b) (b) Signals Used by Logic in Function Block 1: IODONE Signal 1 2 3 4 FB Name 0----+----0----+----0----+----0----+----0 Inputs iobs/IODONErf X....................................... 1 0----+----1----+----2----+----3----+----4 0 0 0 0 *********************************** FB3 *********************************** Number of function block inputs used/remaining: 36/18 Number of signals used by logic mapping into function block: 36 Signal Total Imp Exp Unused Loc Pin Pin Pin Name Pt Pt Pt Pt # Type Use ram/RefDone 2 0 \/3 0 FB3_1 (b) (b) ram/RefCAS 8 3<- 0 0 FB3_2 23 GCK/I/O GCK/I ram/RS<0> 6 1<- 0 0 FB3_3 (b) (b) cnt/QS<1> 4 0 /\1 0 FB3_4 (b) (b) (unused) 0 0 \/5 0 FB3_5 24 I/O I RAMReady 10 5<- 0 0 FB3_6 25 I/O I cnt/QS<0> 3 0 \/2 0 FB3_7 (b) (b) cnt/QS<2> 4 2<- \/3 0 FB3_8 27 GCK/I/O GCK nDTACK_FSB 8 3<- 0 0 FB3_9 28 I/O O ram/RS<1> 3 0 \/2 0 FB3_10 (b) (b) ram/RASEN 10 5<- 0 0 FB3_11 29 I/O I QoSEN 2 0 /\3 0 FB3_12 30 I/O I cnt/LTimer<1> 2 0 0 3 FB3_13 (b) (b) cnt/LTimer<2> 2 0 0 3 FB3_14 32 I/O I cnt/LTimer<3> 2 0 0 3 FB3_15 33 I/O I cnt/QS<3> 2 0 0 3 FB3_16 (b) (b) nROMWE 1 0 \/4 0 FB3_17 34 I/O O ram/RS<2> 9 4<- 0 0 FB3_18 (b) (b) Signals Used by Logic in Function Block 1: A_FSB<16> 13: RefReq 25: cs/Overlay 2: A_FSB<17> 14: RefUrg 26: fsb/ASrf 3: A_FSB<18> 15: cnt/LTimer<0> 27: iobs/Sent 4: A_FSB<19> 16: cnt/LTimer<1> 28: nADoutLE1 5: A_FSB<20> 17: cnt/LTimer<2> 29: nAS_FSB 6: A_FSB<21> 18: cnt/QS<0> 30: nDTACK_FSB 7: BACTr 19: cnt/QS<1> 31: nWE_FSB 8: A_FSB<22> 20: cnt/QS<2> 32: ram/RASEN 9: A_FSB<23> 21: cnt/QS<3> 33: ram/RS<0> 10: IONPReady 22: cnt/QoSCSr 34: ram/RS<1> 11: QoSEN 23: cnt/SndQoSCSr 35: ram/RS<2> 12: RAMReady 24: cnt/TimerTick 36: ram/RefDone Signal 1 2 3 4 FB Name 0----+----0----+----0----+----0----+----0 Inputs ram/RefDone ............X.....................XX.... 3 ram/RefCAS ......XXX...XX...........X..X...XXXX.... 11 ram/RS<0> .......XX...............XX..XX.XXXX..... 10 cnt/QS<1> .................XXXXXXX................ 7 RAMReady ......XXX...XX...........X..X...XXXX.... 11 cnt/QS<0> .................XXXXXXX................ 7 cnt/QS<2> .................XXXXXXX................ 7 nDTACK_FSB XXXXXX.XXXXX..............XXX.X......... 15 ram/RS<1> .........................X..XX..XXX..... 6 ram/RASEN ......XXX...XX...........X..XX..XXXX.... 12 QoSEN .................XXXX....X..X........... 6 cnt/LTimer<1> ..............X........X................ 2 cnt/LTimer<2> ..............XX.......X................ 3 cnt/LTimer<3> ..............XXX......X................ 4 cnt/QS<3> .................XXXXXXX................ 7 nROMWE ....XX.XX...................X.X......... 6 ram/RS<2> ......XXX...XX...........X..X...XXXX.... 11 0----+----1----+----2----+----3----+----4 0 0 0 0 *********************************** FB4 *********************************** Number of function block inputs used/remaining: 33/21 Number of signals used by logic mapping into function block: 33 Signal Total Imp Exp Unused Loc Pin Pin Pin Name Pt Pt Pt Pt # Type Use cnt/LTimerTick 1 0 0 4 FB4_1 (b) (b) nAoutOE 1 0 0 4 FB4_2 87 I/O O cnt/LTimer<0> 1 0 0 4 FB4_3 (b) (b) cnt/LTimer<9> 2 0 0 3 FB4_4 (b) (b) nDoutOE 1 0 0 4 FB4_5 89 I/O O nDinOE 3 0 0 2 FB4_6 90 I/O O cnt/LTimer<8> 2 0 0 3 FB4_7 (b) (b) nRES 1 0 0 4 FB4_8 91 I/O I/O cnt/LTimer<7> 2 0 0 3 FB4_9 92 I/O I cnt/LTimer<6> 2 0 0 3 FB4_10 (b) (b) nVPA_FSB 2 0 0 3 FB4_11 93 I/O O cnt/LTimer<5> 2 0 0 3 FB4_12 94 I/O I cnt/LTimer<4> 2 0 0 3 FB4_13 (b) (b) cnt/LTimer<11> 2 0 0 3 FB4_14 95 I/O I cnt/LTimer<10> 2 0 0 3 FB4_15 96 I/O I RefReq 2 0 0 3 FB4_16 (b) (b) cnt/Timer<3> 3 0 0 2 FB4_17 97 I/O I cnt/Timer<1> 3 0 0 2 FB4_18 (b) (b) Signals Used by Logic in Function Block 1: A_FSB<20> 12: cnt/LTimer<10> 23: cnt/Timer<0> 2: A_FSB<21> 13: cnt/LTimer<11> 24: cnt/Timer<1> 3: BACTr 14: cnt/LTimer<1> 25: cnt/Timer<2> 4: A_FSB<22> 15: cnt/LTimer<2> 26: cnt/Timer<3> 5: A_FSB<23> 16: cnt/LTimer<3> 27: cnt/TimerTick 6: IONPReady 17: cnt/LTimer<4> 28: iobm/DoutOE 7: cnt/Er<0> 18: cnt/LTimer<5> 29: nAS_FSB 8: cnt/Er<1> 19: cnt/LTimer<6> 30: nAoutOE 9: cnt/IS<0> 20: cnt/LTimer<7> 31: nBR_IOB 10: cnt/IS<1> 21: cnt/LTimer<8> 32: nRESout 11: cnt/LTimer<0> 22: cnt/LTimer<9> 33: nWE_FSB Signal 1 2 3 4 FB Name 0----+----0----+----0----+----0----+----0 Inputs cnt/LTimerTick ..........XXXXXXXXXXXX....X............. 13 nAoutOE ........XX....................X......... 3 cnt/LTimer<0> ..........................X............. 1 cnt/LTimer<9> ..........X..XXXXXXXX.....X............. 10 nDoutOE ...........................X.X.......... 2 nDinOE XXXXX.......................X...X....... 7 cnt/LTimer<8> ..........X..XXXXXXX......X............. 9 nRES ...............................X........ 1 cnt/LTimer<7> ..........X..XXXXXX.......X............. 8 cnt/LTimer<6> ..........X..XXXXX........X............. 7 nVPA_FSB XX.XXX......................X........... 6 cnt/LTimer<5> ..........X..XXXX.........X............. 6 cnt/LTimer<4> ..........X..XXX..........X............. 5 cnt/LTimer<11> ..........XX.XXXXXXXXX....X............. 12 cnt/LTimer<10> ..........X..XXXXXXXXX....X............. 11 RefReq ......XX..............XXXX.............. 6 cnt/Timer<3> ......XX..............XXXX.............. 6 cnt/Timer<1> ......XX..............XXXX.............. 6 0----+----1----+----2----+----3----+----4 0 0 0 0 *********************************** FB5 *********************************** Number of function block inputs used/remaining: 36/18 Number of signals used by logic mapping into function block: 36 Signal Total Imp Exp Unused Loc Pin Pin Pin Name Pt Pt Pt Pt # Type Use IOREQ 12 7<- 0 0 FB5_1 (b) (b) nROMOE 2 2<- /\5 0 FB5_2 35 I/O O ram/RASrf 2 0 /\2 1 FB5_3 (b) (b) ram/CASEndEN 2 0 0 3 FB5_4 (b) (b) nCAS 5 0 0 0 FB5_5 36 I/O O nOE 2 0 0 3 FB5_6 37 I/O O iobs/TS_FSM_FFd1 2 0 0 3 FB5_7 (b) (b) iobs/Load1 4 0 0 1 FB5_8 39 I/O (b) RA<4> 2 0 0 3 FB5_9 40 I/O O cnt/SndQoSCSr 8 3<- 0 0 FB5_10 (b) (b) RA<3> 2 0 /\3 0 FB5_11 41 I/O O RA<5> 2 0 \/3 0 FB5_12 42 I/O O iobs/Sent 11 6<- 0 0 FB5_13 (b) (b) RA<2> 2 0 /\3 0 FB5_14 43 I/O O RA<6> 2 0 \/3 0 FB5_15 46 I/O O iobs/TS_FSM_FFd2 12 7<- 0 0 FB5_16 (b) (b) BACTr 1 0 /\4 0 FB5_17 49 I/O (b) ram/RASEL 3 0 \/2 0 FB5_18 (b) (b) Signals Used by Logic in Function Block 1: A_FSB<10> 13: A_FSB<3> 25: iobs/Sent 2: A_FSB<11> 14: A_FSB<4> 26: iobs/TS_FSM_FFd1 3: A_FSB<12> 15: A_FSB<5> 27: iobs/TS_FSM_FFd2 4: A_FSB<13> 16: A_FSB<7> 28: nADoutLE1 5: A_FSB<14> 17: A_FSB<8> 29: nAS_FSB 6: A_FSB<15> 18: A_FSB<9> 30: nWE_FSB 7: A_FSB<16> 19: A_FSB<22> 31: ram/CASEndEN 8: A_FSB<17> 20: A_FSB<23> 32: ram/RASEL 9: A_FSB<18> 21: QoSEN 33: ram/RS<0> 10: A_FSB<19> 22: cs/Overlay 34: ram/RS<1> 11: A_FSB<20> 23: fsb/ASrf 35: ram/RS<2> 12: A_FSB<21> 24: iobs/IOACTr 36: ram/RefCAS Signal 1 2 3 4 FB Name 0----+----0----+----0----+----0----+----0 Inputs IOREQ ......XXXXXX......XXX.XXXXXXXX.......... 17 nROMOE ..........XX......XX.X......XX.......... 7 ram/RASrf ................................XXX..... 3 ram/CASEndEN ................................XXX..... 3 nCAS ............................X.X.XXXX.... 6 nOE ..................XX.X......XX.......... 5 iobs/TS_FSM_FFd1 .......................X.XX............. 3 iobs/Load1 ......XXXXXX......XXX.X.XXXXXX.......... 16 RA<4> .X..........X..................X........ 3 cnt/SndQoSCSr XXXXXXXXXXXX....XXXX..X.....XX.......... 19 RA<3> .........XX....................X........ 3 RA<5> ..X..........X.................X........ 3 iobs/Sent ......XXXXXX......XXX.X.XXXXXX.......... 16 RA<2> ......X........X...............X........ 3 RA<6> ...X..........X................X........ 3 iobs/TS_FSM_FFd2 ......XXXXXX......XXX.XXXXXXXX.......... 17 BACTr ......................X.....X........... 2 ram/RASEL ..................XX.XX.....X...XXX..... 8 0----+----1----+----2----+----3----+----4 0 0 0 0 *********************************** FB6 *********************************** Number of function block inputs used/remaining: 35/19 Number of signals used by logic mapping into function block: 35 Signal Total Imp Exp Unused Loc Pin Pin Pin Name Pt Pt Pt Pt # Type Use iobm/IOS_FSM_FFd6 1 0 /\1 3 FB6_1 (b) (b) nVMA_IOB 3 0 0 2 FB6_2 74 I/O O cnt/C8Mr<0> 1 0 0 4 FB6_3 (b) (b) iobs/IOU1 2 0 0 3 FB6_4 (b) (b) iobs/IOL1 2 0 0 3 FB6_5 76 I/O I iobm/ES<2> 3 0 0 2 FB6_6 77 I/O I iobm/ES<0> 3 0 0 2 FB6_7 (b) (b) IOU0 3 0 \/1 1 FB6_8 78 I/O I nLDS_IOB 6 1<- 0 0 FB6_9 79 I/O O IOL0 3 0 \/1 1 FB6_10 (b) (b) nUDS_IOB 6 1<- 0 0 FB6_11 80 I/O O nAS_IOB 4 0 0 1 FB6_12 81 I/O O iobm/ES<3> 4 0 0 1 FB6_13 (b) (b) nADoutLE1 2 0 0 3 FB6_14 82 I/O O nADoutLE0 1 0 0 4 FB6_15 85 I/O O iobm/ES<1> 4 0 0 1 FB6_16 (b) (b) nDinLE 1 0 \/4 0 FB6_17 86 I/O O IODONE 10 5<- 0 0 FB6_18 (b) (b) Signals Used by Logic in Function Block 1: ALE0M 13: iobm/ES<1> 25: iobs/IOL1 2: ALE0S 14: iobm/ES<2> 26: iobs/IOU1 3: C8M 15: iobm/ES<3> 27: iobs/Load1 4: E 16: iobm/Er 28: iobs/TS_FSM_FFd1 5: IOACT 17: iobm/IOREQr 29: nADoutLE1 6: IODONE 18: iobm/IOS_FSM_FFd3 30: nAoutOE 7: IOL0 19: iobm/IOS_FSM_FFd4 31: nBERR_IOB 8: IORW 20: iobm/IOS_FSM_FFd5 32: nDTACK_IOB 9: IOU0 21: iobm/IOS_FSM_FFd6 33: nLDS_FSB 10: nRES.PIN 22: iobm/IOS_FSM_FFd7 34: nUDS_FSB 11: iobm/C8Mr 23: iobm/VPAr 35: nVMA_IOB 12: iobm/ES<0> 24: iobs/Clear1 Signal 1 2 3 4 FB Name 0----+----0----+----0----+----0----+----0 Inputs iobm/IOS_FSM_FFd6 ..........X.....X....X.......X.......... 4 nVMA_IOB ....X......XXXX.......X......X....X..... 8 cnt/C8Mr<0> ..X..................................... 1 iobs/IOU1 ..........................X......X...... 2 iobs/IOL1 ..........................X.....X....... 2 iobm/ES<2> ...X.......XXX.X........................ 5 iobm/ES<0> ...X.......XXXXX........................ 6 IOU0 ........X................X.XX....X...... 5 nLDS_IOB ......XX..X.....XXXXXX.......X.......... 10 IOL0 ......X.................X..XX...X....... 5 nUDS_IOB .......XX.X.....XXXXXX.......X.......... 10 nAS_IOB ..........X.....XXXXXX.......X.......... 8 iobm/ES<3> ...X.......XXXXX........................ 6 nADoutLE1 .......................X..X.X........... 3 nADoutLE0 XX...................................... 2 iobm/ES<1> ...X.......XXXXX........................ 6 nDinLE .................XX..................... 2 IODONE .....X...XXXXXX..X.X.X........XX..X..... 13 0----+----1----+----2----+----3----+----4 0 0 0 0 *********************************** FB7 *********************************** Number of function block inputs used/remaining: 35/19 Number of signals used by logic mapping into function block: 35 Signal Total Imp Exp Unused Loc Pin Pin Pin Name Pt Pt Pt Pt # Type Use iobm/IOS_FSM_FFd5 1 0 0 4 FB7_1 (b) (b) RA<1> 2 0 0 3 FB7_2 50 I/O O iobm/IOS_FSM_FFd2 1 0 0 4 FB7_3 (b) (b) iobm/IOS_FSM_FFd7 2 0 0 3 FB7_4 (b) (b) RA<7> 2 0 0 3 FB7_5 52 I/O O RA<0> 2 0 0 3 FB7_6 53 I/O O iobm/IOS_FSM_FFd3 2 0 0 3 FB7_7 (b) (b) RA<8> 2 0 0 3 FB7_8 54 I/O O RA<10> 2 0 0 3 FB7_9 55 I/O O ALE0M 4 0 0 1 FB7_10 (b) (b) RA<9> 2 0 0 3 FB7_11 56 I/O O MCKE 0 0 0 5 FB7_12 58 I/O O iobm/DoutOE 5 0 0 0 FB7_13 (b) (b) RnW_IOB 6 1<- 0 0 FB7_14 59 I/O O GA<23> 1 0 /\1 3 FB7_15 60 I/O O cnt/QoSCSr 5 0 0 0 FB7_16 (b) (b) GA<22> 1 0 \/1 3 FB7_17 61 I/O O IOACT 6 1<- 0 0 FB7_18 (b) (b) Signals Used by Logic in Function Block 1: ALE0M 13: A_FSB<8> 25: iobm/IOREQr 2: A_FSB<10> 14: A_FSB<9> 26: iobm/IOS_FSM_FFd1 3: A_FSB<14> 15: A_FSB<22> 27: iobm/IOS_FSM_FFd2 4: A_FSB<15> 16: A_FSB<23> 28: iobm/IOS_FSM_FFd3 5: A_FSB<17> 17: IOACT 29: iobm/IOS_FSM_FFd4 6: A_FSB<18> 18: IODONE 30: iobm/IOS_FSM_FFd5 7: A_FSB<1> 19: IORW 31: iobm/IOS_FSM_FFd6 8: A_FSB<20> 20: nRES.PIN 32: iobm/IOS_FSM_FFd7 9: A_FSB<21> 21: RnW_IOB 33: nAS_FSB 10: A_FSB<2> 22: fsb/ASrf 34: nAoutOE 11: A_FSB<6> 23: iobm/C8Mr 35: ram/RASEL 12: A_FSB<7> 24: iobm/DoutOE Signal 1 2 3 4 FB Name 0----+----0----+----0----+----0----+----0 Inputs iobm/IOS_FSM_FFd5 ..............................X......... 1 RA<1> .X.......X........................X..... 3 iobm/IOS_FSM_FFd2 .................X....X....X............ 3 iobm/IOS_FSM_FFd7 ......................X.XX.....X.X...... 5 RA<7> ..X.......X.......................X..... 3 RA<0> ......X......X....................X..... 3 iobm/IOS_FSM_FFd3 .................X....X....XX........... 4 RA<8> .....X..X.........................X..... 3 RA<10> ....X......X......................X..... 3 ALE0M X.......................XXXXXXXX........ 9 RA<9> ...X........X.....................X..... 3 MCKE ........................................ 0 iobm/DoutOE ..................X...XXX..XXXXX........ 9 RnW_IOB ..................X.X.X.X.XXXXXX.X...... 11 GA<23> ...............X........................ 1 cnt/QoSCSr .......XX.....XX...X.X..........X....... 7 GA<22> ..............X......................... 1 IOACT ................XX....X.XXXXXXXX........ 11 0----+----1----+----2----+----3----+----4 0 0 0 0 *********************************** FB8 *********************************** Number of function block inputs used/remaining: 36/18 Number of signals used by logic mapping into function block: 36 Signal Total Imp Exp Unused Loc Pin Pin Pin Name Pt Pt Pt Pt # Type Use (unused) 0 0 0 5 FB8_1 (b) RA<11> 2 0 0 3 FB8_2 63 I/O O iobs/IODONEr<1> 1 0 0 4 FB8_3 (b) (b) iobs/Clear1 1 0 0 4 FB8_4 (b) (b) nRAS 2 0 0 3 FB8_5 64 I/O O nRAMLWE 1 0 0 4 FB8_6 65 I/O O fsb/ASrf 1 0 0 4 FB8_7 (b) (b) nRAMUWE 1 0 0 4 FB8_8 66 I/O O ALE0S 1 0 0 4 FB8_9 67 I/O (b) nRESout 2 0 0 3 FB8_10 (b) (b) cnt/IS<1> 2 0 0 3 FB8_11 68 I/O (b) nBERR_FSB 3 0 0 2 FB8_12 70 I/O O cs/Overlay 3 0 0 2 FB8_13 (b) (b) cnt/IS<0> 3 0 0 2 FB8_14 71 I/O (b) nBR_IOB 2 0 0 3 FB8_15 72 I/O O iobs/IORW1 4 0 0 1 FB8_16 (b) (b) IORW 5 0 0 0 FB8_17 73 I/O (b) IONPReady 5 0 0 0 FB8_18 (b) (b) Signals Used by Logic in Function Block 1: A_FSB<16> 13: cnt/IS<1> 25: nAS_FSB 2: A_FSB<17> 14: cnt/LTimerTick 26: nBERR_FSB 3: A_FSB<18> 15: cnt/nPOR 27: nBERR_IOB 4: A_FSB<19> 16: cs/Overlay 28: nBR_IOB 5: A_FSB<20> 17: fsb/ASrf 29: nIPL2 6: A_FSB<21> 18: iobs/IODONEr<0> 30: nLDS_FSB 7: A_FSB<22> 19: iobs/IODONEr<1> 31: nRESout 8: A_FSB<23> 20: iobs/IORW1 32: nUDS_FSB 9: IONPReady 21: iobs/Sent 33: nWE_FSB 10: nRES.PIN 22: iobs/TS_FSM_FFd1 34: ram/RASEL 11: QoSEN 23: iobs/TS_FSM_FFd2 35: ram/RASEN 12: cnt/IS<0> 24: nADoutLE1 36: ram/RASrf Signal 1 2 3 4 FB Name 0----+----0----+----0----+----0----+----0 Inputs RA<11> ...XX............................X...... 3 iobs/IODONEr<1> .................X...................... 1 iobs/Clear1 .....................XX................. 2 nRAS ......XX.......X........X.........XX.... 6 nRAMLWE .............................X..XX...... 3 fsb/ASrf ........................X............... 1 nRAMUWE ...............................XXX...... 3 ALE0S ......................X................. 1 nRESout ...........XXX................X......... 4 cnt/IS<1> ...........XXXX......................... 4 nBERR_FSB ................XXX.X...XXX............. 7 cs/Overlay ....XXXX.X.....XX.......X............... 8 cnt/IS<0> ...........XXXX.............X........... 5 nBR_IOB ...........XX..............XX........... 4 iobs/IORW1 XXXXXXXX..X.....X..XXXXXX.......X....... 17 IORW ....XXXX...........X.XXX........X....... 9 IONPReady XXXXXXXXX.X.....XXX.X...X.......X....... 16 0----+----1----+----2----+----3----+----4 0 0 0 0 ******************************* Equations ******************************** ********** Mapped Logic ********** FDCPE_ALE0M: FDCPE port map (ALE0M,ALE0M_D,C16M,'0','0'); ALE0M_D <= ((NOT iobm/IOS_FSM_FFd3 AND iobm/IOS_FSM_FFd7 AND NOT iobm/IOREQr AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6) OR (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND iobm/IOS_FSM_FFd2) OR (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND iobm/IOS_FSM_FFd1) OR (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND NOT ALE0M)); FDCPE_ALE0S: FDCPE port map (ALE0S,iobs/TS_FSM_FFd2,FCLK,'0','0'); FDCPE_BACTr: FDCPE port map (BACTr,BACTr_D,FCLK,'0','0'); BACTr_D <= (nAS_FSB AND NOT fsb/ASrf); GA(22) <= A_FSB(22); GA(23) <= A_FSB(23); FDCPE_IOACT: FDCPE port map (IOACT,IOACT_D,C16M,'0','0'); IOACT_D <= ((IODONE AND iobm/IOS_FSM_FFd3 AND NOT iobm/C8Mr AND NOT iobm/IOREQr AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6) OR (NOT iobm/IOS_FSM_FFd3 AND iobm/IOS_FSM_FFd7 AND NOT iobm/IOREQr AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6) OR (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND NOT IOACT) OR (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND iobm/IOS_FSM_FFd2) OR (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND iobm/IOS_FSM_FFd1) OR (IODONE AND iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd7 AND NOT iobm/C8Mr AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6)); FDCPE_IODONE: FDCPE port map (IODONE,IODONE_D,C16M,'0','0'); IODONE_D <= ((NOT nVMA_IOB AND NOT iobm/C8Mr AND NOT iobm/ES(0) AND iobm/IOS_FSM_FFd5 AND NOT iobm/ES(1) AND NOT iobm/ES(2) AND iobm/ES(3)) OR (IODONE AND NOT iobm/IOS_FSM_FFd7 AND iobm/C8Mr) OR (NOT nBERR_IOB AND NOT iobm/C8Mr AND iobm/IOS_FSM_FFd5) OR (IODONE AND NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd5) OR (NOT nVMA_IOB AND iobm/IOS_FSM_FFd3 AND NOT iobm/C8Mr AND NOT iobm/ES(0) AND NOT iobm/ES(1) AND NOT iobm/ES(2) AND iobm/ES(3)) OR (NOT nBERR_IOB AND iobm/IOS_FSM_FFd3 AND NOT iobm/C8Mr) OR (iobm/IOS_FSM_FFd3 AND NOT iobm/C8Mr AND NOT nRES.PIN) OR (iobm/IOS_FSM_FFd3 AND NOT iobm/C8Mr AND NOT nDTACK_IOB) OR (NOT iobm/C8Mr AND iobm/IOS_FSM_FFd5 AND NOT nRES.PIN) OR (NOT iobm/C8Mr AND iobm/IOS_FSM_FFd5 AND NOT nDTACK_IOB)); FDCPE_IOL0: FDCPE port map (IOL0,IOL0_D,FCLK,'0','0'); IOL0_D <= ((iobs/TS_FSM_FFd1 AND IOL0) OR (NOT nLDS_FSB AND NOT iobs/TS_FSM_FFd1 AND nADoutLE1) OR (iobs/IOL1 AND NOT iobs/TS_FSM_FFd1 AND NOT nADoutLE1)); FDCPE_IONPReady: FDCPE port map (IONPReady,IONPReady_D,FCLK,'0','0'); IONPReady_D <= ((nAS_FSB AND NOT fsb/ASrf) OR (NOT iobs/Sent AND NOT IONPReady) OR (NOT IONPReady AND NOT iobs/IODONEr(0)) OR (NOT IONPReady AND iobs/IODONEr(1)) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT QoSEN AND NOT IONPReady AND NOT nWE_FSB)); FDCPE_IOREQ: FDCPE port map (IOREQ,IOREQ_D,FCLK,'0','0'); IOREQ_D <= ((NOT A_FSB(21) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT QoSEN AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (NOT A_FSB(20) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT QoSEN AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (NOT A_FSB(19) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT QoSEN AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (NOT A_FSB(18) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT QoSEN AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT QoSEN AND nWE_FSB AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (NOT A_FSB(17) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT QoSEN AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (NOT A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT QoSEN AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2) OR (iobs/TS_FSM_FFd1 AND iobs/IOACTr) OR (iobs/Sent AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (nAS_FSB AND NOT iobs/TS_FSM_FFd2 AND NOT fsb/ASrf AND nADoutLE1) OR (NOT A_FSB(21) AND NOT A_FSB(20) AND NOT A_FSB(23) AND NOT QoSEN AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1)); FDCPE_IORW: FDCPE port map (IORW,IORW_D,FCLK,'0','0',IORW_CE); IORW_D <= ((iobs/IORW1 AND NOT nADoutLE1) OR (nWE_FSB AND nADoutLE1) OR (NOT A_FSB(22) AND NOT A_FSB(23) AND nADoutLE1) OR (NOT A_FSB(21) AND NOT A_FSB(20) AND NOT A_FSB(23) AND nADoutLE1)); IORW_CE <= (NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2); FDCPE_IOU0: FDCPE port map (IOU0,IOU0_D,FCLK,'0','0'); IOU0_D <= ((iobs/TS_FSM_FFd1 AND IOU0) OR (NOT nUDS_FSB AND NOT iobs/TS_FSM_FFd1 AND nADoutLE1) OR (iobs/IOU1 AND NOT iobs/TS_FSM_FFd1 AND NOT nADoutLE1)); MCKE <= '1'; FDCPE_QoSEN: FDCPE port map (QoSEN,QoSEN_D,FCLK,'0','0',QoSEN_CE); QoSEN_D <= (NOT cnt/QS(0) AND NOT cnt/QS(1) AND NOT cnt/QS(2) AND NOT cnt/QS(3)); QoSEN_CE <= (nAS_FSB AND NOT fsb/ASrf); RA(0) <= ((ram/RASEL AND A_FSB(1)) OR (NOT ram/RASEL AND A_FSB(9))); RA(1) <= ((A_FSB(10) AND NOT ram/RASEL) OR (ram/RASEL AND A_FSB(2))); RA(2) <= ((A_FSB(16) AND NOT ram/RASEL) OR (ram/RASEL AND A_FSB(7))); RA(3) <= ((A_FSB(20) AND ram/RASEL) OR (A_FSB(19) AND NOT ram/RASEL)); RA(4) <= ((A_FSB(11) AND NOT ram/RASEL) OR (ram/RASEL AND A_FSB(3))); RA(5) <= ((A_FSB(12) AND NOT ram/RASEL) OR (ram/RASEL AND A_FSB(4))); RA(6) <= ((A_FSB(13) AND NOT ram/RASEL) OR (ram/RASEL AND A_FSB(5))); RA(7) <= ((A_FSB(14) AND NOT ram/RASEL) OR (ram/RASEL AND A_FSB(6))); RA(8) <= ((A_FSB(21) AND ram/RASEL) OR (A_FSB(18) AND NOT ram/RASEL)); RA(9) <= ((A_FSB(15) AND NOT ram/RASEL) OR (ram/RASEL AND A_FSB(8))); RA(10) <= ((A_FSB(17) AND NOT ram/RASEL) OR (ram/RASEL AND A_FSB(7))); RA(11) <= ((A_FSB(20) AND ram/RASEL) OR (A_FSB(19) AND NOT ram/RASEL)); FDCPE_RAMReady: FDCPE port map (RAMReady,RAMReady_D,FCLK,'0','0'); RAMReady_D <= ((ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2)) OR (NOT ram/RS(1) AND ram/RS(0) AND NOT ram/RS(2)) OR (nAS_FSB AND NOT RefUrg AND NOT ram/RS(2) AND NOT fsb/ASrf) OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT nAS_FSB AND NOT ram/RS(0) AND NOT ram/RS(2)) OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT ram/RS(0) AND NOT ram/RS(2) AND fsb/ASrf) OR (ram/RefDone AND NOT ram/RS(2)) OR (NOT RefReq AND NOT RefUrg AND NOT ram/RS(2)) OR (NOT RefUrg AND ram/RS(0) AND NOT ram/RS(2)) OR (NOT RefUrg AND NOT ram/RS(2) AND BACTr) OR (ram/RS(1) AND ram/RS(0) AND ram/RS(2))); FDCPE_RefReq: FDCPE port map (RefReq,RefReq_D,FCLK,'0','0',RefReq_CE); RefReq_D <= (NOT cnt/Timer(0) AND cnt/Timer(1) AND NOT cnt/Timer(2) AND cnt/Timer(3)); RefReq_CE <= (NOT cnt/Er(0) AND cnt/Er(1)); FDCPE_RefUrg: FDCPE port map (RefUrg,RefUrg_D,FCLK,'0','0',RefUrg_CE); RefUrg_D <= (NOT cnt/Timer(1) AND NOT cnt/Timer(2) AND cnt/Timer(3)); RefUrg_CE <= (NOT cnt/Er(0) AND cnt/Er(1)); FTCPE_RnW_IOB: FTCPE port map (RnW_IOB_I,RnW_IOB_T,NOT C16M,'0','0'); RnW_IOB_T <= ((NOT RnW_IOB AND NOT iobm/IOS_FSM_FFd3 AND iobm/C8Mr AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND NOT iobm/IOS_FSM_FFd2) OR (RnW_IOB AND NOT IORW AND iobm/IOS_FSM_FFd7 AND NOT iobm/C8Mr AND iobm/IOREQr) OR (NOT RnW_IOB AND IORW AND NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND NOT iobm/IOS_FSM_FFd2) OR (NOT RnW_IOB AND NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND NOT iobm/IOS_FSM_FFd2) OR (NOT RnW_IOB AND NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOREQr AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6 AND NOT iobm/IOS_FSM_FFd2)); RnW_IOB <= RnW_IOB_I when RnW_IOB_OE = '1' else 'Z'; RnW_IOB_OE <= NOT nAoutOE; FDCPE_cnt/C8Mr0: FDCPE port map (cnt/C8Mr(0),C8M,FCLK,'0','0'); FDCPE_cnt/C8Mr1: FDCPE port map (cnt/C8Mr(1),cnt/C8Mr(0),FCLK,'0','0'); FDCPE_cnt/C8Mr2: FDCPE port map (cnt/C8Mr(2),cnt/C8Mr(1),FCLK,'0','0'); FDCPE_cnt/C8Mr3: FDCPE port map (cnt/C8Mr(3),cnt/C8Mr(2),FCLK,'0','0'); FDCPE_cnt/Er0: FDCPE port map (cnt/Er(0),E,FCLK,'0','0'); FDCPE_cnt/Er1: FDCPE port map (cnt/Er(1),cnt/Er(0),FCLK,'0','0'); FTCPE_cnt/IS0: FTCPE port map (cnt/IS(0),cnt/IS_T(0),FCLK,'0','0'); cnt/IS_T(0) <= ((NOT cnt/nPOR AND cnt/IS(0)) OR (cnt/nPOR AND NOT cnt/IS(1) AND cnt/LTimerTick) OR (cnt/nPOR AND NOT cnt/IS(0) AND cnt/LTimerTick AND nIPL2)); FDCPE_cnt/IS1: FDCPE port map (cnt/IS(1),cnt/IS_D(1),FCLK,'0','0'); cnt/IS_D(1) <= ((cnt/nPOR AND cnt/IS(1)) OR (cnt/nPOR AND cnt/IS(0) AND cnt/LTimerTick)); FTCPE_cnt/LTimer0: FTCPE port map (cnt/LTimer(0),'1',FCLK,'0','0',cnt/TimerTick); FTCPE_cnt/LTimer1: FTCPE port map (cnt/LTimer(1),cnt/LTimer(0),FCLK,'0','0',cnt/TimerTick); FTCPE_cnt/LTimer2: FTCPE port map (cnt/LTimer(2),cnt/LTimer_T(2),FCLK,'0','0',cnt/TimerTick); cnt/LTimer_T(2) <= (cnt/LTimer(0) AND cnt/LTimer(1)); FTCPE_cnt/LTimer3: FTCPE port map (cnt/LTimer(3),cnt/LTimer_T(3),FCLK,'0','0',cnt/TimerTick); cnt/LTimer_T(3) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2)); FTCPE_cnt/LTimer4: FTCPE port map (cnt/LTimer(4),cnt/LTimer_T(4),FCLK,'0','0',cnt/TimerTick); cnt/LTimer_T(4) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND cnt/LTimer(3)); FTCPE_cnt/LTimer5: FTCPE port map (cnt/LTimer(5),cnt/LTimer_T(5),FCLK,'0','0',cnt/TimerTick); cnt/LTimer_T(5) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND cnt/LTimer(3) AND cnt/LTimer(4)); FTCPE_cnt/LTimer6: FTCPE port map (cnt/LTimer(6),cnt/LTimer_T(6),FCLK,'0','0',cnt/TimerTick); cnt/LTimer_T(6) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5)); FTCPE_cnt/LTimer7: FTCPE port map (cnt/LTimer(7),cnt/LTimer_T(7),FCLK,'0','0',cnt/TimerTick); cnt/LTimer_T(7) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND cnt/LTimer(6)); FTCPE_cnt/LTimer8: FTCPE port map (cnt/LTimer(8),cnt/LTimer_T(8),FCLK,'0','0',cnt/TimerTick); cnt/LTimer_T(8) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND cnt/LTimer(6) AND cnt/LTimer(7)); FTCPE_cnt/LTimer9: FTCPE port map (cnt/LTimer(9),cnt/LTimer_T(9),FCLK,'0','0',cnt/TimerTick); cnt/LTimer_T(9) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND cnt/LTimer(6) AND cnt/LTimer(7) AND cnt/LTimer(8)); FTCPE_cnt/LTimer10: FTCPE port map (cnt/LTimer(10),cnt/LTimer_T(10),FCLK,'0','0',cnt/TimerTick); cnt/LTimer_T(10) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND cnt/LTimer(6) AND cnt/LTimer(7) AND cnt/LTimer(8) AND cnt/LTimer(9)); FTCPE_cnt/LTimer11: FTCPE port map (cnt/LTimer(11),cnt/LTimer_T(11),FCLK,'0','0',cnt/TimerTick); cnt/LTimer_T(11) <= (cnt/LTimer(0) AND cnt/LTimer(10) AND cnt/LTimer(1) AND cnt/LTimer(2) AND cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND cnt/LTimer(6) AND cnt/LTimer(7) AND cnt/LTimer(8) AND cnt/LTimer(9)); FDCPE_cnt/LTimerTick: FDCPE port map (cnt/LTimerTick,cnt/LTimerTick_D,FCLK,'0','0'); cnt/LTimerTick_D <= (cnt/LTimer(0) AND cnt/LTimer(10) AND cnt/LTimer(1) AND cnt/LTimer(2) AND cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND cnt/LTimer(6) AND cnt/LTimer(7) AND cnt/LTimer(8) AND cnt/LTimer(9) AND cnt/LTimer(11) AND cnt/TimerTick); FDCPE_cnt/QS0: FDCPE port map (cnt/QS(0),cnt/QS_D(0),FCLK,'0','0'); cnt/QS_D(0) <= ((cnt/QS(0) AND cnt/TimerTick AND NOT cnt/QoSCSr AND NOT cnt/SndQoSCSr) OR (NOT cnt/QS(0) AND NOT cnt/TimerTick AND NOT cnt/QoSCSr AND NOT cnt/SndQoSCSr) OR (NOT cnt/QS(0) AND NOT cnt/QS(1) AND NOT cnt/QS(2) AND NOT cnt/QS(3) AND NOT cnt/QoSCSr AND NOT cnt/SndQoSCSr)); FDCPE_cnt/QS1: FDCPE port map (cnt/QS(1),cnt/QS_D(1),FCLK,'0','0'); cnt/QS_D(1) <= ((cnt/QS(0) AND NOT cnt/QS(1) AND NOT cnt/QoSCSr AND NOT cnt/SndQoSCSr) OR (NOT cnt/QS(1) AND NOT cnt/TimerTick AND NOT cnt/QoSCSr AND NOT cnt/SndQoSCSr) OR (NOT cnt/QS(0) AND cnt/QS(1) AND cnt/TimerTick AND NOT cnt/QoSCSr AND NOT cnt/SndQoSCSr) OR (NOT cnt/QS(1) AND NOT cnt/QS(2) AND NOT cnt/QS(3) AND NOT cnt/QoSCSr AND NOT cnt/SndQoSCSr)); FTCPE_cnt/QS2: FTCPE port map (cnt/QS(2),cnt/QS_T(2),FCLK,'0','0'); cnt/QS_T(2) <= ((NOT cnt/QS(0) AND NOT cnt/QS(1) AND NOT cnt/QS(2) AND cnt/QS(3) AND cnt/TimerTick) OR (NOT cnt/QS(0) AND NOT cnt/QS(1) AND cnt/QS(2) AND cnt/TimerTick AND NOT cnt/QoSCSr AND NOT cnt/SndQoSCSr) OR (NOT cnt/QS(2) AND cnt/QoSCSr) OR (NOT cnt/QS(2) AND cnt/SndQoSCSr)); FDCPE_cnt/QS3: FDCPE port map (cnt/QS(3),cnt/QS_D(3),FCLK,'0','0'); cnt/QS_D(3) <= ((NOT cnt/QS(3) AND NOT cnt/QoSCSr AND NOT cnt/SndQoSCSr) OR (NOT cnt/QS(0) AND NOT cnt/QS(1) AND NOT cnt/QS(2) AND cnt/TimerTick AND NOT cnt/QoSCSr AND NOT cnt/SndQoSCSr)); FDCPE_cnt/QoSCSr: FDCPE port map (cnt/QoSCSr,cnt/QoSCSr_D,FCLK,'0','0'); cnt/QoSCSr_D <= ((A_FSB(21) AND NOT A_FSB(23) AND nRES.PIN) OR (NOT A_FSB(21) AND NOT A_FSB(20) AND nRES.PIN) OR (NOT A_FSB(20) AND NOT A_FSB(22) AND nRES.PIN) OR (NOT A_FSB(22) AND NOT A_FSB(23) AND nRES.PIN) OR (nAS_FSB AND nRES.PIN AND NOT fsb/ASrf)); FDCPE_cnt/SndQoSCSr: FDCPE port map (cnt/SndQoSCSr,cnt/SndQoSCSr_D,FCLK,'0','0'); cnt/SndQoSCSr_D <= ((A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND A_FSB(15) AND A_FSB(13) AND NOT A_FSB(22) AND NOT A_FSB(23) AND A_FSB(14) AND A_FSB(12) AND A_FSB(11) AND A_FSB(10) AND NOT nWE_FSB AND A_FSB(8) AND fsb/ASrf) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND A_FSB(15) AND A_FSB(13) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT A_FSB(14) AND NOT A_FSB(12) AND NOT A_FSB(11) AND NOT A_FSB(10) AND NOT nWE_FSB AND A_FSB(9) AND fsb/ASrf) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND A_FSB(15) AND A_FSB(13) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT A_FSB(14) AND NOT A_FSB(12) AND NOT A_FSB(11) AND NOT A_FSB(10) AND NOT nWE_FSB AND A_FSB(8) AND fsb/ASrf) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND A_FSB(15) AND A_FSB(13) AND NOT A_FSB(22) AND NOT A_FSB(23) AND A_FSB(14) AND A_FSB(12) AND A_FSB(11) AND A_FSB(10) AND NOT nAS_FSB AND NOT nWE_FSB AND A_FSB(9)) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND A_FSB(15) AND A_FSB(13) AND NOT A_FSB(22) AND NOT A_FSB(23) AND A_FSB(14) AND A_FSB(12) AND A_FSB(11) AND A_FSB(10) AND NOT nAS_FSB AND NOT nWE_FSB AND A_FSB(8)) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND A_FSB(15) AND A_FSB(13) AND NOT A_FSB(22) AND NOT A_FSB(23) AND A_FSB(14) AND A_FSB(12) AND A_FSB(11) AND A_FSB(10) AND NOT nWE_FSB AND A_FSB(9) AND fsb/ASrf) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND A_FSB(15) AND A_FSB(13) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT A_FSB(14) AND NOT A_FSB(12) AND NOT A_FSB(11) AND NOT A_FSB(10) AND NOT nAS_FSB AND NOT nWE_FSB AND A_FSB(9)) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND A_FSB(15) AND A_FSB(13) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT A_FSB(14) AND NOT A_FSB(12) AND NOT A_FSB(11) AND NOT A_FSB(10) AND NOT nAS_FSB AND NOT nWE_FSB AND A_FSB(8))); FTCPE_cnt/Timer0: FTCPE port map (cnt/Timer(0),cnt/Timer_T(0),FCLK,'0','0',cnt/Timer_CE(0)); cnt/Timer_T(0) <= (NOT cnt/Timer(0) AND cnt/Timer(1) AND NOT cnt/Timer(2) AND cnt/Timer(3) AND NOT cnt/Er(0) AND cnt/Er(1)); cnt/Timer_CE(0) <= (NOT cnt/Er(0) AND cnt/Er(1)); FTCPE_cnt/Timer1: FTCPE port map (cnt/Timer(1),cnt/Timer_T(1),FCLK,'0','0',cnt/Timer_CE(1)); cnt/Timer_T(1) <= ((cnt/Timer(0)) OR (cnt/Timer(1) AND NOT cnt/Timer(2) AND cnt/Timer(3) AND NOT cnt/Er(0) AND cnt/Er(1))); cnt/Timer_CE(1) <= (NOT cnt/Er(0) AND cnt/Er(1)); FTCPE_cnt/Timer2: FTCPE port map (cnt/Timer(2),cnt/Timer_T(2),FCLK,'0','0',cnt/Timer_CE(2)); cnt/Timer_T(2) <= (cnt/Timer(0) AND cnt/Timer(1)); cnt/Timer_CE(2) <= (NOT cnt/Er(0) AND cnt/Er(1)); FTCPE_cnt/Timer3: FTCPE port map (cnt/Timer(3),cnt/Timer_T(3),FCLK,'0','0',cnt/Timer_CE(3)); cnt/Timer_T(3) <= ((cnt/Timer(0) AND cnt/Timer(1) AND cnt/Timer(2)) OR (NOT cnt/Timer(0) AND cnt/Timer(1) AND NOT cnt/Timer(2) AND cnt/Timer(3) AND NOT cnt/Er(0) AND cnt/Er(1))); cnt/Timer_CE(3) <= (NOT cnt/Er(0) AND cnt/Er(1)); FDCPE_cnt/TimerTick: FDCPE port map (cnt/TimerTick,cnt/TimerTick_D,FCLK,'0','0'); cnt/TimerTick_D <= (NOT cnt/Timer(0) AND cnt/Timer(1) AND NOT cnt/Timer(2) AND cnt/Timer(3) AND NOT cnt/Er(0) AND cnt/Er(1)); FTCPE_cnt/nPOR: FTCPE port map (cnt/nPOR,cnt/nPOR_T,FCLK,'0','0'); cnt/nPOR_T <= ((NOT cnt/nPOR AND NOT cnt/C8Mr(1) AND cnt/C8Mr(0)) OR (cnt/nPOR AND cnt/C8Mr(1) AND cnt/C8Mr(2) AND cnt/C8Mr(0) AND cnt/C8Mr(3)) OR (cnt/nPOR AND NOT cnt/C8Mr(1) AND NOT cnt/C8Mr(2) AND NOT cnt/C8Mr(0) AND NOT cnt/C8Mr(3))); FTCPE_cs/Overlay: FTCPE port map (cs/Overlay,cs/Overlay_T,FCLK,'0','0'); cs/Overlay_T <= ((nAS_FSB AND NOT cs/Overlay AND NOT nRES.PIN AND NOT fsb/ASrf) OR (NOT A_FSB(21) AND NOT A_FSB(20) AND A_FSB(22) AND NOT A_FSB(23) AND NOT nAS_FSB AND cs/Overlay) OR (NOT A_FSB(21) AND NOT A_FSB(20) AND A_FSB(22) AND NOT A_FSB(23) AND cs/Overlay AND fsb/ASrf)); FDCPE_fsb/ASrf: FDCPE port map (fsb/ASrf,NOT nAS_FSB,NOT FCLK,'0','0'); FDCPE_iobm/C8Mr: FDCPE port map (iobm/C8Mr,C8M,C16M,'0','0'); FDCPE_iobm/DoutOE: FDCPE port map (iobm/DoutOE,iobm/DoutOE_D,C16M,'0','0'); iobm/DoutOE_D <= ((iobm/IOS_FSM_FFd3 AND iobm/DoutOE) OR (iobm/IOS_FSM_FFd4 AND iobm/DoutOE) OR (iobm/IOS_FSM_FFd5 AND iobm/DoutOE) OR (iobm/IOS_FSM_FFd6 AND iobm/DoutOE) OR (NOT IORW AND iobm/IOS_FSM_FFd7 AND NOT iobm/C8Mr AND iobm/IOREQr)); FTCPE_iobm/ES0: FTCPE port map (iobm/ES(0),iobm/ES_T(0),NOT C8M,'0','0'); iobm/ES_T(0) <= ((iobm/ES(0) AND NOT E AND iobm/Er) OR (NOT iobm/ES(0) AND NOT iobm/ES(1) AND NOT iobm/ES(2) AND NOT iobm/ES(3) AND E) OR (NOT iobm/ES(0) AND NOT iobm/ES(1) AND NOT iobm/ES(2) AND NOT iobm/ES(3) AND NOT iobm/Er)); FDCPE_iobm/ES1: FDCPE port map (iobm/ES(1),iobm/ES_D(1),NOT C8M,'0','0'); iobm/ES_D(1) <= ((iobm/ES(0) AND iobm/ES(1)) OR (NOT iobm/ES(0) AND NOT iobm/ES(1)) OR (NOT E AND iobm/Er) OR (iobm/ES(0) AND NOT iobm/ES(2) AND iobm/ES(3))); FTCPE_iobm/ES2: FTCPE port map (iobm/ES(2),iobm/ES_T(2),NOT C8M,'0','0'); iobm/ES_T(2) <= ((iobm/ES(0) AND iobm/ES(1) AND E) OR (iobm/ES(0) AND iobm/ES(1) AND NOT iobm/Er) OR (iobm/ES(2) AND NOT E AND iobm/Er)); FTCPE_iobm/ES3: FTCPE port map (iobm/ES(3),iobm/ES_T(3),NOT C8M,'0','0'); iobm/ES_T(3) <= ((iobm/ES(3) AND NOT E AND iobm/Er) OR (iobm/ES(0) AND iobm/ES(1) AND iobm/ES(2) AND E) OR (iobm/ES(0) AND iobm/ES(1) AND iobm/ES(2) AND NOT iobm/Er) OR (iobm/ES(0) AND NOT iobm/ES(1) AND NOT iobm/ES(2) AND iobm/ES(3))); FDCPE_iobm/Er: FDCPE port map (iobm/Er,E,NOT C8M,'0','0'); FDCPE_iobm/IOREQr: FDCPE port map (iobm/IOREQr,IOREQ,C16M,'0','0'); FDCPE_iobm/IOS_FSM_FFd1: FDCPE port map (iobm/IOS_FSM_FFd1,iobm/IOS_FSM_FFd2,C16M,'0','0'); FDCPE_iobm/IOS_FSM_FFd2: FDCPE port map (iobm/IOS_FSM_FFd2,iobm/IOS_FSM_FFd2_D,C16M,'0','0'); iobm/IOS_FSM_FFd2_D <= (IODONE AND iobm/IOS_FSM_FFd3 AND NOT iobm/C8Mr); FDCPE_iobm/IOS_FSM_FFd3: FDCPE port map (iobm/IOS_FSM_FFd3,iobm/IOS_FSM_FFd3_D,C16M,'0','0'); iobm/IOS_FSM_FFd3_D <= ((NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd4) OR (IODONE AND NOT iobm/C8Mr AND NOT iobm/IOS_FSM_FFd4)); FDCPE_iobm/IOS_FSM_FFd4: FDCPE port map (iobm/IOS_FSM_FFd4,iobm/IOS_FSM_FFd5,C16M,'0','0'); FDCPE_iobm/IOS_FSM_FFd5: FDCPE port map (iobm/IOS_FSM_FFd5,iobm/IOS_FSM_FFd6,C16M,'0','0'); FDCPE_iobm/IOS_FSM_FFd6: FDCPE port map (iobm/IOS_FSM_FFd6,iobm/IOS_FSM_FFd6_D,C16M,'0','0'); iobm/IOS_FSM_FFd6_D <= (iobm/IOS_FSM_FFd7 AND NOT iobm/C8Mr AND iobm/IOREQr AND NOT nAoutOE); FDCPE_iobm/IOS_FSM_FFd7: FDCPE port map (iobm/IOS_FSM_FFd7,iobm/IOS_FSM_FFd7_D,C16M,'0','0'); iobm/IOS_FSM_FFd7_D <= ((NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd1) OR (NOT iobm/C8Mr AND iobm/IOREQr AND NOT iobm/IOS_FSM_FFd1 AND NOT nAoutOE)); FDCPE_iobm/VPAr: FDCPE port map (iobm/VPAr,NOT nVPA_IOB,NOT C8M,'0','0'); FDCPE_iobs/Clear1: FDCPE port map (iobs/Clear1,iobs/Clear1_D,FCLK,'0','0'); iobs/Clear1_D <= (NOT iobs/TS_FSM_FFd1 AND iobs/TS_FSM_FFd2); FDCPE_iobs/IOACTr: FDCPE port map (iobs/IOACTr,IOACT,FCLK,'0','0'); FDCPE_iobs/IODONEr0: FDCPE port map (iobs/IODONEr(0),iobs/IODONErf,FCLK,'0','0'); FDCPE_iobs/IODONEr1: FDCPE port map (iobs/IODONEr(1),iobs/IODONEr(0),FCLK,'0','0'); FDCPE_iobs/IODONErf: FDCPE port map (iobs/IODONErf,IODONE,NOT FCLK,'0','0'); FDCPE_iobs/IOL1: FDCPE port map (iobs/IOL1,NOT nLDS_FSB,FCLK,'0','0',iobs/Load1); FTCPE_iobs/IORW1: FTCPE port map (iobs/IORW1,iobs/IORW1_T,FCLK,'0','0'); iobs/IORW1_T <= ((A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT nAS_FSB AND NOT iobs/Sent AND NOT QoSEN AND NOT iobs/IORW1 AND NOT nWE_FSB AND iobs/TS_FSM_FFd1 AND nADoutLE1) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT nAS_FSB AND NOT iobs/Sent AND NOT QoSEN AND NOT iobs/IORW1 AND NOT nWE_FSB AND iobs/TS_FSM_FFd2 AND nADoutLE1) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT iobs/Sent AND NOT QoSEN AND NOT iobs/IORW1 AND NOT nWE_FSB AND iobs/TS_FSM_FFd1 AND fsb/ASrf AND nADoutLE1) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT iobs/Sent AND NOT QoSEN AND NOT iobs/IORW1 AND NOT nWE_FSB AND iobs/TS_FSM_FFd2 AND fsb/ASrf AND nADoutLE1)); FDCPE_iobs/IOU1: FDCPE port map (iobs/IOU1,NOT nUDS_FSB,FCLK,'0','0',iobs/Load1); FDCPE_iobs/Load1: FDCPE port map (iobs/Load1,iobs/Load1_D,FCLK,'0','0'); iobs/Load1_D <= ((A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT nAS_FSB AND NOT iobs/Sent AND NOT QoSEN AND NOT nWE_FSB AND iobs/TS_FSM_FFd1 AND nADoutLE1) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT nAS_FSB AND NOT iobs/Sent AND NOT QoSEN AND NOT nWE_FSB AND iobs/TS_FSM_FFd2 AND nADoutLE1) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT iobs/Sent AND NOT QoSEN AND NOT nWE_FSB AND iobs/TS_FSM_FFd1 AND fsb/ASrf AND nADoutLE1) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT iobs/Sent AND NOT QoSEN AND NOT nWE_FSB AND iobs/TS_FSM_FFd2 AND fsb/ASrf AND nADoutLE1)); FTCPE_iobs/Sent: FTCPE port map (iobs/Sent,iobs/Sent_T,FCLK,'0','0'); iobs/Sent_T <= ((A_FSB(21) AND A_FSB(22) AND NOT nAS_FSB AND NOT iobs/Sent AND NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (A_FSB(20) AND A_FSB(22) AND NOT nAS_FSB AND NOT iobs/Sent AND NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (A_FSB(20) AND A_FSB(22) AND NOT iobs/Sent AND NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND fsb/ASrf AND nADoutLE1) OR (A_FSB(21) AND A_FSB(22) AND NOT iobs/Sent AND NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND fsb/ASrf AND nADoutLE1) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT nAS_FSB AND NOT iobs/Sent AND NOT QoSEN AND NOT nWE_FSB AND nADoutLE1) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT iobs/Sent AND NOT QoSEN AND NOT nWE_FSB AND fsb/ASrf AND nADoutLE1) OR (nAS_FSB AND iobs/Sent AND NOT fsb/ASrf) OR (A_FSB(23) AND NOT nAS_FSB AND NOT iobs/Sent AND NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (A_FSB(23) AND NOT iobs/Sent AND NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND fsb/ASrf AND nADoutLE1) OR (NOT nAS_FSB AND NOT iobs/Sent AND QoSEN AND NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (NOT iobs/Sent AND QoSEN AND NOT iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2 AND fsb/ASrf AND nADoutLE1)); FDCPE_iobs/TS_FSM_FFd1: FDCPE port map (iobs/TS_FSM_FFd1,iobs/TS_FSM_FFd1_D,FCLK,'0','0'); iobs/TS_FSM_FFd1_D <= ((iobs/TS_FSM_FFd2) OR (iobs/TS_FSM_FFd1 AND iobs/IOACTr)); FDCPE_iobs/TS_FSM_FFd2: FDCPE port map (iobs/TS_FSM_FFd2,iobs/TS_FSM_FFd2_D,FCLK,'0','0'); iobs/TS_FSM_FFd2_D <= ((NOT A_FSB(18) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT QoSEN AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (NOT A_FSB(17) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT QoSEN AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (NOT A_FSB(16) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT QoSEN AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (NOT A_FSB(21) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT QoSEN AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (NOT A_FSB(20) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT QoSEN AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (NOT A_FSB(19) AND NOT A_FSB(22) AND NOT A_FSB(23) AND NOT QoSEN AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT QoSEN AND nWE_FSB AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (iobs/TS_FSM_FFd1 AND NOT iobs/TS_FSM_FFd2) OR (iobs/TS_FSM_FFd1 AND iobs/IOACTr) OR (iobs/Sent AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1) OR (nAS_FSB AND NOT iobs/TS_FSM_FFd2 AND NOT fsb/ASrf AND nADoutLE1) OR (NOT A_FSB(21) AND NOT A_FSB(20) AND NOT A_FSB(23) AND NOT QoSEN AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1)); nADoutLE0 <= (NOT ALE0M AND NOT ALE0S); FDCPE_nADoutLE1: FDCPE port map (nADoutLE1,nADoutLE1_D,FCLK,'0','0'); nADoutLE1_D <= ((iobs/Load1) OR (NOT iobs/Clear1 AND NOT nADoutLE1)); FDCPE_nAS_IOB: FDCPE port map (nAS_IOB_I,nAS_IOB,NOT C16M,'0','0'); nAS_IOB <= ((NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6) OR (NOT iobm/IOS_FSM_FFd3 AND iobm/C8Mr AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6) OR (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOREQr AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6)); nAS_IOB <= nAS_IOB_I when nAS_IOB_OE = '1' else 'Z'; nAS_IOB_OE <= NOT nAoutOE; FDCPE_nAoutOE: FDCPE port map (nAoutOE,nAoutOE_D,FCLK,'0','0'); nAoutOE_D <= (NOT nBR_IOB AND cnt/IS(1) AND cnt/IS(0)); FTCPE_nBERR_FSB: FTCPE port map (nBERR_FSB,nBERR_FSB_T,FCLK,'0','0'); nBERR_FSB_T <= ((nAS_FSB AND NOT nBERR_FSB AND NOT fsb/ASrf) OR (NOT nAS_FSB AND iobs/Sent AND NOT nBERR_IOB AND nBERR_FSB AND iobs/IODONEr(0) AND NOT iobs/IODONEr(1)) OR (iobs/Sent AND NOT nBERR_IOB AND nBERR_FSB AND iobs/IODONEr(0) AND NOT iobs/IODONEr(1) AND fsb/ASrf)); FDCPE_nBR_IOB: FDCPE port map (nBR_IOB,nBR_IOB_D,FCLK,'0','0'); nBR_IOB_D <= ((nBR_IOB AND cnt/IS(1)) OR (cnt/IS(1) AND NOT cnt/IS(0) AND NOT nIPL2)); FDCPE_nCAS: FDCPE port map (nCAS,nCAS_D,NOT FCLK,ram/RefCAS,nCAS_PRE); nCAS_D <= ((ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2)) OR (NOT ram/RS(1) AND ram/RS(0) AND NOT ram/RS(2)) OR (NOT ram/RS(1) AND NOT ram/RS(0) AND ram/RS(2))); nCAS_PRE <= (nAS_FSB AND ram/CASEndEN); FDCPE_nDTACK_FSB: FDCPE port map (nDTACK_FSB,nDTACK_FSB_D,FCLK,'0',nAS_FSB); nDTACK_FSB_D <= ((NOT A_FSB(22) AND NOT IONPReady AND NOT RAMReady) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(22) AND A_FSB(23)) OR (A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND A_FSB(17) AND A_FSB(16) AND NOT iobs/Sent AND NOT IONPReady AND NOT nWE_FSB AND NOT nADoutLE1) OR (A_FSB(23) AND NOT IONPReady) OR (QoSEN AND NOT IONPReady) OR (A_FSB(21) AND A_FSB(22) AND NOT IONPReady) OR (A_FSB(20) AND A_FSB(22) AND NOT IONPReady)); FDCPE_nDinLE: FDCPE port map (nDinLE,nDinLE_D,NOT C16M,'0','0'); nDinLE_D <= (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd4); nDinOE <= NOT (((A_FSB(23) AND NOT nAS_FSB AND nWE_FSB AND BACTr) OR (A_FSB(21) AND A_FSB(22) AND NOT nAS_FSB AND nWE_FSB AND BACTr) OR (A_FSB(20) AND A_FSB(22) AND NOT nAS_FSB AND nWE_FSB AND BACTr))); nDoutOE <= NOT ((iobm/DoutOE AND NOT nAoutOE)); FDCPE_nLDS_IOB: FDCPE port map (nLDS_IOB_I,nLDS_IOB,NOT C16M,'0','0'); nLDS_IOB <= ((NOT IOL0) OR (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6) OR (NOT IORW AND NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6) OR (NOT iobm/IOS_FSM_FFd3 AND iobm/C8Mr AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6) OR (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOREQr AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6)); nLDS_IOB <= nLDS_IOB_I when nLDS_IOB_OE = '1' else 'Z'; nLDS_IOB_OE <= NOT nAoutOE; FDCPE_nOE: FDCPE port map (nOE,nOE_D,FCLK,'0',nAS_FSB); nOE_D <= (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT cs/Overlay AND nWE_FSB); nRAMLWE <= NOT ((NOT nLDS_FSB AND NOT nWE_FSB AND ram/RASEL)); nRAMUWE <= NOT ((NOT nUDS_FSB AND NOT nWE_FSB AND ram/RASEL)); nRAS <= NOT (((ram/RASrf) OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT nAS_FSB AND NOT cs/Overlay AND ram/RASEN))); nRES_I <= '0'; nRES <= nRES_I when nRES_OE = '1' else 'Z'; nRES_OE <= NOT nRESout; FDCPE_nRESout: FDCPE port map (nRESout,nRESout_D,FCLK,'0','0'); nRESout_D <= ((cnt/IS(1) AND cnt/IS(0) AND cnt/LTimerTick) OR (cnt/IS(1) AND cnt/IS(0) AND nRESout)); nROMOE <= NOT (((NOT nAS_FSB AND cs/Overlay AND nWE_FSB) OR (NOT A_FSB(21) AND NOT A_FSB(20) AND A_FSB(22) AND NOT A_FSB(23) AND NOT nAS_FSB AND nWE_FSB))); nROMWE <= NOT ((NOT A_FSB(21) AND NOT A_FSB(20) AND A_FSB(22) AND NOT A_FSB(23) AND NOT nAS_FSB AND NOT nWE_FSB)); FDCPE_nUDS_IOB: FDCPE port map (nUDS_IOB_I,nUDS_IOB,NOT C16M,'0','0'); nUDS_IOB <= ((NOT IOU0) OR (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd7 AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6) OR (NOT IORW AND NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6) OR (NOT iobm/IOS_FSM_FFd3 AND iobm/C8Mr AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6) OR (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOREQr AND NOT iobm/IOS_FSM_FFd4 AND NOT iobm/IOS_FSM_FFd5 AND NOT iobm/IOS_FSM_FFd6)); nUDS_IOB <= nUDS_IOB_I when nUDS_IOB_OE = '1' else 'Z'; nUDS_IOB_OE <= NOT nAoutOE; FTCPE_nVMA_IOB: FTCPE port map (nVMA_IOB_I,nVMA_IOB_T,NOT C8M,'0','0'); nVMA_IOB_T <= ((NOT nVMA_IOB AND NOT iobm/ES(0) AND NOT iobm/ES(1) AND NOT iobm/ES(2) AND NOT iobm/ES(3)) OR (nVMA_IOB AND iobm/ES(0) AND iobm/ES(1) AND NOT iobm/ES(2) AND NOT iobm/ES(3) AND IOACT AND iobm/VPAr)); nVMA_IOB <= nVMA_IOB_I when nVMA_IOB_OE = '1' else 'Z'; nVMA_IOB_OE <= NOT nAoutOE; FDCPE_nVPA_FSB: FDCPE port map (nVPA_FSB,nVPA_FSB_D,FCLK,'0',nAS_FSB); nVPA_FSB_D <= (A_FSB(21) AND A_FSB(20) AND A_FSB(22) AND A_FSB(23) AND IONPReady); FDCPE_ram/CASEndEN: FDCPE port map (ram/CASEndEN,ram/CASEndEN_D,NOT FCLK,'0','0'); ram/CASEndEN_D <= ((ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2)) OR (NOT ram/RS(1) AND ram/RS(0) AND NOT ram/RS(2))); FDCPE_ram/RASEL: FDCPE port map (ram/RASEL,ram/RASEL_D,FCLK,'0','0'); ram/RASEL_D <= ((NOT ram/RS(1) AND ram/RS(0) AND NOT ram/RS(2)) OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT nAS_FSB AND NOT cs/Overlay AND NOT ram/RS(1) AND NOT ram/RS(2)) OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT cs/Overlay AND NOT ram/RS(1) AND NOT ram/RS(2) AND fsb/ASrf)); FDCPE_ram/RASEN: FDCPE port map (ram/RASEN,ram/RASEN_D,FCLK,'0','0'); ram/RASEN_D <= ((NOT RefReq AND NOT RefUrg AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2)) OR (NOT RefUrg AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2) AND BACTr) OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT nAS_FSB AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2)) OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2) AND fsb/ASrf) OR (nAS_FSB AND NOT RefUrg AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2) AND NOT fsb/ASrf) OR (NOT RefUrg AND ram/RS(1) AND ram/RS(0)) OR (ram/RefDone AND ram/RS(1) AND ram/RS(0)) OR (ram/RS(1) AND ram/RS(0) AND ram/RS(2)) OR (nDTACK_FSB AND NOT ram/RS(1) AND ram/RS(0) AND NOT ram/RS(2)) OR (ram/RefDone AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2))); FDCPE_ram/RASrf: FDCPE port map (ram/RASrf,ram/RASrf_D,NOT FCLK,'0','0'); ram/RASrf_D <= ((NOT ram/RS(1) AND ram/RS(0)) OR (NOT ram/RS(1) AND ram/RS(2))); FDCPE_ram/RS0: FDCPE port map (ram/RS(0),ram/RS_D(0),FCLK,'0','0'); ram/RS_D(0) <= ((NOT A_FSB(22) AND NOT A_FSB(23) AND NOT cs/Overlay AND NOT ram/RS(0) AND ram/RASEN AND fsb/ASrf) OR (ram/RS(1) AND NOT ram/RS(0)) OR (NOT ram/RS(0) AND ram/RS(2)) OR (NOT nAS_FSB AND nDTACK_FSB AND NOT ram/RS(1) AND ram/RS(0) AND NOT ram/RS(2)) OR (nDTACK_FSB AND NOT ram/RS(1) AND ram/RS(0) AND NOT ram/RS(2) AND fsb/ASrf) OR (NOT A_FSB(22) AND NOT A_FSB(23) AND NOT nAS_FSB AND NOT cs/Overlay AND NOT ram/RS(0) AND ram/RASEN)); FTCPE_ram/RS1: FTCPE port map (ram/RS(1),ram/RS_T(1),FCLK,'0','0'); ram/RS_T(1) <= ((NOT ram/RS(0)) OR (NOT nAS_FSB AND nDTACK_FSB AND NOT ram/RS(1) AND NOT ram/RS(2)) OR (nDTACK_FSB AND NOT ram/RS(1) AND NOT ram/RS(2) AND fsb/ASrf)); FTCPE_ram/RS2: FTCPE port map (ram/RS(2),ram/RS_T(2),FCLK,'0','0'); ram/RS_T(2) <= ((ram/RS(1) AND ram/RS(0) AND ram/RS(2)) OR (RefUrg AND NOT ram/RefDone AND ram/RS(1) AND ram/RS(0)) OR (A_FSB(22) AND RefReq AND NOT ram/RefDone AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2) AND NOT BACTr AND fsb/ASrf) OR (A_FSB(23) AND RefReq AND NOT ram/RefDone AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2) AND NOT BACTr AND fsb/ASrf) OR (A_FSB(22) AND RefUrg AND NOT ram/RefDone AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2)) OR (A_FSB(23) AND RefUrg AND NOT ram/RefDone AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2)) OR (nAS_FSB AND RefUrg AND NOT ram/RefDone AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2) AND NOT fsb/ASrf) OR (A_FSB(22) AND NOT nAS_FSB AND RefReq AND NOT ram/RefDone AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2) AND NOT BACTr) OR (A_FSB(23) AND NOT nAS_FSB AND RefReq AND NOT ram/RefDone AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2) AND NOT BACTr)); FDCPE_ram/RefCAS: FDCPE port map (ram/RefCAS,ram/RefCAS_D,FCLK,'0','0'); ram/RefCAS_D <= ((A_FSB(22) AND RefReq AND NOT ram/RefDone AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2) AND NOT BACTr AND fsb/ASrf) OR (A_FSB(23) AND NOT nAS_FSB AND RefReq AND NOT ram/RefDone AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2) AND NOT BACTr) OR (A_FSB(23) AND RefReq AND NOT ram/RefDone AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2) AND NOT BACTr AND fsb/ASrf) OR (RefUrg AND NOT ram/RefDone AND ram/RS(1) AND ram/RS(0) AND NOT ram/RS(2)) OR (A_FSB(22) AND RefUrg AND NOT ram/RefDone AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2)) OR (A_FSB(23) AND RefUrg AND NOT ram/RefDone AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2)) OR (nAS_FSB AND RefUrg AND NOT ram/RefDone AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2) AND NOT fsb/ASrf) OR (A_FSB(22) AND NOT nAS_FSB AND RefReq AND NOT ram/RefDone AND NOT ram/RS(1) AND NOT ram/RS(0) AND NOT ram/RS(2) AND NOT BACTr)); FDCPE_ram/RefDone: FDCPE port map (ram/RefDone,ram/RefDone_D,FCLK,'0','0'); ram/RefDone_D <= ((RefReq AND ram/RefDone) OR (RefReq AND ram/RS(2))); Register Legend: FDCPE (Q,D,C,CLR,PRE,CE); FTCPE (Q,D,C,CLR,PRE,CE); LDCP (Q,D,G,CLR,PRE); ****************************** Device Pin Out ***************************** Device : XC95144XL-10-TQ100 -------------------------------------------------- /100 98 96 94 92 90 88 86 84 82 80 78 76 \ | 99 97 95 93 91 89 87 85 83 81 79 77 | | 1 75 | | 2 74 | | 3 73 | | 4 72 | | 5 71 | | 6 70 | | 7 69 | | 8 68 | | 9 67 | | 10 66 | | 11 65 | | 12 64 | | 13 XC95144XL-10-TQ100 63 | | 14 62 | | 15 61 | | 16 60 | | 17 59 | | 18 58 | | 19 57 | | 20 56 | | 21 55 | | 22 54 | | 23 53 | | 24 52 | | 25 51 | | 27 29 31 33 35 37 39 41 43 45 47 49 | \26 28 30 32 34 36 38 40 42 44 46 48 50 / -------------------------------------------------- Pin Signal Pin Signal No. Name No. Name 1 KPR 51 VCC 2 A_FSB<5> 52 RA<7> 3 A_FSB<6> 53 RA<0> 4 A_FSB<7> 54 RA<8> 5 VCC 55 RA<10> 6 A_FSB<8> 56 RA<9> 7 A_FSB<9> 57 VCC 8 A_FSB<10> 58 MCKE 9 A_FSB<11> 59 RnW_IOB 10 A_FSB<12> 60 GA<23> 11 A_FSB<13> 61 GA<22> 12 A_FSB<14> 62 GND 13 A_FSB<15> 63 RA<11> 14 A_FSB<16> 64 nRAS 15 A_FSB<17> 65 nRAMLWE 16 A_FSB<18> 66 nRAMUWE 17 A_FSB<19> 67 KPR 18 A_FSB<20> 68 KPR 19 A_FSB<21> 69 GND 20 A_FSB<22> 70 nBERR_FSB 21 GND 71 KPR 22 C16M 72 nBR_IOB 23 C8M 73 KPR 24 A_FSB<23> 74 nVMA_IOB 25 E 75 GND 26 VCC 76 nBERR_IOB 27 FCLK 77 nVPA_IOB 28 nDTACK_FSB 78 nDTACK_IOB 29 nWE_FSB 79 nLDS_IOB 30 nLDS_FSB 80 nUDS_IOB 31 GND 81 nAS_IOB 32 nAS_FSB 82 nADoutLE1 33 nUDS_FSB 83 TDO 34 nROMWE 84 GND 35 nROMOE 85 nADoutLE0 36 nCAS 86 nDinLE 37 nOE 87 nAoutOE 38 VCC 88 VCC 39 KPR 89 nDoutOE 40 RA<4> 90 nDinOE 41 RA<3> 91 nRES 42 RA<5> 92 nIPL2 43 RA<2> 93 nVPA_FSB 44 GND 94 A_FSB<1> 45 TDI 95 A_FSB<2> 46 RA<6> 96 A_FSB<3> 47 TMS 97 A_FSB<4> 48 TCK 98 VCC 49 KPR 99 KPR 50 RA<1> 100 GND Legend : NC = Not Connected, unbonded pin PGND = Unused I/O configured as additional Ground pin TIE = Unused I/O floating -- must tie to VCC, GND or other signal KPR = Unused I/O with weak keeper (leave unconnected) VCC = Dedicated Power Pin GND = Dedicated Ground Pin TDI = Test Data In, JTAG pin TDO = Test Data Out, JTAG pin TCK = Test Clock, JTAG pin TMS = Test Mode Select, JTAG pin PROHIBITED = User reserved pin **************************** Compiler Options **************************** Following is a list of all global compiler options used by the fitter run. Device(s) Specified : xc95144xl-10-TQ100 Optimization Method : SPEED Multi-Level Logic Optimization : ON Ignore Timing Specifications : OFF Default Register Power Up Value : LOW Keep User Location Constraints : ON What-You-See-Is-What-You-Get : OFF Exhaustive Fitting : OFF Keep Unused Inputs : OFF Slew Rate : FAST Power Mode : STD Ground on Unused IOs : OFF Set I/O Pin Termination : KEEPER Global Clock Optimization : ON Global Set/Reset Optimization : ON Global Ouput Enable Optimization : ON Input Limit : 54 Pterm Limit : 25