Warp-SE/cpld/XC95144XL/WarpSE_html/fit/ascii.htm

1463 lines
77 KiB
HTML
Raw Blame History

This file contains invisible Unicode characters

This file contains invisible Unicode characters that are indistinguishable to humans but may be processed differently by a computer. If you think that this is intentional, you can safely ignore this warning. Use the Escape button to reveal them.

<html><body>
<pre>
cpldfit: version P.20131013 Xilinx Inc.
Fitter Report
Design Name: WarpSE Date: 4- 1-2023, 4:45AM
Device Used: XC95144XL-10-TQ100
Fitting Status: Successful
************************* Mapped Resource Summary **************************
Macrocells Product Terms Function Block Registers Pins
Used/Tot Used/Tot Inps Used/Tot Used/Tot Used/Tot
114/144 ( 79%) 288 /720 ( 40%) 194/432 ( 45%) 88 /144 ( 61%) 71 /81 ( 88%)
** Function Block Resources **
Function Mcells FB Inps Pterms IO
Block Used/Tot Used/Tot Used/Tot Used/Tot
FB1 17/18 20/54 24/90 11/11*
FB2 0/18 0/54 0/90 8/10
FB3 10/18 30/54 49/90 10/10*
FB4 18/18* 30/54 34/90 10/10*
FB5 18/18* 30/54 59/90 8/10
FB6 18/18* 28/54 55/90 10/10*
FB7 15/18 30/54 27/90 8/10
FB8 18/18* 26/54 40/90 6/10
----- ----- ----- -----
114/144 194/432 288/720 71/81
* - Resource is exhausted
** Global Control Resources **
Signal 'C16M' mapped onto global clock net GCK1.
Signal 'C8M' mapped onto global clock net GCK2.
Signal 'FCLK' mapped onto global clock net GCK3.
Global output enable net(s) unused.
Global set/reset net(s) unused.
** Pin Resources **
Signal Type Required Mapped | Pin Type Used Total
------------------------------------|------------------------------------
Input : 32 32 | I/O : 65 73
Output : 35 35 | GCK/IO : 3 3
Bidirectional : 1 1 | GTS/IO : 3 4
GCK : 3 3 | GSR/IO : 0 1
GTS : 0 0 |
GSR : 0 0 |
---- ----
Total 71 71
** Power Data **
There are 114 macrocells in high performance mode (MCHP).
There are 0 macrocells in low power mode (MCLP).
End of Mapped Resource Summary
************************** Errors and Warnings ***************************
WARNING:Cpld - Unable to retrieve the path to the iSE Project Repository. Will
use the default filename of 'WarpSE.ise'.
INFO:Cpld - Inferring BUFG constraint for signal 'C16M' based upon the LOC
constraint 'P22'. It is recommended that you declare this BUFG explicitedly
in your design. Note that for certain device families the output of a BUFG
constraint can not drive a gated clock, and the BUFG constraint will be
ignored.
INFO:Cpld - Inferring BUFG constraint for signal 'C8M' based upon the LOC
constraint 'P23'. It is recommended that you declare this BUFG explicitedly
in your design. Note that for certain device families the output of a BUFG
constraint can not drive a gated clock, and the BUFG constraint will be
ignored.
INFO:Cpld - Inferring BUFG constraint for signal 'FCLK' based upon the LOC
constraint 'P27'. It is recommended that you declare this BUFG explicitedly
in your design. Note that for certain device families the output of a BUFG
constraint can not drive a gated clock, and the BUFG constraint will be
ignored.
WARNING:Cpld:1007 - Removing unused input(s) 'SW<1>'. The input(s) are unused
after optimization. Please verify functionality via simulation.
WARNING:Cpld:1007 - Removing unused input(s) 'SW<2>'. The input(s) are unused
after optimization. Please verify functionality via simulation.
WARNING:Cpld:1007 - Removing unused input(s) 'SW<3>'. The input(s) are unused
after optimization. Please verify functionality via simulation.
WARNING:Cpld:1007 - Removing unused input(s) 'nBG_IOB'. The input(s) are unused
after optimization. Please verify functionality via simulation.
************************* Summary of Mapped Logic ************************
** 36 Outputs **
Signal Total Total Loc Pin Pin Pin Pwr Slew Reg Init
Name Pts Inps No. Type Use Mode Rate State
nDTACK_FSB 16 26 FB3_9 28 I/O O STD FAST RESET
nROMWE 1 2 FB3_17 34 I/O O STD FAST
nAoutOE 2 4 FB4_2 87 I/O O STD FAST SET
nDoutOE 1 2 FB4_5 89 I/O O STD FAST
nDinOE 4 7 FB4_6 90 I/O O STD FAST
nRES 1 1 FB4_8 91 I/O I/O STD FAST
nVPA_FSB 1 2 FB4_11 93 I/O O STD FAST
nROMCS 2 5 FB5_2 35 I/O O STD FAST
nCAS 1 1 FB5_5 36 I/O O STD FAST RESET
nOE 1 2 FB5_6 37 I/O O STD FAST
RA<4> 2 3 FB5_9 40 I/O O STD FAST
RA<3> 2 3 FB5_11 41 I/O O STD FAST
RA<5> 2 3 FB5_12 42 I/O O STD FAST
RA<2> 2 3 FB5_14 43 I/O O STD FAST
RA<6> 2 3 FB5_15 46 I/O O STD FAST
nVMA_IOB 3 9 FB6_2 74 I/O O STD FAST RESET
nLDS_IOB 4 6 FB6_9 79 I/O O STD FAST RESET
nUDS_IOB 4 6 FB6_11 80 I/O O STD FAST RESET
nAS_IOB 3 4 FB6_12 81 I/O O STD FAST RESET
nADoutLE1 2 3 FB6_14 82 I/O O STD FAST SET
nADoutLE0 1 2 FB6_15 85 I/O O STD FAST
nDinLE 1 2 FB6_17 86 I/O O STD FAST RESET
RA<1> 2 3 FB7_2 50 I/O O STD FAST
RA<7> 2 3 FB7_5 52 I/O O STD FAST
RA<0> 2 3 FB7_6 53 I/O O STD FAST
RA<8> 1 1 FB7_8 54 I/O O STD FAST
RA<10> 1 1 FB7_9 55 I/O O STD FAST
RA<9> 2 3 FB7_11 56 I/O O STD FAST
C25MEN 0 0 FB7_12 58 I/O O STD FAST
C20MEN 0 0 FB7_14 59 I/O O STD FAST
RA<11> 1 1 FB8_2 63 I/O O STD FAST
nRAS 1 2 FB8_5 64 I/O O STD FAST SET
nRAMLWE 1 4 FB8_6 65 I/O O STD FAST
nRAMUWE 1 4 FB8_8 66 I/O O STD FAST
nBERR_FSB 1 2 FB8_12 70 I/O O STD FAST
nBR_IOB 2 4 FB8_15 72 I/O O STD FAST RESET
** 78 Buried Nodes **
Signal Total Total Loc Pwr Reg Init
Name Pts Inps Mode State
ram/RegUrgSync 1 1 FB1_2 STD RESET
ram/RefReqSync 1 1 FB1_3 STD RESET
iobs/IODTACKr 1 1 FB1_4 STD RESET
iobm/VPAr 1 1 FB1_5 STD RESET
iobm/RESrf 1 1 FB1_6 STD RESET
iobm/IOREQr 1 1 FB1_7 STD RESET
iobm/Er2 1 1 FB1_8 STD RESET
iobm/Er 1 1 FB1_9 STD RESET
iobm/DTACKrf 1 1 FB1_10 STD RESET
iobm/BERRrf 1 1 FB1_11 STD RESET
cnt/nIPL2r 1 1 FB1_12 STD RESET
cnt/Er<0> 1 1 FB1_13 STD RESET
ALE0S 1 1 FB1_14 STD RESET
iobm/IOS_FSM_FFd1 2 3 FB1_15 STD RESET
cnt/TimerTC 2 6 FB1_16 STD RESET
RefReq 2 5 FB1_17 STD RESET
RefUrg 5 7 FB1_18 STD RESET
fsb/VPA 10 24 FB3_1 STD RESET
ram/BACTr 1 2 FB3_10 STD RESET
iobs/IOACTr 1 1 FB3_11 STD RESET
fsb/ASrf 1 1 FB3_12 STD RESET
cs/ODCSr 2 6 FB3_13 STD RESET
$OpTx$$OpTx$FX_DC$48_INV$124 2 7 FB3_14 STD
iobs/DTACKEN 6 12 FB3_15 STD RESET
fsb/Ready1r 9 13 FB3_16 STD RESET
cnt/INITS_FSM_FFd1 1 7 FB4_1 STD RESET
cnt/LTimer<9> 2 12 FB4_3 STD RESET
cnt/LTimer<8> 2 11 FB4_4 STD RESET
cnt/LTimer<7> 2 10 FB4_7 STD RESET
cnt/LTimer<6> 2 9 FB4_9 STD RESET
cnt/LTimer<5> 2 8 FB4_10 STD RESET
cnt/LTimer<4> 2 7 FB4_12 STD RESET
cnt/LTimer<3> 2 6 FB4_13 STD RESET
cnt/LTimer<2> 2 5 FB4_14 STD RESET
cnt/LTimer<1> 2 4 FB4_15 STD RESET
cnt/LTimer<11> 2 14 FB4_16 STD RESET
cnt/LTimer<10> 2 13 FB4_17 STD RESET
cnt/INITS_FSM_FFd2 2 6 FB4_18 STD RESET
iobs/Clear1 1 2 FB5_1 STD RESET
iobs/TS_FSM_FFd1 2 3 FB5_3 STD RESET
Signal Total Total Loc Pwr Reg Init
Name Pts Inps Mode State
IOU0 3 5 FB5_4 STD RESET
IOL0 3 5 FB5_7 STD RESET
iobs/Load1 4 9 FB5_8 STD RESET
iobs/IORW1 4 10 FB5_10 STD RESET
iobs/TS_FSM_FFd2 5 12 FB5_13 STD RESET
IOREQ 5 12 FB5_16 STD RESET
iobs/Sent 9 12 FB5_17 STD RESET
IORW0 9 14 FB5_18 STD RESET
iobm/ETACK 1 6 FB6_1 STD RESET
ALE0M 2 4 FB6_3 STD RESET
iobm/IOS_FSM_FFd3 3 6 FB6_4 STD RESET
iobm/ES<3> 3 6 FB6_5 STD RESET
iobm/ES<1> 3 4 FB6_6 STD RESET
iobm/ES<0> 3 7 FB6_7 STD RESET
iobm/DoutOE 3 6 FB6_8 STD RESET
iobm/IOS_FSM_FFd2 4 8 FB6_10 STD RESET
iobm/ES<4> 4 7 FB6_13 STD RESET
iobm/ES<2> 5 7 FB6_16 STD RESET
IOACT 6 9 FB6_18 STD RESET
cnt/LTimer<0> 1 3 FB7_7 STD RESET
cnt/Er<1> 1 1 FB7_10 STD RESET
cnt/Timer<0> 2 4 FB7_13 STD RESET
cnt/LTimerTC 2 16 FB7_15 STD RESET
cnt/LTimer<12> 2 15 FB7_16 STD RESET
cnt/Timer<1> 4 5 FB7_17 STD RESET
cnt/Timer<2> 5 6 FB7_18 STD RESET
ram/RefUrg 1 2 FB8_1 STD RESET
ram/RefReq 1 2 FB8_3 STD RESET
ram/RS_FSM_FFd1 1 2 FB8_4 STD RESET
nRESout 1 2 FB8_7 STD RESET
ram/RefDone 2 4 FB8_9 STD RESET
iobs/IOU1 2 2 FB8_10 STD RESET
iobs/IOL1 2 2 FB8_11 STD RESET
cs/nOverlay 2 5 FB8_13 STD RESET
ram/RS_FSM_FFd3 3 6 FB8_14 STD RESET
ram/RS_FSM_FFd2 5 8 FB8_16 STD RESET
ram/RASEL 6 8 FB8_17 STD RESET
ram/RAMEN 7 9 FB8_18 STD RESET
** 35 Inputs **
Signal Loc Pin Pin Pin
Name No. Type Use
A_FSB<13> FB1_2 11 I/O I
A_FSB<14> FB1_3 12 I/O I
A_FSB<15> FB1_5 13 I/O I
A_FSB<16> FB1_6 14 I/O I
A_FSB<17> FB1_8 15 I/O I
A_FSB<18> FB1_9 16 I/O I
A_FSB<19> FB1_11 17 I/O I
A_FSB<20> FB1_12 18 I/O I
A_FSB<21> FB1_14 19 I/O I
A_FSB<22> FB1_15 20 I/O I
C16M FB1_17 22 GCK/I/O GCK
A_FSB<5> FB2_6 2 GTS/I/O I
A_FSB<6> FB2_8 3 GTS/I/O I
A_FSB<7> FB2_9 4 GTS/I/O I
A_FSB<8> FB2_11 6 I/O I
A_FSB<9> FB2_12 7 I/O I
A_FSB<10> FB2_14 8 I/O I
A_FSB<11> FB2_15 9 I/O I
A_FSB<12> FB2_17 10 I/O I
C8M FB3_2 23 GCK/I/O GCK/I
A_FSB<23> FB3_5 24 I/O I
E FB3_6 25 I/O I
FCLK FB3_8 27 GCK/I/O GCK
nWE_FSB FB3_11 29 I/O I
nLDS_FSB FB3_12 30 I/O I
nAS_FSB FB3_14 32 I/O I
nUDS_FSB FB3_15 33 I/O I
nIPL2 FB4_9 92 I/O I
A_FSB<1> FB4_12 94 I/O I
A_FSB<2> FB4_14 95 I/O I
A_FSB<3> FB4_15 96 I/O I
A_FSB<4> FB4_17 97 I/O I
nBERR_IOB FB6_5 76 I/O I
nVPA_IOB FB6_6 77 I/O I
nDTACK_IOB FB6_8 78 I/O I
Legend:
Pin No. - ~ - User Assigned
************************** Function Block Details ************************
Legend:
Total Pt - Total product terms used by the macrocell signal
Imp Pt - Product terms imported from other macrocells
Exp Pt - Product terms exported to other macrocells
in direction shown
Unused Pt - Unused local product terms remaining in macrocell
Loc - Location where logic was mapped in device
Pin Type/Use - I - Input GCK - Global Clock
O - Output GTS - Global Output Enable
(b) - Buried macrocell GSR - Global Set/Reset
X - Signal used as input to the macrocell logic.
Pin No. - ~ - User Assigned
*********************************** FB1 ***********************************
Number of function block inputs used/remaining: 20/34
Number of signals used by logic mapping into function block: 20
Signal Total Imp Exp Unused Loc Pin Pin Pin
Name Pt Pt Pt Pt # Type Use
(unused) 0 0 0 5 FB1_1 (b)
ram/RegUrgSync 1 0 0 4 FB1_2 11 I/O I
ram/RefReqSync 1 0 0 4 FB1_3 12 I/O I
iobs/IODTACKr 1 0 0 4 FB1_4 (b) (b)
iobm/VPAr 1 0 0 4 FB1_5 13 I/O I
iobm/RESrf 1 0 0 4 FB1_6 14 I/O I
iobm/IOREQr 1 0 0 4 FB1_7 (b) (b)
iobm/Er2 1 0 0 4 FB1_8 15 I/O I
iobm/Er 1 0 0 4 FB1_9 16 I/O I
iobm/DTACKrf 1 0 0 4 FB1_10 (b) (b)
iobm/BERRrf 1 0 0 4 FB1_11 17 I/O I
cnt/nIPL2r 1 0 0 4 FB1_12 18 I/O I
cnt/Er<0> 1 0 0 4 FB1_13 (b) (b)
ALE0S 1 0 0 4 FB1_14 19 I/O I
iobm/IOS_FSM_FFd1 2 0 0 3 FB1_15 20 I/O I
cnt/TimerTC 2 0 0 3 FB1_16 (b) (b)
RefReq 2 0 0 3 FB1_17 22 GCK/I/O GCK
RefUrg 5 0 0 0 FB1_18 (b) (b)
Signals Used by Logic in Function Block
1: E 8: cnt/Timer<0> 15: iobm/IOS_FSM_FFd3
2: IOREQ 9: cnt/Timer<1> 16: iobs/TS_FSM_FFd2
3: nRES.PIN 10: cnt/Timer<2> 17: nBERR_IOB
4: RefReq 11: cnt/TimerTC 18: nDTACK_IOB
5: RefUrg 12: iobm/Er 19: nIPL2
6: cnt/Er<0> 13: iobm/IOS_FSM_FFd1 20: nVPA_IOB
7: cnt/Er<1> 14: iobm/IOS_FSM_FFd2
Signal 1 2 3 4 FB
Name 0----+----0----+----0----+----0----+----0 Inputs
ram/RegUrgSync ....X................................... 1
ram/RefReqSync ...X.................................... 1
iobs/IODTACKr .................X...................... 1
iobm/VPAr ...................X.................... 1
iobm/RESrf ..X..................................... 1
iobm/IOREQr .X...................................... 1
iobm/Er2 ...........X............................ 1
iobm/Er X....................................... 1
iobm/DTACKrf .................X...................... 1
iobm/BERRrf ................X....................... 1
cnt/nIPL2r ..................X..................... 1
cnt/Er<0> X....................................... 1
ALE0S ...............X........................ 1
iobm/IOS_FSM_FFd1 ............XXX......................... 3
cnt/TimerTC ....XXXXXX.............................. 6
RefReq ....XXX.XX.............................. 5
RefUrg ....XXXXXXX............................. 7
0----+----1----+----2----+----3----+----4
0 0 0 0
*********************************** FB2 ***********************************
Number of function block inputs used/remaining: 0/54
Number of signals used by logic mapping into function block: 0
Signal Total Imp Exp Unused Loc Pin Pin Pin
Name Pt Pt Pt Pt # Type Use
(unused) 0 0 0 5 FB2_1 (b)
(unused) 0 0 0 5 FB2_2 99 GSR/I/O
(unused) 0 0 0 5 FB2_3 (b)
(unused) 0 0 0 5 FB2_4 (b)
(unused) 0 0 0 5 FB2_5 1 GTS/I/O
(unused) 0 0 0 5 FB2_6 2 GTS/I/O I
(unused) 0 0 0 5 FB2_7 (b)
(unused) 0 0 0 5 FB2_8 3 GTS/I/O I
(unused) 0 0 0 5 FB2_9 4 GTS/I/O I
(unused) 0 0 0 5 FB2_10 (b)
(unused) 0 0 0 5 FB2_11 6 I/O I
(unused) 0 0 0 5 FB2_12 7 I/O I
(unused) 0 0 0 5 FB2_13 (b)
(unused) 0 0 0 5 FB2_14 8 I/O I
(unused) 0 0 0 5 FB2_15 9 I/O I
(unused) 0 0 0 5 FB2_16 (b)
(unused) 0 0 0 5 FB2_17 10 I/O I
(unused) 0 0 0 5 FB2_18 (b)
*********************************** FB3 ***********************************
Number of function block inputs used/remaining: 30/24
Number of signals used by logic mapping into function block: 30
Signal Total Imp Exp Unused Loc Pin Pin Pin
Name Pt Pt Pt Pt # Type Use
fsb/VPA 10 5<- 0 0 FB3_1 (b) (b)
(unused) 0 0 0 5 FB3_2 23 GCK/I/O GCK/I
(unused) 0 0 0 5 FB3_3 (b)
(unused) 0 0 0 5 FB3_4 (b)
(unused) 0 0 0 5 FB3_5 24 I/O I
(unused) 0 0 0 5 FB3_6 25 I/O I
(unused) 0 0 \/1 4 FB3_7 (b) (b)
(unused) 0 0 \/5 0 FB3_8 27 GCK/I/O GCK
nDTACK_FSB 16 11<- 0 0 FB3_9 28 I/O O
ram/BACTr 1 1<- /\5 0 FB3_10 (b) (b)
iobs/IOACTr 1 0 /\1 3 FB3_11 29 I/O I
fsb/ASrf 1 0 0 4 FB3_12 30 I/O I
cs/ODCSr 2 0 0 3 FB3_13 (b) (b)
$OpTx$$OpTx$FX_DC$48_INV$124
2 0 \/1 2 FB3_14 32 I/O I
iobs/DTACKEN 6 1<- 0 0 FB3_15 33 I/O I
fsb/Ready1r 9 4<- 0 0 FB3_16 (b) (b)
nROMWE 1 0 /\4 0 FB3_17 34 I/O O
(unused) 0 0 \/5 0 FB3_18 (b) (b)
Signals Used by Logic in Function Block
1: $OpTx$$OpTx$FX_DC$48_INV$124 11: A_FSB<19> 21: fsb/Ready1r
2: A_FSB<10> 12: A_FSB<20> 22: fsb/VPA
3: A_FSB<11> 13: A_FSB<21> 23: iobs/DTACKEN
4: A_FSB<12> 14: A_FSB<22> 24: iobs/IOACTr
5: A_FSB<13> 15: A_FSB<23> 25: iobs/IODTACKr
6: A_FSB<14> 16: A_FSB<8> 26: iobs/Sent
7: A_FSB<15> 17: A_FSB<9> 27: nADoutLE1
8: A_FSB<16> 18: IOACT 28: nAS_FSB
9: A_FSB<17> 19: cs/nOverlay 29: nDTACK_FSB
10: A_FSB<18> 20: fsb/ASrf 30: nWE_FSB
Signal 1 2 3 4 FB
Name 0----+----0----+----0----+----0----+----0 Inputs
fsb/VPA XXXXXXXXXXXXXXXXXX.XXXX.X..X............ 24
nDTACK_FSB .XXXXXXXXXXXXXXXXXXXX.X.X.XXXX.......... 26
ram/BACTr ...................X.......X............ 2
iobs/IOACTr .................X...................... 1
fsb/ASrf ...........................X............ 1
cs/ODCSr ...........XXXX....X.......X............ 6
$OpTx$$OpTx$FX_DC$48_INV$124
...........XXXX...X.......X..X.......... 7
iobs/DTACKEN ...........XXXX...XX..XX.XXX.X.......... 12
fsb/Ready1r ...........XXXX..XXXX.X.X.XX.X.......... 13
nROMWE ...........................X.X.......... 2
0----+----1----+----2----+----3----+----4
0 0 0 0
*********************************** FB4 ***********************************
Number of function block inputs used/remaining: 30/24
Number of signals used by logic mapping into function block: 30
Signal Total Imp Exp Unused Loc Pin Pin Pin
Name Pt Pt Pt Pt # Type Use
cnt/INITS_FSM_FFd1 1 0 0 4 FB4_1 (b) (b)
nAoutOE 2 0 0 3 FB4_2 87 I/O O
cnt/LTimer<9> 2 0 0 3 FB4_3 (b) (b)
cnt/LTimer<8> 2 0 0 3 FB4_4 (b) (b)
nDoutOE 1 0 0 4 FB4_5 89 I/O O
nDinOE 4 0 0 1 FB4_6 90 I/O O
cnt/LTimer<7> 2 0 0 3 FB4_7 (b) (b)
nRES 1 0 0 4 FB4_8 91 I/O I/O
cnt/LTimer<6> 2 0 0 3 FB4_9 92 I/O I
cnt/LTimer<5> 2 0 0 3 FB4_10 (b) (b)
nVPA_FSB 1 0 0 4 FB4_11 93 I/O O
cnt/LTimer<4> 2 0 0 3 FB4_12 94 I/O I
cnt/LTimer<3> 2 0 0 3 FB4_13 (b) (b)
cnt/LTimer<2> 2 0 0 3 FB4_14 95 I/O I
cnt/LTimer<1> 2 0 0 3 FB4_15 96 I/O I
cnt/LTimer<11> 2 0 0 3 FB4_16 (b) (b)
cnt/LTimer<10> 2 0 0 3 FB4_17 97 I/O I
cnt/INITS_FSM_FFd2 2 0 0 3 FB4_18 (b) (b)
Signals Used by Logic in Function Block
1: A_FSB<20> 11: cnt/LTimer<1> 21: cnt/TimerTC
2: A_FSB<21> 12: cnt/LTimer<2> 22: cnt/nIPL2r
3: A_FSB<22> 13: cnt/LTimer<3> 23: cs/nOverlay
4: A_FSB<23> 14: cnt/LTimer<4> 24: fsb/VPA
5: cnt/Er<0> 15: cnt/LTimer<5> 25: iobm/DoutOE
6: cnt/Er<1> 16: cnt/LTimer<6> 26: nAS_FSB
7: cnt/INITS_FSM_FFd1 17: cnt/LTimer<7> 27: nAoutOE
8: cnt/INITS_FSM_FFd2 18: cnt/LTimer<8> 28: nBR_IOB
9: cnt/LTimer<0> 19: cnt/LTimer<9> 29: nRESout
10: cnt/LTimer<10> 20: cnt/LTimerTC 30: nWE_FSB
Signal 1 2 3 4 FB
Name 0----+----0----+----0----+----0----+----0 Inputs
cnt/INITS_FSM_FFd1 ....XXXX...........XXX.................. 7
nAoutOE ......XX..................XX............ 4
cnt/LTimer<9> ....XX..X.XXXXXXXX..X................... 12
cnt/LTimer<8> ....XX..X.XXXXXXX...X................... 11
nDoutOE ........................X.X............. 2
nDinOE XXXX..................X..X...X.......... 7
cnt/LTimer<7> ....XX..X.XXXXXX....X................... 10
nRES ............................X........... 1
cnt/LTimer<6> ....XX..X.XXXXX.....X................... 9
cnt/LTimer<5> ....XX..X.XXXX......X................... 8
nVPA_FSB .......................X.X.............. 2
cnt/LTimer<4> ....XX..X.XXX.......X................... 7
cnt/LTimer<3> ....XX..X.XX........X................... 6
cnt/LTimer<2> ....XX..X.X.........X................... 5
cnt/LTimer<1> ....XX..X...........X................... 4
cnt/LTimer<11> ....XX..XXXXXXXXXXX.X................... 14
cnt/LTimer<10> ....XX..X.XXXXXXXXX.X................... 13
cnt/INITS_FSM_FFd2 ....XXXX...........XX................... 6
0----+----1----+----2----+----3----+----4
0 0 0 0
*********************************** FB5 ***********************************
Number of function block inputs used/remaining: 30/24
Number of signals used by logic mapping into function block: 30
Signal Total Imp Exp Unused Loc Pin Pin Pin
Name Pt Pt Pt Pt # Type Use
iobs/Clear1 1 1<- /\5 0 FB5_1 (b) (b)
nROMCS 2 0 /\1 2 FB5_2 35 I/O O
iobs/TS_FSM_FFd1 2 0 0 3 FB5_3 (b) (b)
IOU0 3 0 0 2 FB5_4 (b) (b)
nCAS 1 0 0 4 FB5_5 36 I/O O
nOE 1 0 0 4 FB5_6 37 I/O O
IOL0 3 0 0 2 FB5_7 (b) (b)
iobs/Load1 4 0 0 1 FB5_8 39 I/O (b)
RA<4> 2 0 0 3 FB5_9 40 I/O O
iobs/IORW1 4 0 0 1 FB5_10 (b) (b)
RA<3> 2 0 0 3 FB5_11 41 I/O O
RA<5> 2 0 0 3 FB5_12 42 I/O O
iobs/TS_FSM_FFd2 5 0 0 0 FB5_13 (b) (b)
RA<2> 2 0 0 3 FB5_14 43 I/O O
RA<6> 2 0 \/3 0 FB5_15 46 I/O O
IOREQ 5 3<- \/3 0 FB5_16 (b) (b)
iobs/Sent 9 4<- 0 0 FB5_17 49 I/O (b)
IORW0 9 5<- /\1 0 FB5_18 (b) (b)
Signals Used by Logic in Function Block
1: A_FSB<12> 11: A_FSB<4> 21: iobs/IOU1
2: A_FSB<13> 12: A_FSB<5> 22: iobs/Sent
3: A_FSB<14> 13: A_FSB<6> 23: iobs/TS_FSM_FFd1
4: A_FSB<15> 14: A_FSB<7> 24: iobs/TS_FSM_FFd2
5: A_FSB<16> 15: IORW0 25: nADoutLE1
6: A_FSB<20> 16: cs/nOverlay 26: nAS_FSB
7: A_FSB<21> 17: fsb/ASrf 27: nLDS_FSB
8: A_FSB<22> 18: iobs/IOACTr 28: nUDS_FSB
9: A_FSB<23> 19: iobs/IOL1 29: nWE_FSB
10: A_FSB<3> 20: iobs/IORW1 30: ram/RASEL
Signal 1 2 3 4 FB
Name 0----+----0----+----0----+----0----+----0 Inputs
iobs/Clear1 ......................XX................ 2
nROMCS .....XXXX......X........................ 5
iobs/TS_FSM_FFd1 .................X....XX................ 3
IOU0 ....................X.XXX..X............ 5
nCAS .............................X.......... 1
nOE .........................X..X........... 2
IOL0 ..................X...XXX.X............. 5
iobs/Load1 .......XX.......X....XXXXX..X........... 9
RA<4> ..X........X.................X.......... 3
iobs/IORW1 .......XX.......X..X.XXXXX..X........... 10
RA<3> .X........X..................X.......... 3
RA<5> ...X........X................X.......... 3
iobs/TS_FSM_FFd2 .....XXXX......XXX...XXXXX.............. 12
RA<2> X........X...................X.......... 3
RA<6> ....X........X...............X.......... 3
IOREQ .....XXXX......XXX...XXXXX.............. 12
iobs/Sent .....XXXX......XX....XXXXX..X........... 12
IORW0 .....XXXX.....XXX..X.XXXXX..X........... 14
0----+----1----+----2----+----3----+----4
0 0 0 0
*********************************** FB6 ***********************************
Number of function block inputs used/remaining: 28/26
Number of signals used by logic mapping into function block: 28
Signal Total Imp Exp Unused Loc Pin Pin Pin
Name Pt Pt Pt Pt # Type Use
iobm/ETACK 1 0 0 4 FB6_1 (b) (b)
nVMA_IOB 3 0 0 2 FB6_2 74 I/O O
ALE0M 2 0 0 3 FB6_3 (b) (b)
iobm/IOS_FSM_FFd3 3 0 0 2 FB6_4 (b) (b)
iobm/ES<3> 3 0 0 2 FB6_5 76 I/O I
iobm/ES<1> 3 0 0 2 FB6_6 77 I/O I
iobm/ES<0> 3 0 0 2 FB6_7 (b) (b)
iobm/DoutOE 3 0 0 2 FB6_8 78 I/O I
nLDS_IOB 4 0 0 1 FB6_9 79 I/O O
iobm/IOS_FSM_FFd2 4 0 0 1 FB6_10 (b) (b)
nUDS_IOB 4 0 0 1 FB6_11 80 I/O O
nAS_IOB 3 0 0 2 FB6_12 81 I/O O
iobm/ES<4> 4 0 0 1 FB6_13 (b) (b)
nADoutLE1 2 0 0 3 FB6_14 82 I/O O
nADoutLE0 1 0 0 4 FB6_15 85 I/O O
iobm/ES<2> 5 0 0 0 FB6_16 (b) (b)
nDinLE 1 0 \/1 3 FB6_17 86 I/O O
IOACT 6 1<- 0 0 FB6_18 (b) (b)
Signals Used by Logic in Function Block
1: ALE0M 11: iobm/ES<1> 20: iobm/IOS_FSM_FFd2
2: ALE0S 12: iobm/ES<2> 21: iobm/IOS_FSM_FFd3
3: C8M 13: iobm/ES<3> 22: iobm/RESrf
4: IOACT 14: iobm/ES<4> 23: iobm/VPAr
5: IOL0 15: iobm/ETACK 24: iobs/Clear1
6: IORW0 16: iobm/Er 25: iobs/Load1
7: IOU0 17: iobm/Er2 26: nADoutLE1
8: iobm/BERRrf 18: iobm/IOREQr 27: nAoutOE
9: iobm/DTACKrf 19: iobm/IOS_FSM_FFd1 28: nVMA_IOB
10: iobm/ES<0>
Signal 1 2 3 4 FB
Name 0----+----0----+----0----+----0----+----0 Inputs
iobm/ETACK .........XXXXX.............X............ 6
nVMA_IOB ...X.....XXXXX........X...XX............ 9
ALE0M .................XXXX................... 4
iobm/IOS_FSM_FFd3 ..X..............XXXX.....X............. 6
iobm/ES<3> .........XXXX..XX....................... 6
iobm/ES<1> .........XX....XX....................... 4
iobm/ES<0> .........XXXXX.XX....................... 7
iobm/DoutOE .....X...........XXXX.....X............. 6
nLDS_IOB ....XX............XXX.....X............. 6
iobm/IOS_FSM_FFd2 ..X....XX.....X...XXXX.................. 8
nUDS_IOB .....XX...........XXX.....X............. 6
nAS_IOB ..................XXX.....X............. 4
iobm/ES<4> .........XXXXX.XX....................... 7
nADoutLE1 .......................XXX.............. 3
nADoutLE0 XX...................................... 2
iobm/ES<2> .........XXXXX.XX....................... 7
nDinLE ..................XX.................... 2
IOACT ..X....XX.....X..XXXXX.................. 9
0----+----1----+----2----+----3----+----4
0 0 0 0
*********************************** FB7 ***********************************
Number of function block inputs used/remaining: 30/24
Number of signals used by logic mapping into function block: 30
Signal Total Imp Exp Unused Loc Pin Pin Pin
Name Pt Pt Pt Pt # Type Use
(unused) 0 0 0 5 FB7_1 (b)
RA<1> 2 0 0 3 FB7_2 50 I/O O
(unused) 0 0 0 5 FB7_3 (b)
(unused) 0 0 0 5 FB7_4 (b)
RA<7> 2 0 0 3 FB7_5 52 I/O O
RA<0> 2 0 0 3 FB7_6 53 I/O O
cnt/LTimer<0> 1 0 0 4 FB7_7 (b) (b)
RA<8> 1 0 0 4 FB7_8 54 I/O O
RA<10> 1 0 0 4 FB7_9 55 I/O O
cnt/Er<1> 1 0 0 4 FB7_10 (b) (b)
RA<9> 2 0 0 3 FB7_11 56 I/O O
C25MEN 0 0 0 5 FB7_12 58 I/O O
cnt/Timer<0> 2 0 0 3 FB7_13 (b) (b)
C20MEN 0 0 0 5 FB7_14 59 I/O O
cnt/LTimerTC 2 0 0 3 FB7_15 60 I/O (b)
cnt/LTimer<12> 2 0 0 3 FB7_16 (b) (b)
cnt/Timer<1> 4 0 0 1 FB7_17 61 I/O (b)
cnt/Timer<2> 5 0 0 0 FB7_18 (b) (b)
Signals Used by Logic in Function Block
1: A_FSB<10> 11: cnt/Er<0> 21: cnt/LTimer<5>
2: A_FSB<11> 12: cnt/Er<1> 22: cnt/LTimer<6>
3: A_FSB<17> 13: cnt/LTimer<0> 23: cnt/LTimer<7>
4: A_FSB<18> 14: cnt/LTimer<10> 24: cnt/LTimer<8>
5: A_FSB<19> 15: cnt/LTimer<11> 25: cnt/LTimer<9>
6: A_FSB<1> 16: cnt/LTimer<12> 26: cnt/Timer<0>
7: A_FSB<20> 17: cnt/LTimer<1> 27: cnt/Timer<1>
8: A_FSB<21> 18: cnt/LTimer<2> 28: cnt/Timer<2>
9: A_FSB<2> 19: cnt/LTimer<3> 29: cnt/TimerTC
10: A_FSB<8> 20: cnt/LTimer<4> 30: ram/RASEL
Signal 1 2 3 4 FB
Name 0----+----0----+----0----+----0----+----0 Inputs
RA<1> .X......X....................X.......... 3
RA<7> ..X......X...................X.......... 3
RA<0> X....X.......................X.......... 3
cnt/LTimer<0> ..........XX................X........... 3
RA<8> ...X.................................... 1
RA<10> .......X................................ 1
cnt/Er<1> ..........X............................. 1
RA<9> ....X.X......................X.......... 3
C25MEN ........................................ 0
cnt/Timer<0> ..........XX.............X..X........... 4
C20MEN ........................................ 0
cnt/LTimerTC ..........XXXXXXXXXXXXXXX...X........... 16
cnt/LTimer<12> ..........XXXXX.XXXXXXXXX...X........... 15
cnt/Timer<1> ..........XX.............XX.X........... 5
cnt/Timer<2> ..........XX.............XXXX........... 6
0----+----1----+----2----+----3----+----4
0 0 0 0
*********************************** FB8 ***********************************
Number of function block inputs used/remaining: 26/28
Number of signals used by logic mapping into function block: 26
Signal Total Imp Exp Unused Loc Pin Pin Pin
Name Pt Pt Pt Pt # Type Use
ram/RefUrg 1 0 /\2 2 FB8_1 (b) (b)
RA<11> 1 0 0 4 FB8_2 63 I/O O
ram/RefReq 1 0 0 4 FB8_3 (b) (b)
ram/RS_FSM_FFd1 1 0 0 4 FB8_4 (b) (b)
nRAS 1 0 0 4 FB8_5 64 I/O O
nRAMLWE 1 0 0 4 FB8_6 65 I/O O
nRESout 1 0 0 4 FB8_7 (b) (b)
nRAMUWE 1 0 0 4 FB8_8 66 I/O O
ram/RefDone 2 0 0 3 FB8_9 67 I/O (b)
iobs/IOU1 2 0 0 3 FB8_10 (b) (b)
iobs/IOL1 2 0 0 3 FB8_11 68 I/O (b)
nBERR_FSB 1 0 0 4 FB8_12 70 I/O O
cs/nOverlay 2 0 0 3 FB8_13 (b) (b)
ram/RS_FSM_FFd3 3 0 0 2 FB8_14 71 I/O (b)
nBR_IOB 2 0 \/1 2 FB8_15 72 I/O O
ram/RS_FSM_FFd2 5 1<- \/1 0 FB8_16 (b) (b)
ram/RASEL 6 1<- 0 0 FB8_17 73 I/O (b)
ram/RAMEN 7 2<- 0 0 FB8_18 (b) (b)
Signals Used by Logic in Function Block
1: A_FSB<19> 10: iobs/Load1 19: ram/RS_FSM_FFd1
2: nRES.PIN 11: nAS_FSB 20: ram/RS_FSM_FFd2
3: cnt/INITS_FSM_FFd1 12: nBERR_IOB 21: ram/RS_FSM_FFd3
4: cnt/INITS_FSM_FFd2 13: nBR_IOB 22: ram/RefDone
5: cnt/nIPL2r 14: nLDS_FSB 23: ram/RefReq
6: cs/ODCSr 15: nUDS_FSB 24: ram/RefReqSync
7: cs/nOverlay 16: nWE_FSB 25: ram/RefUrg
8: fsb/ASrf 17: ram/BACTr 26: ram/RegUrgSync
9: iobs/DTACKEN 18: ram/RAMEN
Signal 1 2 3 4 FB
Name 0----+----0----+----0----+----0----+----0 Inputs
ram/RefUrg .....................X...X.............. 2
RA<11> X....................................... 1
ram/RefReq .....................X.X................ 2
ram/RS_FSM_FFd1 ...................XX................... 2
nRAS ..................XX.................... 2
nRAMLWE ..........X..X.X.X...................... 4
nRESout ..XX.................................... 2
nRAMUWE ..........X...XX.X...................... 4
ram/RefDone ..................XX.X.X................ 4
iobs/IOU1 .........X....X......................... 2
iobs/IOL1 .........X...X.......................... 2
nBERR_FSB ........X..X............................ 2
cs/nOverlay .X...XXX..X............................. 5
ram/RS_FSM_FFd3 .......X..X.......XXX...X............... 6
nBR_IOB ..XXX.......X........................... 4
ram/RS_FSM_FFd2 .......X..X.....X.XXX.X.X............... 8
ram/RASEL .......X..X.....X.XXX.X.X............... 8
ram/RAMEN .......X..X.....XXXXX.X.X............... 9
0----+----1----+----2----+----3----+----4
0 0 0 0
******************************* Equations ********************************
********** Mapped Logic **********
$OpTx$$OpTx$FX_DC$48_INV$124 <= ((NOT A_FSB(23) AND NOT A_FSB(22) AND NOT nWE_FSB AND nADoutLE1)
OR (NOT A_FSB(23) AND A_FSB(22) AND NOT A_FSB(21) AND NOT A_FSB(20) AND
cs/nOverlay));
FDCPE_ALE0M: FDCPE port map (ALE0M,ALE0M_D,C16M,'0','0');
ALE0M_D <= ((iobm/IOS_FSM_FFd1 AND NOT iobm/IOS_FSM_FFd2)
OR (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd2 AND
NOT iobm/IOREQr));
FDCPE_ALE0S: FDCPE port map (ALE0S,iobs/TS_FSM_FFd2,FCLK,'0','0');
C20MEN <= '1';
C25MEN <= '1';
FDCPE_IOACT: FDCPE port map (IOACT,IOACT_D,C16M,'0','0');
IOACT_D <= ((iobm/IOS_FSM_FFd2 AND NOT iobm/BERRrf AND NOT iobm/DTACKrf AND
NOT iobm/ETACK AND NOT iobm/RESrf)
OR (iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd1)
OR (NOT iobm/IOS_FSM_FFd1 AND iobm/IOS_FSM_FFd2)
OR (NOT iobm/IOS_FSM_FFd1 AND iobm/IOREQr)
OR (NOT C8M AND iobm/IOS_FSM_FFd3 AND iobm/IOS_FSM_FFd2)
OR (NOT iobm/IOS_FSM_FFd3 AND iobm/IOS_FSM_FFd2 AND
NOT iobm/DTACKrf));
FDCPE_IOL0: FDCPE port map (IOL0,IOL0_D,FCLK,'0','0',IOL0_CE);
IOL0_D <= ((NOT nLDS_FSB AND nADoutLE1)
OR (iobs/IOL1 AND NOT nADoutLE1));
IOL0_CE <= (iobs/TS_FSM_FFd2 AND NOT iobs/TS_FSM_FFd1);
FDCPE_IOREQ: FDCPE port map (IOREQ,IOREQ_D,FCLK,'0','0');
IOREQ_D <= ((iobs/Sent AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
OR (nAS_FSB AND NOT iobs/TS_FSM_FFd2 AND NOT fsb/ASrf AND
nADoutLE1)
OR (NOT A_FSB(23) AND A_FSB(22) AND NOT A_FSB(21) AND NOT A_FSB(20) AND
cs/nOverlay AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
OR (NOT iobs/TS_FSM_FFd2 AND iobs/TS_FSM_FFd1)
OR (iobs/TS_FSM_FFd1 AND iobs/IOACTr));
FTCPE_IORW0: FTCPE port map (IORW0,IORW0_T,FCLK,'0','0');
IORW0_T <= ((iobs/TS_FSM_FFd2)
OR (iobs/TS_FSM_FFd1)
OR (nWE_FSB AND IORW0 AND nADoutLE1)
OR (NOT nWE_FSB AND NOT IORW0 AND nADoutLE1)
OR (IORW0 AND iobs/IORW1 AND NOT nADoutLE1)
OR (NOT IORW0 AND NOT iobs/IORW1 AND NOT nADoutLE1)
OR (NOT A_FSB(23) AND A_FSB(22) AND NOT A_FSB(21) AND NOT A_FSB(20) AND
cs/nOverlay AND nADoutLE1)
OR (iobs/Sent AND nADoutLE1)
OR (nAS_FSB AND NOT fsb/ASrf AND nADoutLE1));
FDCPE_IOU0: FDCPE port map (IOU0,IOU0_D,FCLK,'0','0',IOU0_CE);
IOU0_D <= ((NOT nUDS_FSB AND nADoutLE1)
OR (iobs/IOU1 AND NOT nADoutLE1));
IOU0_CE <= (iobs/TS_FSM_FFd2 AND NOT iobs/TS_FSM_FFd1);
RA(0) <= ((A_FSB(10) AND NOT ram/RASEL)
OR (ram/RASEL AND A_FSB(1)));
RA(1) <= ((A_FSB(11) AND NOT ram/RASEL)
OR (ram/RASEL AND A_FSB(2)));
RA(2) <= ((A_FSB(12) AND NOT ram/RASEL)
OR (ram/RASEL AND A_FSB(3)));
RA(3) <= ((A_FSB(13) AND NOT ram/RASEL)
OR (ram/RASEL AND A_FSB(4)));
RA(4) <= ((A_FSB(14) AND NOT ram/RASEL)
OR (ram/RASEL AND A_FSB(5)));
RA(5) <= ((A_FSB(15) AND NOT ram/RASEL)
OR (ram/RASEL AND A_FSB(6)));
RA(6) <= ((A_FSB(16) AND NOT ram/RASEL)
OR (ram/RASEL AND A_FSB(7)));
RA(7) <= ((A_FSB(8) AND ram/RASEL)
OR (A_FSB(17) AND NOT ram/RASEL));
RA(8) <= A_FSB(18);
RA(9) <= ((A_FSB(20) AND ram/RASEL)
OR (A_FSB(19) AND NOT ram/RASEL));
RA(10) <= A_FSB(21);
RA(11) <= A_FSB(19);
FDCPE_RefReq: FDCPE port map (RefReq,RefReq_D,FCLK,'0','0',RefReq_CE);
RefReq_D <= (NOT RefUrg AND NOT cnt/Timer(1) AND NOT cnt/Timer(2));
RefReq_CE <= (NOT cnt/Er(0) AND cnt/Er(1));
FTCPE_RefUrg: FTCPE port map (RefUrg,RefUrg_T,FCLK,'0','0',RefUrg_CE);
RefUrg_T <= ((RefUrg AND cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1))
OR (cnt/Timer(0) AND cnt/Timer(1) AND cnt/Timer(2) AND
NOT cnt/TimerTC)
OR (cnt/Timer(0) AND cnt/Timer(1) AND cnt/Timer(2) AND
cnt/Er(0))
OR (cnt/Timer(0) AND cnt/Timer(1) AND cnt/Timer(2) AND
NOT cnt/Er(1)));
RefUrg_CE <= (NOT cnt/Er(0) AND cnt/Er(1));
FDCPE_cnt/Er0: FDCPE port map (cnt/Er(0),E,FCLK,'0','0');
FDCPE_cnt/Er1: FDCPE port map (cnt/Er(1),cnt/Er(0),FCLK,'0','0');
FTCPE_cnt/INITS_FSM_FFd1: FTCPE port map (cnt/INITS_FSM_FFd1,cnt/INITS_FSM_FFd1_T,FCLK,'0','0');
cnt/INITS_FSM_FFd1_T <= (cnt/TimerTC AND cnt/LTimerTC AND NOT cnt/INITS_FSM_FFd1 AND
cnt/INITS_FSM_FFd2 AND NOT cnt/Er(0) AND cnt/nIPL2r AND cnt/Er(1));
FTCPE_cnt/INITS_FSM_FFd2: FTCPE port map (cnt/INITS_FSM_FFd2,cnt/INITS_FSM_FFd2_T,FCLK,'0','0');
cnt/INITS_FSM_FFd2_T <= ((cnt/TimerTC AND cnt/LTimerTC AND cnt/INITS_FSM_FFd1 AND
cnt/INITS_FSM_FFd2 AND NOT cnt/Er(0) AND cnt/Er(1))
OR (cnt/TimerTC AND cnt/LTimerTC AND NOT cnt/INITS_FSM_FFd1 AND
NOT cnt/INITS_FSM_FFd2 AND NOT cnt/Er(0) AND cnt/Er(1)));
FTCPE_cnt/LTimer0: FTCPE port map (cnt/LTimer(0),'1',FCLK,'0','0',cnt/LTimer_CE(0));
cnt/LTimer_CE(0) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
FTCPE_cnt/LTimer1: FTCPE port map (cnt/LTimer(1),cnt/LTimer(0),FCLK,'0','0',cnt/LTimer_CE(1));
cnt/LTimer_CE(1) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
FTCPE_cnt/LTimer2: FTCPE port map (cnt/LTimer(2),cnt/LTimer_T(2),FCLK,'0','0',cnt/LTimer_CE(2));
cnt/LTimer_T(2) <= (cnt/LTimer(0) AND cnt/LTimer(1));
cnt/LTimer_CE(2) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
FTCPE_cnt/LTimer3: FTCPE port map (cnt/LTimer(3),cnt/LTimer_T(3),FCLK,'0','0',cnt/LTimer_CE(3));
cnt/LTimer_T(3) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2));
cnt/LTimer_CE(3) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
FTCPE_cnt/LTimer4: FTCPE port map (cnt/LTimer(4),cnt/LTimer_T(4),FCLK,'0','0',cnt/LTimer_CE(4));
cnt/LTimer_T(4) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND
cnt/LTimer(3));
cnt/LTimer_CE(4) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
FTCPE_cnt/LTimer5: FTCPE port map (cnt/LTimer(5),cnt/LTimer_T(5),FCLK,'0','0',cnt/LTimer_CE(5));
cnt/LTimer_T(5) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND
cnt/LTimer(3) AND cnt/LTimer(4));
cnt/LTimer_CE(5) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
FTCPE_cnt/LTimer6: FTCPE port map (cnt/LTimer(6),cnt/LTimer_T(6),FCLK,'0','0',cnt/LTimer_CE(6));
cnt/LTimer_T(6) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND
cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5));
cnt/LTimer_CE(6) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
FTCPE_cnt/LTimer7: FTCPE port map (cnt/LTimer(7),cnt/LTimer_T(7),FCLK,'0','0',cnt/LTimer_CE(7));
cnt/LTimer_T(7) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND
cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND cnt/LTimer(6));
cnt/LTimer_CE(7) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
FTCPE_cnt/LTimer8: FTCPE port map (cnt/LTimer(8),cnt/LTimer_T(8),FCLK,'0','0',cnt/LTimer_CE(8));
cnt/LTimer_T(8) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND
cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND cnt/LTimer(6) AND
cnt/LTimer(7));
cnt/LTimer_CE(8) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
FTCPE_cnt/LTimer9: FTCPE port map (cnt/LTimer(9),cnt/LTimer_T(9),FCLK,'0','0',cnt/LTimer_CE(9));
cnt/LTimer_T(9) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND
cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND cnt/LTimer(6) AND
cnt/LTimer(7) AND cnt/LTimer(8));
cnt/LTimer_CE(9) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
FTCPE_cnt/LTimer10: FTCPE port map (cnt/LTimer(10),cnt/LTimer_T(10),FCLK,'0','0',cnt/LTimer_CE(10));
cnt/LTimer_T(10) <= (cnt/LTimer(0) AND cnt/LTimer(1) AND cnt/LTimer(2) AND
cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND cnt/LTimer(6) AND
cnt/LTimer(7) AND cnt/LTimer(8) AND cnt/LTimer(9));
cnt/LTimer_CE(10) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
FTCPE_cnt/LTimer11: FTCPE port map (cnt/LTimer(11),cnt/LTimer_T(11),FCLK,'0','0',cnt/LTimer_CE(11));
cnt/LTimer_T(11) <= (cnt/LTimer(0) AND cnt/LTimer(10) AND cnt/LTimer(1) AND
cnt/LTimer(2) AND cnt/LTimer(3) AND cnt/LTimer(4) AND cnt/LTimer(5) AND
cnt/LTimer(6) AND cnt/LTimer(7) AND cnt/LTimer(8) AND cnt/LTimer(9));
cnt/LTimer_CE(11) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
FTCPE_cnt/LTimer12: FTCPE port map (cnt/LTimer(12),cnt/LTimer_T(12),FCLK,'0','0',cnt/LTimer_CE(12));
cnt/LTimer_T(12) <= (cnt/LTimer(0) AND cnt/LTimer(10) AND cnt/LTimer(11) AND
cnt/LTimer(1) AND cnt/LTimer(2) AND cnt/LTimer(3) AND cnt/LTimer(4) AND
cnt/LTimer(5) AND cnt/LTimer(6) AND cnt/LTimer(7) AND cnt/LTimer(8) AND
cnt/LTimer(9));
cnt/LTimer_CE(12) <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
FDCPE_cnt/LTimerTC: FDCPE port map (cnt/LTimerTC,cnt/LTimerTC_D,FCLK,'0','0',cnt/LTimerTC_CE);
cnt/LTimerTC_D <= (NOT cnt/LTimer(0) AND cnt/LTimer(10) AND cnt/LTimer(11) AND
cnt/LTimer(1) AND cnt/LTimer(2) AND cnt/LTimer(3) AND cnt/LTimer(4) AND
cnt/LTimer(5) AND cnt/LTimer(6) AND cnt/LTimer(7) AND cnt/LTimer(8) AND
cnt/LTimer(9) AND cnt/LTimer(12));
cnt/LTimerTC_CE <= (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1));
FTCPE_cnt/Timer0: FTCPE port map (cnt/Timer(0),cnt/Timer_T(0),FCLK,'0','0',cnt/Timer_CE(0));
cnt/Timer_T(0) <= (NOT cnt/Timer(0) AND cnt/TimerTC AND NOT cnt/Er(0) AND
cnt/Er(1));
cnt/Timer_CE(0) <= (NOT cnt/Er(0) AND cnt/Er(1));
FDCPE_cnt/Timer1: FDCPE port map (cnt/Timer(1),cnt/Timer_D(1),FCLK,'0','0',cnt/Timer_CE(1));
cnt/Timer_D(1) <= ((cnt/Timer(0) AND cnt/Timer(1))
OR (NOT cnt/Timer(0) AND NOT cnt/Timer(1))
OR (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1)));
cnt/Timer_CE(1) <= (NOT cnt/Er(0) AND cnt/Er(1));
FDCPE_cnt/Timer2: FDCPE port map (cnt/Timer(2),cnt/Timer_D(2),FCLK,'0','0',cnt/Timer_CE(2));
cnt/Timer_D(2) <= ((NOT cnt/Timer(0) AND NOT cnt/Timer(2))
OR (NOT cnt/Timer(1) AND NOT cnt/Timer(2))
OR (cnt/Timer(0) AND cnt/Timer(1) AND cnt/Timer(2))
OR (cnt/TimerTC AND NOT cnt/Er(0) AND cnt/Er(1)));
cnt/Timer_CE(2) <= (NOT cnt/Er(0) AND cnt/Er(1));
FDCPE_cnt/TimerTC: FDCPE port map (cnt/TimerTC,cnt/TimerTC_D,FCLK,'0','0',cnt/TimerTC_CE);
cnt/TimerTC_D <= (RefUrg AND cnt/Timer(0) AND NOT cnt/Timer(1) AND
NOT cnt/Timer(2));
cnt/TimerTC_CE <= (NOT cnt/Er(0) AND cnt/Er(1));
FDCPE_cnt/nIPL2r: FDCPE port map (cnt/nIPL2r,nIPL2,FCLK,'0','0');
FDCPE_cs/ODCSr: FDCPE port map (cs/ODCSr,cs/ODCSr_D,FCLK,'0','0');
cs/ODCSr_D <= ((NOT A_FSB(23) AND A_FSB(22) AND NOT A_FSB(21) AND NOT A_FSB(20) AND
NOT nAS_FSB)
OR (NOT A_FSB(23) AND A_FSB(22) AND NOT A_FSB(21) AND NOT A_FSB(20) AND
fsb/ASrf));
FTCPE_cs/nOverlay: FTCPE port map (cs/nOverlay,cs/nOverlay_T,FCLK,'0','0');
cs/nOverlay_T <= ((NOT nRES.PIN AND cs/nOverlay AND nAS_FSB AND NOT fsb/ASrf)
OR (nRES.PIN AND NOT cs/nOverlay AND nAS_FSB AND cs/ODCSr AND
NOT fsb/ASrf));
FDCPE_fsb/ASrf: FDCPE port map (fsb/ASrf,NOT nAS_FSB,NOT FCLK,'0','0');
FTCPE_fsb/Ready1r: FTCPE port map (fsb/Ready1r,fsb/Ready1r_T,FCLK,'0','0');
fsb/Ready1r_T <= ((NOT A_FSB(23) AND NOT A_FSB(22) AND NOT nWE_FSB AND NOT fsb/Ready1r AND
NOT nAS_FSB AND nADoutLE1)
OR (NOT A_FSB(23) AND NOT A_FSB(22) AND NOT nWE_FSB AND NOT fsb/Ready1r AND
fsb/ASrf AND nADoutLE1)
OR (NOT A_FSB(23) AND A_FSB(22) AND NOT A_FSB(21) AND NOT A_FSB(20) AND
cs/nOverlay AND NOT fsb/Ready1r AND NOT nAS_FSB)
OR (NOT A_FSB(23) AND A_FSB(22) AND NOT A_FSB(21) AND NOT A_FSB(20) AND
cs/nOverlay AND NOT fsb/Ready1r AND fsb/ASrf)
OR (fsb/Ready1r AND nAS_FSB AND NOT fsb/ASrf)
OR (iobs/DTACKEN AND NOT fsb/Ready1r AND NOT nAS_FSB AND NOT IOACT)
OR (iobs/DTACKEN AND NOT fsb/Ready1r AND NOT nAS_FSB AND
iobs/IODTACKr)
OR (iobs/DTACKEN AND NOT fsb/Ready1r AND NOT IOACT AND fsb/ASrf)
OR (iobs/DTACKEN AND NOT fsb/Ready1r AND fsb/ASrf AND
iobs/IODTACKr));
FDCPE_fsb/VPA: FDCPE port map (fsb/VPA,fsb/VPA_D,FCLK,'0','0');
fsb/VPA_D <= ((A_FSB(9) AND A_FSB(8) AND A_FSB(15) AND A_FSB(14) AND
A_FSB(13) AND A_FSB(12) AND A_FSB(11) AND A_FSB(10) AND A_FSB(23) AND
A_FSB(22) AND A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
A_FSB(17) AND A_FSB(16) AND fsb/Ready1r AND fsb/ASrf)
OR (A_FSB(9) AND A_FSB(8) AND A_FSB(15) AND A_FSB(14) AND
A_FSB(13) AND A_FSB(12) AND A_FSB(11) AND A_FSB(10) AND A_FSB(23) AND
A_FSB(22) AND A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
A_FSB(17) AND A_FSB(16) AND iobs/DTACKEN AND NOT nAS_FSB AND NOT IOACT)
OR (A_FSB(9) AND A_FSB(8) AND A_FSB(15) AND A_FSB(14) AND
A_FSB(13) AND A_FSB(12) AND A_FSB(11) AND A_FSB(10) AND A_FSB(23) AND
A_FSB(22) AND A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
A_FSB(17) AND A_FSB(16) AND iobs/DTACKEN AND NOT nAS_FSB AND
iobs/IODTACKr)
OR (A_FSB(9) AND A_FSB(8) AND A_FSB(15) AND A_FSB(14) AND
A_FSB(13) AND A_FSB(12) AND A_FSB(11) AND A_FSB(10) AND A_FSB(23) AND
A_FSB(22) AND A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
A_FSB(17) AND A_FSB(16) AND iobs/DTACKEN AND NOT IOACT AND fsb/ASrf)
OR (A_FSB(9) AND A_FSB(8) AND A_FSB(15) AND A_FSB(14) AND
A_FSB(13) AND A_FSB(12) AND A_FSB(11) AND A_FSB(10) AND A_FSB(23) AND
A_FSB(22) AND A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
A_FSB(17) AND A_FSB(16) AND iobs/DTACKEN AND fsb/ASrf AND
iobs/IODTACKr)
OR (NOT iobs/DTACKEN AND NOT fsb/Ready1r AND fsb/VPA AND NOT nAS_FSB AND
NOT $OpTx$$OpTx$FX_DC$48_INV$124)
OR (NOT iobs/DTACKEN AND NOT fsb/Ready1r AND fsb/VPA AND fsb/ASrf AND
NOT $OpTx$$OpTx$FX_DC$48_INV$124)
OR (NOT fsb/Ready1r AND fsb/VPA AND NOT nAS_FSB AND IOACT AND
NOT iobs/IODTACKr AND NOT $OpTx$$OpTx$FX_DC$48_INV$124)
OR (NOT fsb/Ready1r AND fsb/VPA AND IOACT AND fsb/ASrf AND
NOT iobs/IODTACKr AND NOT $OpTx$$OpTx$FX_DC$48_INV$124)
OR (A_FSB(9) AND A_FSB(8) AND A_FSB(15) AND A_FSB(14) AND
A_FSB(13) AND A_FSB(12) AND A_FSB(11) AND A_FSB(10) AND A_FSB(23) AND
A_FSB(22) AND A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
A_FSB(17) AND A_FSB(16) AND fsb/Ready1r AND NOT nAS_FSB));
FDCPE_iobm/BERRrf: FDCPE port map (iobm/BERRrf,NOT nBERR_IOB,NOT C8M,'0','0');
FDCPE_iobm/DTACKrf: FDCPE port map (iobm/DTACKrf,NOT nDTACK_IOB,NOT C8M,'0','0');
FDCPE_iobm/DoutOE: FDCPE port map (iobm/DoutOE,iobm/DoutOE_D,C16M,'0','0');
iobm/DoutOE_D <= ((NOT IORW0 AND iobm/IOS_FSM_FFd3)
OR (NOT IORW0 AND iobm/IOS_FSM_FFd2)
OR (NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd1 AND
NOT iobm/IOS_FSM_FFd2 AND NOT iobm/IOREQr AND NOT nAoutOE));
FTCPE_iobm/ES0: FTCPE port map (iobm/ES(0),iobm/ES_T(0),C16M,'0','0');
iobm/ES_T(0) <= ((iobm/ES(0) AND NOT iobm/Er AND iobm/Er2)
OR (NOT iobm/ES(0) AND NOT iobm/ES(1) AND NOT iobm/ES(2) AND
NOT iobm/ES(3) AND NOT iobm/ES(4) AND iobm/Er)
OR (NOT iobm/ES(0) AND NOT iobm/ES(1) AND NOT iobm/ES(2) AND
NOT iobm/ES(3) AND NOT iobm/ES(4) AND NOT iobm/Er2));
FDCPE_iobm/ES1: FDCPE port map (iobm/ES(1),iobm/ES_D(1),C16M,'0','0');
iobm/ES_D(1) <= ((iobm/ES(0) AND iobm/ES(1))
OR (NOT iobm/ES(0) AND NOT iobm/ES(1))
OR (NOT iobm/Er AND iobm/Er2));
FDCPE_iobm/ES2: FDCPE port map (iobm/ES(2),iobm/ES_D(2),C16M,'0','0');
iobm/ES_D(2) <= ((NOT iobm/ES(0) AND NOT iobm/ES(2))
OR (NOT iobm/ES(1) AND NOT iobm/ES(2))
OR (NOT iobm/Er AND iobm/Er2)
OR (iobm/ES(0) AND iobm/ES(1) AND iobm/ES(2))
OR (NOT iobm/ES(2) AND NOT iobm/ES(3) AND iobm/ES(4)));
FTCPE_iobm/ES3: FTCPE port map (iobm/ES(3),iobm/ES_T(3),C16M,'0','0');
iobm/ES_T(3) <= ((iobm/ES(3) AND NOT iobm/Er AND iobm/Er2)
OR (iobm/ES(0) AND iobm/ES(1) AND iobm/ES(2) AND iobm/Er)
OR (iobm/ES(0) AND iobm/ES(1) AND iobm/ES(2) AND NOT iobm/Er2));
FTCPE_iobm/ES4: FTCPE port map (iobm/ES(4),iobm/ES_T(4),C16M,'0','0');
iobm/ES_T(4) <= ((iobm/ES(4) AND NOT iobm/Er AND iobm/Er2)
OR (iobm/ES(0) AND iobm/ES(1) AND iobm/ES(2) AND
iobm/ES(3) AND iobm/Er)
OR (iobm/ES(0) AND iobm/ES(1) AND iobm/ES(2) AND
iobm/ES(3) AND NOT iobm/Er2)
OR (iobm/ES(0) AND iobm/ES(1) AND NOT iobm/ES(2) AND
NOT iobm/ES(3) AND iobm/ES(4)));
FDCPE_iobm/ETACK: FDCPE port map (iobm/ETACK,iobm/ETACK_D,C16M,'0','0');
iobm/ETACK_D <= (NOT nVMA_IOB AND NOT iobm/ES(0) AND NOT iobm/ES(1) AND NOT iobm/ES(2) AND
NOT iobm/ES(3) AND iobm/ES(4));
FDCPE_iobm/Er: FDCPE port map (iobm/Er,E,NOT C8M,'0','0');
FDCPE_iobm/Er2: FDCPE port map (iobm/Er2,iobm/Er,C16M,'0','0');
FDCPE_iobm/IOREQr: FDCPE port map (iobm/IOREQr,IOREQ,NOT C16M,'0','0');
FDCPE_iobm/IOS_FSM_FFd1: FDCPE port map (iobm/IOS_FSM_FFd1,iobm/IOS_FSM_FFd1_D,C16M,'0','0');
iobm/IOS_FSM_FFd1_D <= ((iobm/IOS_FSM_FFd3 AND iobm/IOS_FSM_FFd1)
OR (NOT iobm/IOS_FSM_FFd3 AND iobm/IOS_FSM_FFd2));
FDCPE_iobm/IOS_FSM_FFd2: FDCPE port map (iobm/IOS_FSM_FFd2,iobm/IOS_FSM_FFd2_D,C16M,'0','0');
iobm/IOS_FSM_FFd2_D <= ((NOT C8M AND iobm/IOS_FSM_FFd2)
OR (iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd1)
OR (NOT iobm/IOS_FSM_FFd3 AND iobm/IOS_FSM_FFd2)
OR (iobm/IOS_FSM_FFd2 AND NOT iobm/BERRrf AND NOT iobm/DTACKrf AND
NOT iobm/ETACK AND NOT iobm/RESrf));
FDCPE_iobm/IOS_FSM_FFd3: FDCPE port map (iobm/IOS_FSM_FFd3,iobm/IOS_FSM_FFd3_D,C16M,'0','0');
iobm/IOS_FSM_FFd3_D <= ((iobm/IOS_FSM_FFd1 AND iobm/IOS_FSM_FFd2)
OR (iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd1 AND
NOT iobm/IOS_FSM_FFd2)
OR (NOT C8M AND NOT iobm/IOS_FSM_FFd1 AND NOT iobm/IOS_FSM_FFd2 AND
iobm/IOREQr AND NOT nAoutOE));
FDCPE_iobm/RESrf: FDCPE port map (iobm/RESrf,NOT nRES.PIN,NOT C8M,'0','0');
FDCPE_iobm/VPAr: FDCPE port map (iobm/VPAr,NOT nVPA_IOB,NOT C16M,'0','0');
FDCPE_iobs/Clear1: FDCPE port map (iobs/Clear1,iobs/Clear1_D,FCLK,'0','0');
iobs/Clear1_D <= (iobs/TS_FSM_FFd2 AND NOT iobs/TS_FSM_FFd1);
FDCPE_iobs/DTACKEN: FDCPE port map (iobs/DTACKEN,iobs/DTACKEN_D,FCLK,'0','0');
iobs/DTACKEN_D <= ((NOT A_FSB(23) AND A_FSB(22) AND NOT A_FSB(21) AND NOT A_FSB(20) AND
cs/nOverlay AND NOT iobs/DTACKEN)
OR (NOT iobs/Sent AND NOT iobs/DTACKEN)
OR (NOT iobs/DTACKEN AND NOT iobs/IOACTr)
OR (NOT iobs/DTACKEN AND NOT nADoutLE1)
OR (nAS_FSB AND NOT fsb/ASrf)
OR (NOT A_FSB(23) AND NOT A_FSB(22) AND NOT nWE_FSB AND NOT iobs/DTACKEN));
FDCPE_iobs/IOACTr: FDCPE port map (iobs/IOACTr,IOACT,FCLK,'0','0');
FDCPE_iobs/IODTACKr: FDCPE port map (iobs/IODTACKr,NOT nDTACK_IOB,FCLK,'0','0');
FDCPE_iobs/IOL1: FDCPE port map (iobs/IOL1,NOT nLDS_FSB,FCLK,'0','0',iobs/Load1);
FTCPE_iobs/IORW1: FTCPE port map (iobs/IORW1,iobs/IORW1_T,FCLK,'0','0');
iobs/IORW1_T <= ((NOT A_FSB(23) AND NOT A_FSB(22) AND NOT iobs/Sent AND NOT nWE_FSB AND
iobs/IORW1 AND NOT nAS_FSB AND iobs/TS_FSM_FFd2 AND nADoutLE1)
OR (NOT A_FSB(23) AND NOT A_FSB(22) AND NOT iobs/Sent AND NOT nWE_FSB AND
iobs/IORW1 AND NOT nAS_FSB AND iobs/TS_FSM_FFd1 AND nADoutLE1)
OR (NOT A_FSB(23) AND NOT A_FSB(22) AND NOT iobs/Sent AND NOT nWE_FSB AND
iobs/IORW1 AND iobs/TS_FSM_FFd2 AND fsb/ASrf AND nADoutLE1)
OR (NOT A_FSB(23) AND NOT A_FSB(22) AND NOT iobs/Sent AND NOT nWE_FSB AND
iobs/IORW1 AND iobs/TS_FSM_FFd1 AND fsb/ASrf AND nADoutLE1));
FDCPE_iobs/IOU1: FDCPE port map (iobs/IOU1,NOT nUDS_FSB,FCLK,'0','0',iobs/Load1);
FDCPE_iobs/Load1: FDCPE port map (iobs/Load1,iobs/Load1_D,FCLK,'0','0');
iobs/Load1_D <= ((NOT A_FSB(23) AND NOT A_FSB(22) AND NOT iobs/Sent AND NOT nWE_FSB AND
NOT nAS_FSB AND iobs/TS_FSM_FFd2 AND nADoutLE1)
OR (NOT A_FSB(23) AND NOT A_FSB(22) AND NOT iobs/Sent AND NOT nWE_FSB AND
NOT nAS_FSB AND iobs/TS_FSM_FFd1 AND nADoutLE1)
OR (NOT A_FSB(23) AND NOT A_FSB(22) AND NOT iobs/Sent AND NOT nWE_FSB AND
iobs/TS_FSM_FFd2 AND fsb/ASrf AND nADoutLE1)
OR (NOT A_FSB(23) AND NOT A_FSB(22) AND NOT iobs/Sent AND NOT nWE_FSB AND
iobs/TS_FSM_FFd1 AND fsb/ASrf AND nADoutLE1));
FDCPE_iobs/Sent: FDCPE port map (iobs/Sent,iobs/Sent_D,FCLK,'0','0');
iobs/Sent_D <= ((A_FSB(23) AND NOT iobs/Sent AND iobs/TS_FSM_FFd1)
OR (A_FSB(22) AND NOT iobs/Sent AND iobs/TS_FSM_FFd1)
OR (NOT iobs/Sent AND nWE_FSB AND iobs/TS_FSM_FFd1)
OR (NOT A_FSB(23) AND A_FSB(22) AND NOT A_FSB(21) AND NOT A_FSB(20) AND
NOT iobs/Sent AND cs/nOverlay)
OR (NOT iobs/Sent AND NOT nADoutLE1)
OR (nAS_FSB AND NOT fsb/ASrf)
OR (A_FSB(23) AND NOT iobs/Sent AND iobs/TS_FSM_FFd2)
OR (A_FSB(22) AND NOT iobs/Sent AND iobs/TS_FSM_FFd2)
OR (NOT iobs/Sent AND nWE_FSB AND iobs/TS_FSM_FFd2));
FDCPE_iobs/TS_FSM_FFd1: FDCPE port map (iobs/TS_FSM_FFd1,iobs/TS_FSM_FFd1_D,FCLK,'0','0');
iobs/TS_FSM_FFd1_D <= ((iobs/TS_FSM_FFd2)
OR (iobs/TS_FSM_FFd1 AND iobs/IOACTr));
FDCPE_iobs/TS_FSM_FFd2: FDCPE port map (iobs/TS_FSM_FFd2,iobs/TS_FSM_FFd2_D,FCLK,'0','0');
iobs/TS_FSM_FFd2_D <= ((NOT iobs/TS_FSM_FFd2 AND iobs/TS_FSM_FFd1)
OR (iobs/TS_FSM_FFd1 AND iobs/IOACTr)
OR (iobs/Sent AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1)
OR (nAS_FSB AND NOT iobs/TS_FSM_FFd2 AND NOT fsb/ASrf AND
nADoutLE1)
OR (NOT A_FSB(23) AND A_FSB(22) AND NOT A_FSB(21) AND NOT A_FSB(20) AND
cs/nOverlay AND NOT iobs/TS_FSM_FFd2 AND nADoutLE1));
nADoutLE0 <= (NOT ALE0M AND NOT ALE0S);
FDCPE_nADoutLE1: FDCPE port map (nADoutLE1,nADoutLE1_D,FCLK,'0','0');
nADoutLE1_D <= ((iobs/Load1)
OR (NOT iobs/Clear1 AND NOT nADoutLE1));
FDCPE_nAS_IOB: FDCPE port map (nAS_IOB_I,nAS_IOB,NOT C16M,'0','0');
nAS_IOB <= ((NOT iobm/IOS_FSM_FFd3 AND NOT iobm/IOS_FSM_FFd2)
OR (iobm/IOS_FSM_FFd1 AND NOT iobm/IOS_FSM_FFd2));
nAS_IOB <= nAS_IOB_I when nAS_IOB_OE = '1' else 'Z';
nAS_IOB_OE <= NOT nAoutOE;
FDCPE_nAoutOE: FDCPE port map (nAoutOE,nAoutOE_D,FCLK,'0','0');
nAoutOE_D <= ((NOT nBR_IOB AND cnt/INITS_FSM_FFd1 AND
cnt/INITS_FSM_FFd2)
OR (cnt/INITS_FSM_FFd1 AND NOT cnt/INITS_FSM_FFd2 AND
NOT nAoutOE));
nBERR_FSB <= NOT ((iobs/DTACKEN AND NOT nBERR_IOB));
FTCPE_nBR_IOB: FTCPE port map (nBR_IOB,nBR_IOB_T,FCLK,'0','0');
nBR_IOB_T <= ((nBR_IOB AND NOT cnt/INITS_FSM_FFd1 AND
NOT cnt/INITS_FSM_FFd2)
OR (NOT nBR_IOB AND NOT cnt/INITS_FSM_FFd1 AND
cnt/INITS_FSM_FFd2 AND NOT cnt/nIPL2r));
FDCPE_nCAS: FDCPE port map (nCAS,NOT ram/RASEL,NOT FCLK,'0','0');
FDCPE_nDTACK_FSB: FDCPE port map (nDTACK_FSB,nDTACK_FSB_D,FCLK,'0','0');
nDTACK_FSB_D <= ((EXP10_.EXP)
OR (A_FSB(22) AND A_FSB(21) AND NOT iobs/DTACKEN AND
NOT fsb/Ready1r AND nDTACK_FSB)
OR (A_FSB(22) AND NOT cs/nOverlay AND NOT iobs/DTACKEN AND
NOT fsb/Ready1r AND nDTACK_FSB)
OR (NOT A_FSB(22) AND nWE_FSB AND NOT iobs/DTACKEN AND
NOT fsb/Ready1r AND nDTACK_FSB)
OR (NOT A_FSB(22) AND NOT iobs/DTACKEN AND NOT fsb/Ready1r AND
nDTACK_FSB AND NOT nADoutLE1)
OR (NOT A_FSB(22) AND NOT fsb/Ready1r AND nDTACK_FSB AND IOACT AND
NOT iobs/IODTACKr AND NOT nADoutLE1)
OR (nAS_FSB AND NOT fsb/ASrf)
OR (A_FSB(23) AND NOT iobs/DTACKEN AND NOT fsb/Ready1r AND
nDTACK_FSB)
OR (A_FSB(23) AND NOT fsb/Ready1r AND nDTACK_FSB AND IOACT AND
NOT iobs/IODTACKr)
OR (A_FSB(9) AND A_FSB(8) AND A_FSB(15) AND A_FSB(14) AND
A_FSB(13) AND A_FSB(12) AND A_FSB(11) AND A_FSB(10) AND A_FSB(23) AND
A_FSB(22) AND A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
A_FSB(17) AND A_FSB(16) AND fsb/Ready1r)
OR (A_FSB(9) AND A_FSB(8) AND A_FSB(15) AND A_FSB(14) AND
A_FSB(13) AND A_FSB(12) AND A_FSB(11) AND A_FSB(10) AND A_FSB(23) AND
A_FSB(22) AND A_FSB(21) AND A_FSB(20) AND A_FSB(19) AND A_FSB(18) AND
A_FSB(17) AND A_FSB(16) AND iobs/DTACKEN AND NOT IOACT)
OR (A_FSB(22) AND A_FSB(20) AND NOT iobs/DTACKEN AND
NOT fsb/Ready1r AND nDTACK_FSB)
OR (A_FSB(22) AND A_FSB(21) AND NOT fsb/Ready1r AND
nDTACK_FSB AND IOACT AND NOT iobs/IODTACKr)
OR (A_FSB(22) AND A_FSB(20) AND NOT fsb/Ready1r AND
nDTACK_FSB AND IOACT AND NOT iobs/IODTACKr)
OR (A_FSB(22) AND NOT cs/nOverlay AND NOT fsb/Ready1r AND
nDTACK_FSB AND IOACT AND NOT iobs/IODTACKr)
OR (NOT A_FSB(22) AND nWE_FSB AND NOT fsb/Ready1r AND nDTACK_FSB AND
IOACT AND NOT iobs/IODTACKr));
FDCPE_nDinLE: FDCPE port map (nDinLE,nDinLE_D,NOT C16M,'0','0');
nDinLE_D <= (iobm/IOS_FSM_FFd1 AND iobm/IOS_FSM_FFd2);
nDinOE <= NOT (((A_FSB(23) AND nWE_FSB AND NOT nAS_FSB)
OR (A_FSB(21) AND nWE_FSB AND NOT nAS_FSB)
OR (A_FSB(20) AND nWE_FSB AND NOT nAS_FSB)
OR (NOT A_FSB(22) AND nWE_FSB AND cs/nOverlay AND NOT nAS_FSB)));
nDoutOE <= NOT ((iobm/DoutOE AND NOT nAoutOE));
FDCPE_nLDS_IOB: FDCPE port map (nLDS_IOB_I,nLDS_IOB,NOT C16M,'0','0');
nLDS_IOB <= ((IOL0 AND NOT iobm/IOS_FSM_FFd3 AND iobm/IOS_FSM_FFd2)
OR (IOL0 AND iobm/IOS_FSM_FFd1 AND iobm/IOS_FSM_FFd2)
OR (IORW0 AND IOL0 AND iobm/IOS_FSM_FFd3 AND
NOT iobm/IOS_FSM_FFd1));
nLDS_IOB <= nLDS_IOB_I when nLDS_IOB_OE = '1' else 'Z';
nLDS_IOB_OE <= NOT nAoutOE;
nOE <= NOT ((nWE_FSB AND NOT nAS_FSB));
nRAMLWE <= NOT ((NOT nWE_FSB AND NOT nLDS_FSB AND NOT nAS_FSB AND ram/RAMEN));
nRAMUWE <= NOT ((NOT nWE_FSB AND NOT nUDS_FSB AND NOT nAS_FSB AND ram/RAMEN));
FDCPE_nRAS: FDCPE port map (nRAS,nRAS_D,FCLK,'0','0');
nRAS_D <= (ram/RS_FSM_FFd2 AND NOT ram/RS_FSM_FFd1);
nRES_I <= '0';
nRES <= nRES_I when nRES_OE = '1' else 'Z';
nRES_OE <= NOT nRESout;
FDCPE_nRESout: FDCPE port map (nRESout,nRESout_D,FCLK,'0','0');
nRESout_D <= (cnt/INITS_FSM_FFd1 AND NOT cnt/INITS_FSM_FFd2);
nROMCS <= NOT (((NOT A_FSB(23) AND A_FSB(22) AND NOT A_FSB(21) AND NOT A_FSB(20))
OR (NOT A_FSB(23) AND NOT A_FSB(21) AND NOT A_FSB(20) AND NOT cs/nOverlay)));
nROMWE <= NOT ((NOT nWE_FSB AND NOT nAS_FSB));
FDCPE_nUDS_IOB: FDCPE port map (nUDS_IOB_I,nUDS_IOB,NOT C16M,'0','0');
nUDS_IOB <= ((IOU0 AND NOT iobm/IOS_FSM_FFd3 AND iobm/IOS_FSM_FFd2)
OR (IOU0 AND iobm/IOS_FSM_FFd1 AND iobm/IOS_FSM_FFd2)
OR (IORW0 AND IOU0 AND iobm/IOS_FSM_FFd3 AND
NOT iobm/IOS_FSM_FFd1));
nUDS_IOB <= nUDS_IOB_I when nUDS_IOB_OE = '1' else 'Z';
nUDS_IOB_OE <= NOT nAoutOE;
FTCPE_nVMA_IOB: FTCPE port map (nVMA_IOB_I,nVMA_IOB_T,C16M,'0','0');
nVMA_IOB_T <= ((NOT nVMA_IOB AND NOT iobm/ES(0) AND NOT iobm/ES(1) AND NOT iobm/ES(2) AND
NOT iobm/ES(3) AND NOT iobm/ES(4))
OR (nVMA_IOB AND iobm/ES(0) AND iobm/ES(1) AND iobm/ES(2) AND
NOT iobm/ES(3) AND NOT iobm/ES(4) AND IOACT AND iobm/VPAr));
nVMA_IOB <= nVMA_IOB_I when nVMA_IOB_OE = '1' else 'Z';
nVMA_IOB_OE <= NOT nAoutOE;
nVPA_FSB <= NOT ((fsb/VPA AND NOT nAS_FSB));
FDCPE_ram/BACTr: FDCPE port map (ram/BACTr,ram/BACTr_D,FCLK,'0','0');
ram/BACTr_D <= (nAS_FSB AND NOT fsb/ASrf);
FDCPE_ram/RAMEN: FDCPE port map (ram/RAMEN,ram/RAMEN_D,FCLK,'0','0');
ram/RAMEN_D <= ((nAS_FSB AND ram/RS_FSM_FFd2 AND ram/RS_FSM_FFd1 AND
ram/RS_FSM_FFd3 AND NOT ram/RefUrg AND NOT fsb/ASrf)
OR (nAS_FSB AND NOT ram/RS_FSM_FFd2 AND NOT ram/RS_FSM_FFd1 AND
NOT ram/RS_FSM_FFd3 AND NOT ram/RefUrg AND NOT fsb/ASrf)
OR (ram/RS_FSM_FFd2 AND NOT ram/RS_FSM_FFd3 AND ram/RAMEN)
OR (NOT ram/RS_FSM_FFd2 AND ram/RS_FSM_FFd1 AND ram/RAMEN)
OR (NOT ram/RS_FSM_FFd1 AND ram/RS_FSM_FFd3 AND ram/RAMEN)
OR (NOT ram/RS_FSM_FFd1 AND NOT ram/RefUrg AND ram/BACTr AND
ram/RAMEN)
OR (NOT ram/RS_FSM_FFd1 AND NOT ram/RefUrg AND ram/RAMEN AND
NOT ram/RefReq));
FDCPE_ram/RASEL: FDCPE port map (ram/RASEL,ram/RASEL_D,FCLK,'0','0');
ram/RASEL_D <= ((NOT ram/RS_FSM_FFd2 AND NOT ram/RS_FSM_FFd1 AND NOT ram/BACTr AND
ram/RefReq AND fsb/ASrf)
OR (NOT ram/RS_FSM_FFd2 AND ram/RS_FSM_FFd3)
OR (ram/RS_FSM_FFd2 AND NOT ram/RS_FSM_FFd1 AND
NOT ram/RS_FSM_FFd3)
OR (NOT ram/RS_FSM_FFd2 AND NOT ram/RS_FSM_FFd1 AND ram/RefUrg)
OR (nAS_FSB AND ram/RS_FSM_FFd1 AND ram/RS_FSM_FFd3 AND
ram/RefUrg AND NOT fsb/ASrf)
OR (NOT nAS_FSB AND NOT ram/RS_FSM_FFd2 AND NOT ram/RS_FSM_FFd1 AND
NOT ram/BACTr AND ram/RefReq));
FTCPE_ram/RS_FSM_FFd1: FTCPE port map (ram/RS_FSM_FFd1,ram/RS_FSM_FFd1_T,FCLK,'0','0');
ram/RS_FSM_FFd1_T <= (ram/RS_FSM_FFd2 AND ram/RS_FSM_FFd3);
FTCPE_ram/RS_FSM_FFd2: FTCPE port map (ram/RS_FSM_FFd2,ram/RS_FSM_FFd2_T,FCLK,'0','0');
ram/RS_FSM_FFd2_T <= ((nAS_FSB AND ram/RS_FSM_FFd2 AND ram/RS_FSM_FFd1 AND
ram/RefUrg AND NOT fsb/ASrf)
OR (ram/RS_FSM_FFd2 AND NOT ram/RS_FSM_FFd3)
OR (NOT ram/RS_FSM_FFd1 AND NOT ram/RS_FSM_FFd3 AND NOT ram/RefUrg AND
ram/BACTr)
OR (NOT ram/RS_FSM_FFd1 AND NOT ram/RS_FSM_FFd3 AND NOT ram/RefUrg AND
NOT ram/RefReq)
OR (nAS_FSB AND NOT ram/RS_FSM_FFd1 AND NOT ram/RS_FSM_FFd3 AND
NOT ram/RefUrg AND NOT fsb/ASrf));
FTCPE_ram/RS_FSM_FFd3: FTCPE port map (ram/RS_FSM_FFd3,ram/RS_FSM_FFd3_T,FCLK,'0','0');
ram/RS_FSM_FFd3_T <= ((NOT ram/RS_FSM_FFd2 AND NOT ram/RS_FSM_FFd1 AND
NOT ram/RS_FSM_FFd3)
OR (NOT nAS_FSB AND ram/RS_FSM_FFd2 AND ram/RS_FSM_FFd1 AND
ram/RS_FSM_FFd3 AND ram/RefUrg)
OR (ram/RS_FSM_FFd2 AND ram/RS_FSM_FFd1 AND
ram/RS_FSM_FFd3 AND ram/RefUrg AND fsb/ASrf));
FDCPE_ram/RefDone: FDCPE port map (ram/RefDone,ram/RefDone_D,FCLK,'0','0');
ram/RefDone_D <= ((ram/RefDone AND ram/RefReqSync)
OR (ram/RS_FSM_FFd2 AND NOT ram/RS_FSM_FFd1 AND
ram/RefReqSync));
FDCPE_ram/RefReq: FDCPE port map (ram/RefReq,ram/RefReq_D,FCLK,'0','0');
ram/RefReq_D <= (NOT ram/RefDone AND ram/RefReqSync);
FDCPE_ram/RefReqSync: FDCPE port map (ram/RefReqSync,RefReq,FCLK,'0','0');
FDCPE_ram/RefUrg: FDCPE port map (ram/RefUrg,ram/RefUrg_D,FCLK,'0','0');
ram/RefUrg_D <= (NOT ram/RefDone AND ram/RegUrgSync);
FDCPE_ram/RegUrgSync: FDCPE port map (ram/RegUrgSync,RefUrg,FCLK,'0','0');
Register Legend:
FDCPE (Q,D,C,CLR,PRE,CE);
FTCPE (Q,D,C,CLR,PRE,CE);
LDCP (Q,D,G,CLR,PRE);
****************************** Device Pin Out *****************************
Device : XC95144XL-10-TQ100
--------------------------------------------------
/100 98 96 94 92 90 88 86 84 82 80 78 76 \
| 99 97 95 93 91 89 87 85 83 81 79 77 |
| 1 75 |
| 2 74 |
| 3 73 |
| 4 72 |
| 5 71 |
| 6 70 |
| 7 69 |
| 8 68 |
| 9 67 |
| 10 66 |
| 11 65 |
| 12 64 |
| 13 XC95144XL-10-TQ100 63 |
| 14 62 |
| 15 61 |
| 16 60 |
| 17 59 |
| 18 58 |
| 19 57 |
| 20 56 |
| 21 55 |
| 22 54 |
| 23 53 |
| 24 52 |
| 25 51 |
| 27 29 31 33 35 37 39 41 43 45 47 49 |
\26 28 30 32 34 36 38 40 42 44 46 48 50 /
--------------------------------------------------
Pin Signal Pin Signal
No. Name No. Name
1 KPR 51 VCC
2 A_FSB<5> 52 RA<7>
3 A_FSB<6> 53 RA<0>
4 A_FSB<7> 54 RA<8>
5 VCC 55 RA<10>
6 A_FSB<8> 56 RA<9>
7 A_FSB<9> 57 VCC
8 A_FSB<10> 58 C25MEN
9 A_FSB<11> 59 C20MEN
10 A_FSB<12> 60 KPR
11 A_FSB<13> 61 KPR
12 A_FSB<14> 62 GND
13 A_FSB<15> 63 RA<11>
14 A_FSB<16> 64 nRAS
15 A_FSB<17> 65 nRAMLWE
16 A_FSB<18> 66 nRAMUWE
17 A_FSB<19> 67 KPR
18 A_FSB<20> 68 KPR
19 A_FSB<21> 69 GND
20 A_FSB<22> 70 nBERR_FSB
21 GND 71 KPR
22 C16M 72 nBR_IOB
23 C8M 73 KPR
24 A_FSB<23> 74 nVMA_IOB
25 E 75 GND
26 VCC 76 nBERR_IOB
27 FCLK 77 nVPA_IOB
28 nDTACK_FSB 78 nDTACK_IOB
29 nWE_FSB 79 nLDS_IOB
30 nLDS_FSB 80 nUDS_IOB
31 GND 81 nAS_IOB
32 nAS_FSB 82 nADoutLE1
33 nUDS_FSB 83 TDO
34 nROMWE 84 GND
35 nROMCS 85 nADoutLE0
36 nCAS 86 nDinLE
37 nOE 87 nAoutOE
38 VCC 88 VCC
39 KPR 89 nDoutOE
40 RA<4> 90 nDinOE
41 RA<3> 91 nRES
42 RA<5> 92 nIPL2
43 RA<2> 93 nVPA_FSB
44 GND 94 A_FSB<1>
45 TDI 95 A_FSB<2>
46 RA<6> 96 A_FSB<3>
47 TMS 97 A_FSB<4>
48 TCK 98 VCC
49 KPR 99 KPR
50 RA<1> 100 GND
Legend : NC = Not Connected, unbonded pin
PGND = Unused I/O configured as additional Ground pin
TIE = Unused I/O floating -- must tie to VCC, GND or other signal
KPR = Unused I/O with weak keeper (leave unconnected)
VCC = Dedicated Power Pin
GND = Dedicated Ground Pin
TDI = Test Data In, JTAG pin
TDO = Test Data Out, JTAG pin
TCK = Test Clock, JTAG pin
TMS = Test Mode Select, JTAG pin
PROHIBITED = User reserved pin
**************************** Compiler Options ****************************
Following is a list of all global compiler options used by the fitter run.
Device(s) Specified : xc95144xl-10-TQ100
Optimization Method : SPEED
Multi-Level Logic Optimization : ON
Ignore Timing Specifications : OFF
Default Register Power Up Value : LOW
Keep User Location Constraints : ON
What-You-See-Is-What-You-Get : OFF
Exhaustive Fitting : OFF
Keep Unused Inputs : OFF
Slew Rate : FAST
Power Mode : STD
Ground on Unused IOs : OFF
Set I/O Pin Termination : KEEPER
Global Clock Optimization : ON
Global Set/Reset Optimization : ON
Global Ouput Enable Optimization : ON
Input Limit : 54
Pterm Limit : 25
</pre>
<form><span class="pgRef"><table width="90%" align="center"><tr>
<td align="left"><input type="button" onclick="javascript:parent.leftnav.showTop()" onmouseover="window.status='goto top of page'; return true;" onmouseout="window.status=''" value="back to top"></td>
<td align="right"><input type="button" onclick="window.print()" onmouseover="window.status='print page'; return true;" onmouseout="window.status=''" value="print page"></td>
</tr></table></span></form>
</body></html>