Retro68/binutils/opcodes/i386-dis.c

13700 lines
316 KiB
C
Raw Permalink Normal View History

2012-03-26 19:18:29 +00:00
/* Print i386 instructions for GDB, the GNU debugger.
2022-10-27 18:45:45 +00:00
Copyright (C) 1988-2022 Free Software Foundation, Inc.
2012-03-26 19:18:29 +00:00
This file is part of the GNU opcodes library.
This library is free software; you can redistribute it and/or modify
it under the terms of the GNU General Public License as published by
the Free Software Foundation; either version 3, or (at your option)
any later version.
It is distributed in the hope that it will be useful, but WITHOUT
ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
License for more details.
You should have received a copy of the GNU General Public License
along with this program; if not, write to the Free Software
Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
MA 02110-1301, USA. */
/* 80386 instruction printer by Pace Willisson (pace@prep.ai.mit.edu)
July 1988
modified by John Hassey (hassey@dg-rtp.dg.com)
x86-64 support added by Jan Hubicka (jh@suse.cz)
VIA PadLock support by Michal Ludvig (mludvig@suse.cz). */
/* The main tables describing the instructions is essentially a copy
of the "Opcode Map" chapter (Appendix A) of the Intel 80386
Programmers Manual. Usually, there is a capital letter, followed
by a small letter. The capital letter tell the addressing mode,
and the small letter tells about the operand size. Refer to
the Intel manual for details. */
#include "sysdep.h"
#include "disassemble.h"
2012-03-26 19:18:29 +00:00
#include "opintl.h"
#include "opcode/i386.h"
#include "libiberty.h"
2022-10-27 18:45:45 +00:00
#include "safe-ctype.h"
2012-03-26 19:18:29 +00:00
#include <setjmp.h>
2022-10-27 18:45:45 +00:00
typedef struct instr_info instr_info;
static void dofloat (instr_info *, int);
static void OP_ST (instr_info *, int, int);
static void OP_STi (instr_info *, int, int);
static int putop (instr_info *, const char *, int);
static void oappend_with_style (instr_info *, const char *,
enum disassembler_style);
static void oappend (instr_info *, const char *);
static void append_seg (instr_info *);
static void OP_indirE (instr_info *, int, int);
static void OP_E_memory (instr_info *, int, int);
static void OP_E (instr_info *, int, int);
static void OP_G (instr_info *, int, int);
static bfd_vma get64 (instr_info *);
static bfd_signed_vma get32 (instr_info *);
static bfd_signed_vma get32s (instr_info *);
static int get16 (instr_info *);
static void set_op (instr_info *, bfd_vma, bool);
static void OP_Skip_MODRM (instr_info *, int, int);
static void OP_REG (instr_info *, int, int);
static void OP_IMREG (instr_info *, int, int);
static void OP_I (instr_info *, int, int);
static void OP_I64 (instr_info *, int, int);
static void OP_sI (instr_info *, int, int);
static void OP_J (instr_info *, int, int);
static void OP_SEG (instr_info *, int, int);
static void OP_DIR (instr_info *, int, int);
static void OP_OFF (instr_info *, int, int);
static void OP_OFF64 (instr_info *, int, int);
static void ptr_reg (instr_info *, int, int);
static void OP_ESreg (instr_info *, int, int);
static void OP_DSreg (instr_info *, int, int);
static void OP_C (instr_info *, int, int);
static void OP_D (instr_info *, int, int);
static void OP_T (instr_info *, int, int);
static void OP_MMX (instr_info *, int, int);
static void OP_XMM (instr_info *, int, int);
static void OP_EM (instr_info *, int, int);
static void OP_EX (instr_info *, int, int);
static void OP_EMC (instr_info *, int,int);
static void OP_MXC (instr_info *, int,int);
static void OP_MS (instr_info *, int, int);
static void OP_XS (instr_info *, int, int);
static void OP_M (instr_info *, int, int);
static void OP_VEX (instr_info *, int, int);
static void OP_VexR (instr_info *, int, int);
static void OP_VexW (instr_info *, int, int);
static void OP_Rounding (instr_info *, int, int);
static void OP_REG_VexI4 (instr_info *, int, int);
static void OP_VexI4 (instr_info *, int, int);
static void PCLMUL_Fixup (instr_info *, int, int);
static void VPCMP_Fixup (instr_info *, int, int);
static void VPCOM_Fixup (instr_info *, int, int);
static void OP_0f07 (instr_info *, int, int);
static void OP_Monitor (instr_info *, int, int);
static void OP_Mwait (instr_info *, int, int);
static void NOP_Fixup (instr_info *, int, int);
static void OP_3DNowSuffix (instr_info *, int, int);
static void CMP_Fixup (instr_info *, int, int);
static void BadOp (instr_info *);
static void REP_Fixup (instr_info *, int, int);
static void SEP_Fixup (instr_info *, int, int);
static void BND_Fixup (instr_info *, int, int);
static void NOTRACK_Fixup (instr_info *, int, int);
static void HLE_Fixup1 (instr_info *, int, int);
static void HLE_Fixup2 (instr_info *, int, int);
static void HLE_Fixup3 (instr_info *, int, int);
static void CMPXCHG8B_Fixup (instr_info *, int, int);
static void XMM_Fixup (instr_info *, int, int);
static void FXSAVE_Fixup (instr_info *, int, int);
static void MOVSXD_Fixup (instr_info *, int, int);
static void DistinctDest_Fixup (instr_info *, int, int);
/* This character is used to encode style information within the output
buffers. See oappend_insert_style for more details. */
#define STYLE_MARKER_CHAR '\002'
2012-03-26 19:18:29 +00:00
struct dis_private {
/* Points to first byte not fetched. */
bfd_byte *max_fetched;
bfd_byte the_buffer[MAX_MNEM_SIZE];
bfd_vma insn_start;
int orig_sizeflag;
2015-08-28 15:32:19 +00:00
OPCODES_SIGJMP_BUF bailout;
2012-03-26 19:18:29 +00:00
};
enum address_mode
{
mode_16bit,
mode_32bit,
mode_64bit
};
2022-10-27 18:45:45 +00:00
enum x86_64_isa
{
amd64 = 1,
intel64
};
struct instr_info
{
enum address_mode address_mode;
/* Flags for the prefixes for the current instruction. See below. */
int prefixes;
/* REX prefix the current instruction. See below. */
unsigned char rex;
/* Bits of REX we've already used. */
unsigned char rex_used;
bool need_modrm;
bool need_vex;
bool has_sib;
/* Flags for ins->prefixes which we somehow handled when printing the
current instruction. */
int used_prefixes;
/* Flags for EVEX bits which we somehow handled when printing the
current instruction. */
int evex_used;
char obuf[100];
char *obufp;
char *mnemonicendp;
unsigned char *start_codep;
unsigned char *insn_codep;
unsigned char *codep;
unsigned char *end_codep;
signed char last_lock_prefix;
signed char last_repz_prefix;
signed char last_repnz_prefix;
signed char last_data_prefix;
signed char last_addr_prefix;
signed char last_rex_prefix;
signed char last_seg_prefix;
signed char fwait_prefix;
/* The active segment register prefix. */
unsigned char active_seg_prefix;
#define MAX_CODE_LENGTH 15
/* We can up to 14 ins->prefixes since the maximum instruction length is
15bytes. */
unsigned char all_prefixes[MAX_CODE_LENGTH - 1];
disassemble_info *info;
struct
{
int mod;
int reg;
int rm;
}
modrm;
struct
{
int scale;
int index;
int base;
}
sib;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
struct
{
int register_specifier;
int length;
int prefix;
int mask_register_specifier;
int ll;
bool w;
bool evex;
bool r;
bool v;
bool zeroing;
bool b;
bool no_broadcast;
}
vex;
/* Remember if the current op is a jump instruction. */
bool op_is_jump;
bool two_source_ops;
unsigned char op_ad;
signed char op_index[MAX_OPERANDS];
bool op_riprel[MAX_OPERANDS];
char *op_out[MAX_OPERANDS];
bfd_vma op_address[MAX_OPERANDS];
bfd_vma start_pc;
/* On the 386's of 1988, the maximum length of an instruction is 15 bytes.
* (see topic "Redundant ins->prefixes" in the "Differences from 8086"
* section of the "Virtual 8086 Mode" chapter.)
* 'pc' should be the address of this instruction, it will
* be used to print the target address if this is a relative jump or call
* The function returns the length of this instruction in bytes.
*/
char intel_syntax;
bool intel_mnemonic;
char open_char;
char close_char;
char separator_char;
char scale_char;
enum x86_64_isa isa64;
};
2012-03-26 19:18:29 +00:00
/* Mark parts used in the REX prefix. When we are testing for
empty prefix (for 8bit register REX extension), just mask it
out. Otherwise test for REX bit is excuse for existence of REX
only in case value is nonzero. */
#define USED_REX(value) \
{ \
if (value) \
{ \
2022-10-27 18:45:45 +00:00
if ((ins->rex & value)) \
ins->rex_used |= (value) | REX_OPCODE; \
2012-03-26 19:18:29 +00:00
} \
else \
2022-10-27 18:45:45 +00:00
ins->rex_used |= REX_OPCODE; \
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
#define EVEX_b_used 1
#define EVEX_len_used 2
2012-03-26 19:18:29 +00:00
/* Flags stored in PREFIXES. */
#define PREFIX_REPZ 1
#define PREFIX_REPNZ 2
2022-10-27 18:45:45 +00:00
#define PREFIX_CS 4
#define PREFIX_SS 8
#define PREFIX_DS 0x10
#define PREFIX_ES 0x20
#define PREFIX_FS 0x40
#define PREFIX_GS 0x80
#define PREFIX_LOCK 0x100
2012-03-26 19:18:29 +00:00
#define PREFIX_DATA 0x200
#define PREFIX_ADDR 0x400
#define PREFIX_FWAIT 0x800
/* Make sure that bytes from INFO->PRIVATE_DATA->BUFFER (inclusive)
to ADDR (exclusive) are valid. Returns 1 for success, longjmps
on error. */
#define FETCH_DATA(info, addr) \
((addr) <= ((struct dis_private *) (info->private_data))->max_fetched \
? 1 : fetch_data ((info), (addr)))
static int
fetch_data (struct disassemble_info *info, bfd_byte *addr)
{
int status;
struct dis_private *priv = (struct dis_private *) info->private_data;
bfd_vma start = priv->insn_start + (priv->max_fetched - priv->the_buffer);
if (addr <= priv->the_buffer + MAX_MNEM_SIZE)
status = (*info->read_memory_func) (start,
priv->max_fetched,
addr - priv->max_fetched,
info);
else
status = -1;
if (status != 0)
{
/* If we did manage to read at least one byte, then
print_insn_i386 will do something sensible. Otherwise, print
an error. We do that here because this is where we know
STATUS. */
if (priv->max_fetched == priv->the_buffer)
(*info->memory_error_func) (status, start, info);
2015-08-28 15:32:19 +00:00
OPCODES_SIGLONGJMP (priv->bailout, 1);
2012-03-26 19:18:29 +00:00
}
else
priv->max_fetched = addr;
return 1;
}
2017-04-10 11:32:00 +00:00
/* Possible values for prefix requirement. */
#define PREFIX_IGNORED_SHIFT 16
#define PREFIX_IGNORED_REPZ (PREFIX_REPZ << PREFIX_IGNORED_SHIFT)
#define PREFIX_IGNORED_REPNZ (PREFIX_REPNZ << PREFIX_IGNORED_SHIFT)
#define PREFIX_IGNORED_DATA (PREFIX_DATA << PREFIX_IGNORED_SHIFT)
#define PREFIX_IGNORED_ADDR (PREFIX_ADDR << PREFIX_IGNORED_SHIFT)
#define PREFIX_IGNORED_LOCK (PREFIX_LOCK << PREFIX_IGNORED_SHIFT)
/* Opcode prefixes. */
#define PREFIX_OPCODE (PREFIX_REPZ \
| PREFIX_REPNZ \
| PREFIX_DATA)
/* Prefixes ignored. */
#define PREFIX_IGNORED (PREFIX_IGNORED_REPZ \
| PREFIX_IGNORED_REPNZ \
| PREFIX_IGNORED_DATA)
2012-03-26 19:18:29 +00:00
#define XX { NULL, 0 }
2017-04-10 11:32:00 +00:00
#define Bad_Opcode NULL, { { NULL, 0 } }, 0
2012-03-26 19:18:29 +00:00
#define Eb { OP_E, b_mode }
#define Ebnd { OP_E, bnd_mode }
2012-03-26 19:18:29 +00:00
#define EbS { OP_E, b_swap_mode }
2018-12-28 15:25:28 +00:00
#define EbndS { OP_E, bnd_swap_mode }
2012-03-26 19:18:29 +00:00
#define Ev { OP_E, v_mode }
2018-12-28 15:25:28 +00:00
#define Eva { OP_E, va_mode }
#define Ev_bnd { OP_E, v_bnd_mode }
2012-03-26 19:18:29 +00:00
#define EvS { OP_E, v_swap_mode }
#define Ed { OP_E, d_mode }
#define Edq { OP_E, dq_mode }
2015-08-28 15:32:19 +00:00
#define Edb { OP_E, db_mode }
#define Edw { OP_E, dw_mode }
2012-03-26 19:18:29 +00:00
#define Eq { OP_E, q_mode }
2017-04-10 11:32:00 +00:00
#define indirEv { OP_indirE, indir_v_mode }
2012-03-26 19:18:29 +00:00
#define indirEp { OP_indirE, f_mode }
#define stackEv { OP_E, stack_v_mode }
#define Em { OP_E, m_mode }
#define Ew { OP_E, w_mode }
#define M { OP_M, 0 } /* lea, lgdt, etc. */
#define Ma { OP_M, a_mode }
#define Mb { OP_M, b_mode }
#define Md { OP_M, d_mode }
#define Mo { OP_M, o_mode }
#define Mp { OP_M, f_mode } /* 32 or 48 bit memory operand for LDS, LES etc */
#define Mq { OP_M, q_mode }
2022-10-27 18:45:45 +00:00
#define Mv { OP_M, v_mode }
#define Mv_bnd { OP_M, v_bndmk_mode }
2012-03-26 19:18:29 +00:00
#define Mx { OP_M, x_mode }
#define Mxmm { OP_M, xmm_mode }
#define Gb { OP_G, b_mode }
#define Gbnd { OP_G, bnd_mode }
2012-03-26 19:18:29 +00:00
#define Gv { OP_G, v_mode }
#define Gd { OP_G, d_mode }
#define Gdq { OP_G, dq_mode }
#define Gm { OP_G, m_mode }
2018-12-28 15:25:28 +00:00
#define Gva { OP_G, va_mode }
2012-03-26 19:18:29 +00:00
#define Gw { OP_G, w_mode }
#define Ib { OP_I, b_mode }
#define sIb { OP_sI, b_mode } /* sign extened byte */
#define sIbT { OP_sI, b_T_mode } /* sign extened byte like 'T' */
2012-03-26 19:18:29 +00:00
#define Iv { OP_I, v_mode }
#define sIv { OP_sI, v_mode }
2012-03-26 19:18:29 +00:00
#define Iv64 { OP_I64, v_mode }
2022-10-27 18:45:45 +00:00
#define Id { OP_I, d_mode }
2012-03-26 19:18:29 +00:00
#define Iw { OP_I, w_mode }
#define I1 { OP_I, const_1_mode }
#define Jb { OP_J, b_mode }
#define Jv { OP_J, v_mode }
2022-10-27 18:45:45 +00:00
#define Jdqw { OP_J, dqw_mode }
2012-03-26 19:18:29 +00:00
#define Cm { OP_C, m_mode }
#define Dm { OP_D, m_mode }
#define Td { OP_T, d_mode }
#define Skip_MODRM { OP_Skip_MODRM, 0 }
#define RMeAX { OP_REG, eAX_reg }
#define RMeBX { OP_REG, eBX_reg }
#define RMeCX { OP_REG, eCX_reg }
#define RMeDX { OP_REG, eDX_reg }
#define RMeSP { OP_REG, eSP_reg }
#define RMeBP { OP_REG, eBP_reg }
#define RMeSI { OP_REG, eSI_reg }
#define RMeDI { OP_REG, eDI_reg }
#define RMrAX { OP_REG, rAX_reg }
#define RMrBX { OP_REG, rBX_reg }
#define RMrCX { OP_REG, rCX_reg }
#define RMrDX { OP_REG, rDX_reg }
#define RMrSP { OP_REG, rSP_reg }
#define RMrBP { OP_REG, rBP_reg }
#define RMrSI { OP_REG, rSI_reg }
#define RMrDI { OP_REG, rDI_reg }
#define RMAL { OP_REG, al_reg }
#define RMCL { OP_REG, cl_reg }
#define RMDL { OP_REG, dl_reg }
#define RMBL { OP_REG, bl_reg }
#define RMAH { OP_REG, ah_reg }
#define RMCH { OP_REG, ch_reg }
#define RMDH { OP_REG, dh_reg }
#define RMBH { OP_REG, bh_reg }
#define RMAX { OP_REG, ax_reg }
#define RMDX { OP_REG, dx_reg }
#define eAX { OP_IMREG, eAX_reg }
#define AL { OP_IMREG, al_reg }
#define CL { OP_IMREG, cl_reg }
#define zAX { OP_IMREG, z_mode_ax_reg }
#define indirDX { OP_IMREG, indir_dx_reg }
#define Sw { OP_SEG, w_mode }
#define Sv { OP_SEG, v_mode }
#define Ap { OP_DIR, 0 }
#define Ob { OP_OFF64, b_mode }
#define Ov { OP_OFF64, v_mode }
#define Xb { OP_DSreg, eSI_reg }
#define Xv { OP_DSreg, eSI_reg }
#define Xz { OP_DSreg, eSI_reg }
#define Yb { OP_ESreg, eDI_reg }
#define Yv { OP_ESreg, eDI_reg }
#define DSBX { OP_DSreg, eBX_reg }
#define es { OP_REG, es_reg }
#define ss { OP_REG, ss_reg }
#define cs { OP_REG, cs_reg }
#define ds { OP_REG, ds_reg }
#define fs { OP_REG, fs_reg }
#define gs { OP_REG, gs_reg }
#define MX { OP_MMX, 0 }
#define XM { OP_XMM, 0 }
#define XMScalar { OP_XMM, scalar_mode }
2022-10-27 18:45:45 +00:00
#define XMGatherD { OP_XMM, vex_vsib_d_w_dq_mode }
#define XMGatherQ { OP_XMM, vex_vsib_q_w_dq_mode }
2012-03-26 19:18:29 +00:00
#define XMM { OP_XMM, xmm_mode }
2022-10-27 18:45:45 +00:00
#define TMM { OP_XMM, tmm_mode }
#define XMxmmq { OP_XMM, xmmq_mode }
2012-03-26 19:18:29 +00:00
#define EM { OP_EM, v_mode }
#define EMS { OP_EM, v_swap_mode }
#define EMd { OP_EM, d_mode }
#define EMx { OP_EM, x_mode }
2022-10-27 18:45:45 +00:00
#define EXbwUnit { OP_EX, bw_unit_mode }
#define EXb { OP_EX, b_mode }
2012-03-26 19:18:29 +00:00
#define EXw { OP_EX, w_mode }
#define EXd { OP_EX, d_mode }
#define EXdS { OP_EX, d_swap_mode }
2022-10-27 18:45:45 +00:00
#define EXwS { OP_EX, w_swap_mode }
2012-03-26 19:18:29 +00:00
#define EXq { OP_EX, q_mode }
#define EXqS { OP_EX, q_swap_mode }
2022-10-27 18:45:45 +00:00
#define EXdq { OP_EX, dq_mode }
2012-03-26 19:18:29 +00:00
#define EXx { OP_EX, x_mode }
2022-10-27 18:45:45 +00:00
#define EXxh { OP_EX, xh_mode }
2012-03-26 19:18:29 +00:00
#define EXxS { OP_EX, x_swap_mode }
#define EXxmm { OP_EX, xmm_mode }
#define EXymm { OP_EX, ymm_mode }
2022-10-27 18:45:45 +00:00
#define EXtmm { OP_EX, tmm_mode }
2012-03-26 19:18:29 +00:00
#define EXxmmq { OP_EX, xmmq_mode }
2022-10-27 18:45:45 +00:00
#define EXxmmqh { OP_EX, evex_half_bcst_xmmqh_mode }
#define EXEvexHalfBcstXmmq { OP_EX, evex_half_bcst_xmmq_mode }
#define EXxmmdw { OP_EX, xmmdw_mode }
#define EXxmmqd { OP_EX, xmmqd_mode }
2022-10-27 18:45:45 +00:00
#define EXxmmqdh { OP_EX, evex_half_bcst_xmmqdh_mode }
2012-03-26 19:18:29 +00:00
#define EXymmq { OP_EX, ymmq_mode }
#define EXEvexXGscat { OP_EX, evex_x_gscat_mode }
#define EXEvexXNoBcst { OP_EX, evex_x_nobcst_mode }
2012-03-26 19:18:29 +00:00
#define MS { OP_MS, v_mode }
#define XS { OP_XS, v_mode }
#define EMCq { OP_EMC, q_mode }
#define MXC { OP_MXC, 0 }
#define OPSUF { OP_3DNowSuffix, 0 }
2022-10-27 18:45:45 +00:00
#define SEP { SEP_Fixup, 0 }
2012-03-26 19:18:29 +00:00
#define CMP { CMP_Fixup, 0 }
#define XMM0 { XMM_Fixup, 0 }
#define FXSAVE { FXSAVE_Fixup, 0 }
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
#define Vex { OP_VEX, x_mode }
#define VexW { OP_VexW, x_mode }
#define VexScalar { OP_VEX, scalar_mode }
#define VexScalarR { OP_VexR, scalar_mode }
#define VexGatherD { OP_VEX, vex_vsib_d_w_dq_mode }
#define VexGatherQ { OP_VEX, vex_vsib_q_w_dq_mode }
#define VexGdq { OP_VEX, dq_mode }
2022-10-27 18:45:45 +00:00
#define VexTmm { OP_VEX, tmm_mode }
2012-03-26 19:18:29 +00:00
#define XMVexI4 { OP_REG_VexI4, x_mode }
2022-10-27 18:45:45 +00:00
#define XMVexScalarI4 { OP_REG_VexI4, scalar_mode }
#define VexI4 { OP_VexI4, 0 }
2012-03-26 19:18:29 +00:00
#define PCLMUL { PCLMUL_Fixup, 0 }
#define VPCMP { VPCMP_Fixup, 0 }
2018-12-28 15:25:28 +00:00
#define VPCOM { VPCOM_Fixup, 0 }
#define EXxEVexR { OP_Rounding, evex_rounding_mode }
2022-10-27 18:45:45 +00:00
#define EXxEVexR64 { OP_Rounding, evex_rounding_64_mode }
#define EXxEVexS { OP_Rounding, evex_sae_mode }
#define MaskG { OP_G, mask_mode }
#define MaskE { OP_E, mask_mode }
2015-08-28 15:32:19 +00:00
#define MaskBDE { OP_E, mask_bd_mode }
#define MaskVex { OP_VEX, mask_mode }
#define MVexVSIBDWpX { OP_M, vex_vsib_d_w_dq_mode }
#define MVexVSIBQWpX { OP_M, vex_vsib_q_w_dq_mode }
2022-10-27 18:45:45 +00:00
#define MVexSIBMEM { OP_M, vex_sibmem_mode }
2012-03-26 19:18:29 +00:00
/* Used handle "rep" prefix for string instructions. */
#define Xbr { REP_Fixup, eSI_reg }
#define Xvr { REP_Fixup, eSI_reg }
#define Ybr { REP_Fixup, eDI_reg }
#define Yvr { REP_Fixup, eDI_reg }
#define Yzr { REP_Fixup, eDI_reg }
#define indirDXr { REP_Fixup, indir_dx_reg }
#define ALr { REP_Fixup, al_reg }
#define eAXr { REP_Fixup, eAX_reg }
/* Used handle HLE prefix for lockable instructions. */
#define Ebh1 { HLE_Fixup1, b_mode }
#define Evh1 { HLE_Fixup1, v_mode }
#define Ebh2 { HLE_Fixup2, b_mode }
#define Evh2 { HLE_Fixup2, v_mode }
#define Ebh3 { HLE_Fixup3, b_mode }
#define Evh3 { HLE_Fixup3, v_mode }
#define BND { BND_Fixup, 0 }
#define NOTRACK { NOTRACK_Fixup, 0 }
2012-03-26 19:18:29 +00:00
#define cond_jump_flag { NULL, cond_jump_mode }
#define loop_jcxz_flag { NULL, loop_jcxz_mode }
/* bits in sizeflag */
#define SUFFIX_ALWAYS 4
#define AFLAG 2
#define DFLAG 1
enum
{
/* byte operand */
b_mode = 1,
/* byte operand with operand swapped */
b_swap_mode,
/* byte operand, sign extend like 'T' suffix */
b_T_mode,
/* operand size depends on prefixes */
v_mode,
/* operand size depends on prefixes with operand swapped */
v_swap_mode,
2018-12-28 15:25:28 +00:00
/* operand size depends on address prefix */
va_mode,
/* word operand */
w_mode,
/* double word operand */
d_mode,
2022-10-27 18:45:45 +00:00
/* word operand with operand swapped */
w_swap_mode,
/* double word operand with operand swapped */
d_swap_mode,
/* quad word operand */
q_mode,
/* quad word operand with operand swapped */
q_swap_mode,
/* ten-byte operand */
t_mode,
/* 16-byte XMM, 32-byte YMM or 64-byte ZMM operand. In EVEX with
broadcast enabled. */
x_mode,
/* Similar to x_mode, but with different EVEX mem shifts. */
evex_x_gscat_mode,
2022-10-27 18:45:45 +00:00
/* Similar to x_mode, but with yet different EVEX mem shifts. */
bw_unit_mode,
/* Similar to x_mode, but with disabled broadcast. */
evex_x_nobcst_mode,
/* Similar to x_mode, but with operands swapped and disabled broadcast
in EVEX. */
x_swap_mode,
2022-10-27 18:45:45 +00:00
/* 16-byte XMM, 32-byte YMM or 64-byte ZMM operand. In EVEX with
broadcast of 16bit enabled. */
xh_mode,
/* 16-byte XMM operand */
xmm_mode,
/* XMM, XMM or YMM register operand, or quad word, xmmword or ymmword
memory operand (depending on vector length). Broadcast isn't
allowed. */
xmmq_mode,
/* Same as xmmq_mode, but broadcast is allowed. */
evex_half_bcst_xmmq_mode,
2022-10-27 18:45:45 +00:00
/* XMM, XMM or YMM register operand, or quad word, xmmword or ymmword
memory operand (depending on vector length). 16bit broadcast. */
evex_half_bcst_xmmqh_mode,
/* 16-byte XMM, word, double word or quad word operand. */
xmmdw_mode,
/* 16-byte XMM, double word, quad word operand or xmm word operand. */
xmmqd_mode,
2022-10-27 18:45:45 +00:00
/* 16-byte XMM, double word, quad word operand or xmm word operand.
16bit broadcast. */
evex_half_bcst_xmmqdh_mode,
/* 32-byte YMM operand */
ymm_mode,
/* quad word, ymmword or zmmword memory operand. */
ymmq_mode,
2022-10-27 18:45:45 +00:00
/* TMM operand */
tmm_mode,
/* d_mode in 32bit, q_mode in 64bit mode. */
m_mode,
/* pair of v_mode operands */
a_mode,
cond_jump_mode,
loop_jcxz_mode,
2022-10-27 18:45:45 +00:00
movsxd_mode,
v_bnd_mode,
2022-10-27 18:45:45 +00:00
/* like v_bnd_mode in 32bit, no RIP-rel in 64bit mode. */
v_bndmk_mode,
/* operand size depends on REX.W / VEX.W. */
dq_mode,
2022-10-27 18:45:45 +00:00
/* Displacements like v_mode without considering Intel64 ISA. */
dqw_mode,
2018-12-28 15:25:28 +00:00
/* bounds operand */
bnd_mode,
2018-12-28 15:25:28 +00:00
/* bounds operand with operand swapped */
bnd_swap_mode,
/* 4- or 6-byte pointer operand */
f_mode,
const_1_mode,
2017-04-10 11:32:00 +00:00
/* v_mode for indirect branch opcodes. */
indir_v_mode,
/* v_mode for stack-related opcodes. */
stack_v_mode,
/* non-quad operand size depends on prefixes */
z_mode,
/* 16-byte operand */
o_mode,
2015-08-28 15:32:19 +00:00
/* registers like d_mode, memory like b_mode. */
db_mode,
/* registers like d_mode, memory like w_mode. */
dw_mode,
2022-10-27 18:45:45 +00:00
/* Operand size depends on the VEX.W bit, with VSIB dword indices. */
vex_vsib_d_w_dq_mode,
2022-10-27 18:45:45 +00:00
/* Operand size depends on the VEX.W bit, with VSIB qword indices. */
vex_vsib_q_w_dq_mode,
2022-10-27 18:45:45 +00:00
/* mandatory non-vector SIB. */
vex_sibmem_mode,
/* scalar, ignore vector length. */
scalar_mode,
/* Static rounding. */
evex_rounding_mode,
2022-10-27 18:45:45 +00:00
/* Static rounding, 64-bit mode only. */
evex_rounding_64_mode,
/* Supress all exceptions. */
evex_sae_mode,
/* Mask register operand. */
mask_mode,
2015-08-28 15:32:19 +00:00
/* Mask register operand. */
mask_bd_mode,
es_reg,
cs_reg,
ss_reg,
ds_reg,
fs_reg,
gs_reg,
eAX_reg,
eCX_reg,
eDX_reg,
eBX_reg,
eSP_reg,
eBP_reg,
eSI_reg,
eDI_reg,
al_reg,
cl_reg,
dl_reg,
bl_reg,
ah_reg,
ch_reg,
dh_reg,
bh_reg,
ax_reg,
cx_reg,
dx_reg,
bx_reg,
sp_reg,
bp_reg,
si_reg,
di_reg,
rAX_reg,
rCX_reg,
rDX_reg,
rBX_reg,
rSP_reg,
rBP_reg,
rSI_reg,
rDI_reg,
z_mode_ax_reg,
indir_dx_reg
};
enum
{
FLOATCODE = 1,
USE_REG_TABLE,
USE_MOD_TABLE,
USE_RM_TABLE,
USE_PREFIX_TABLE,
USE_X86_64_TABLE,
USE_3BYTE_TABLE,
USE_XOP_8F_TABLE,
USE_VEX_C4_TABLE,
USE_VEX_C5_TABLE,
USE_VEX_LEN_TABLE,
USE_VEX_W_TABLE,
2022-10-27 18:45:45 +00:00
USE_EVEX_TABLE,
USE_EVEX_LEN_TABLE
};
2012-03-26 19:18:29 +00:00
2017-04-10 11:32:00 +00:00
#define FLOAT NULL, { { NULL, FLOATCODE } }, 0
2012-03-26 19:18:29 +00:00
2017-04-10 11:32:00 +00:00
#define DIS386(T, I) NULL, { { NULL, (T)}, { NULL, (I) } }, 0
#define DIS386_PREFIX(T, I, P) NULL, { { NULL, (T)}, { NULL, (I) } }, P
2012-03-26 19:18:29 +00:00
#define REG_TABLE(I) DIS386 (USE_REG_TABLE, (I))
#define MOD_TABLE(I) DIS386 (USE_MOD_TABLE, (I))
#define RM_TABLE(I) DIS386 (USE_RM_TABLE, (I))
#define PREFIX_TABLE(I) DIS386 (USE_PREFIX_TABLE, (I))
#define X86_64_TABLE(I) DIS386 (USE_X86_64_TABLE, (I))
#define THREE_BYTE_TABLE(I) DIS386 (USE_3BYTE_TABLE, (I))
2017-04-10 11:32:00 +00:00
#define THREE_BYTE_TABLE_PREFIX(I, P) DIS386_PREFIX (USE_3BYTE_TABLE, (I), P)
#define XOP_8F_TABLE(I) DIS386 (USE_XOP_8F_TABLE, (I))
2012-03-26 19:18:29 +00:00
#define VEX_C4_TABLE(I) DIS386 (USE_VEX_C4_TABLE, (I))
#define VEX_C5_TABLE(I) DIS386 (USE_VEX_C5_TABLE, (I))
#define VEX_LEN_TABLE(I) DIS386 (USE_VEX_LEN_TABLE, (I))
#define VEX_W_TABLE(I) DIS386 (USE_VEX_W_TABLE, (I))
#define EVEX_TABLE(I) DIS386 (USE_EVEX_TABLE, (I))
2022-10-27 18:45:45 +00:00
#define EVEX_LEN_TABLE(I) DIS386 (USE_EVEX_LEN_TABLE, (I))
enum
{
REG_80 = 0,
REG_81,
2017-04-10 11:32:00 +00:00
REG_83,
REG_8F,
REG_C0,
REG_C1,
REG_C6,
REG_C7,
REG_D0,
REG_D1,
REG_D2,
REG_D3,
REG_F6,
REG_F7,
REG_FE,
REG_FF,
REG_0F00,
REG_0F01,
REG_0F0D,
REG_0F18,
2022-10-27 18:45:45 +00:00
REG_0F1C_P_0_MOD_0,
REG_0F1E_P_1_MOD_3,
REG_0F38D8_PREFIX_1,
REG_0F3A0F_PREFIX_1_MOD_3,
REG_0F71_MOD_0,
REG_0F72_MOD_0,
REG_0F73_MOD_0,
REG_0FA6,
REG_0FA7,
REG_0FAE,
REG_0FBA,
REG_0FC7,
2022-10-27 18:45:45 +00:00
REG_VEX_0F71_M_0,
REG_VEX_0F72_M_0,
REG_VEX_0F73_M_0,
REG_VEX_0FAE,
2022-10-27 18:45:45 +00:00
REG_VEX_0F3849_X86_64_P_0_W_0_M_1,
REG_VEX_0F38F3_L_0,
REG_XOP_09_01_L_0,
REG_XOP_09_02_L_0,
REG_XOP_09_12_M_1_L_0,
REG_XOP_0A_12_L_0,
2015-08-28 15:32:19 +00:00
REG_EVEX_0F71,
REG_EVEX_0F72,
REG_EVEX_0F73,
2022-10-27 18:45:45 +00:00
REG_EVEX_0F38C6_M_0_L_2,
REG_EVEX_0F38C7_M_0_L_2
};
enum
{
2022-10-27 18:45:45 +00:00
MOD_62_32BIT = 0,
MOD_8D,
MOD_C4_32BIT,
MOD_C5_32BIT,
MOD_C6_REG_7,
MOD_C7_REG_7,
2015-08-28 15:32:19 +00:00
MOD_FF_REG_3,
MOD_FF_REG_5,
MOD_0F01_REG_0,
MOD_0F01_REG_1,
MOD_0F01_REG_2,
MOD_0F01_REG_3,
2017-04-10 11:32:00 +00:00
MOD_0F01_REG_5,
MOD_0F01_REG_7,
MOD_0F12_PREFIX_0,
2022-10-27 18:45:45 +00:00
MOD_0F12_PREFIX_2,
MOD_0F13,
MOD_0F16_PREFIX_0,
2022-10-27 18:45:45 +00:00
MOD_0F16_PREFIX_2,
MOD_0F17,
MOD_0F18_REG_0,
MOD_0F18_REG_1,
MOD_0F18_REG_2,
MOD_0F18_REG_3,
MOD_0F1A_PREFIX_0,
MOD_0F1B_PREFIX_0,
MOD_0F1B_PREFIX_1,
2018-12-28 15:25:28 +00:00
MOD_0F1C_PREFIX_0,
MOD_0F1E_PREFIX_1,
MOD_0F2B_PREFIX_0,
MOD_0F2B_PREFIX_1,
MOD_0F2B_PREFIX_2,
MOD_0F2B_PREFIX_3,
2022-10-27 18:45:45 +00:00
MOD_0F50,
MOD_0F71,
MOD_0F72,
MOD_0F73,
MOD_0FAE_REG_0,
MOD_0FAE_REG_1,
MOD_0FAE_REG_2,
MOD_0FAE_REG_3,
MOD_0FAE_REG_4,
MOD_0FAE_REG_5,
MOD_0FAE_REG_6,
MOD_0FAE_REG_7,
MOD_0FB2,
MOD_0FB4,
MOD_0FB5,
2017-04-10 11:32:00 +00:00
MOD_0FC3,
2015-08-28 15:32:19 +00:00
MOD_0FC7_REG_3,
MOD_0FC7_REG_4,
MOD_0FC7_REG_5,
MOD_0FC7_REG_6,
MOD_0FC7_REG_7,
MOD_0FD7,
MOD_0FE7_PREFIX_2,
MOD_0FF0_PREFIX_3,
2022-10-27 18:45:45 +00:00
MOD_0F382A,
MOD_0F38DC_PREFIX_1,
MOD_0F38DD_PREFIX_1,
MOD_0F38DE_PREFIX_1,
MOD_0F38DF_PREFIX_1,
MOD_0F38F5,
MOD_0F38F6_PREFIX_0,
2022-10-27 18:45:45 +00:00
MOD_0F38F8_PREFIX_1,
2018-12-28 15:25:28 +00:00
MOD_0F38F8_PREFIX_2,
2022-10-27 18:45:45 +00:00
MOD_0F38F8_PREFIX_3,
MOD_0F38F9,
MOD_0F38FA_PREFIX_1,
MOD_0F38FB_PREFIX_1,
MOD_0F3A0F_PREFIX_1,
MOD_VEX_0F12_PREFIX_0,
2022-10-27 18:45:45 +00:00
MOD_VEX_0F12_PREFIX_2,
MOD_VEX_0F13,
MOD_VEX_0F16_PREFIX_0,
2022-10-27 18:45:45 +00:00
MOD_VEX_0F16_PREFIX_2,
MOD_VEX_0F17,
MOD_VEX_0F2B,
2022-10-27 18:45:45 +00:00
MOD_VEX_0F41_L_1,
MOD_VEX_0F42_L_1,
MOD_VEX_0F44_L_0,
MOD_VEX_0F45_L_1,
MOD_VEX_0F46_L_1,
MOD_VEX_0F47_L_1,
MOD_VEX_0F4A_L_1,
MOD_VEX_0F4B_L_1,
MOD_VEX_0F50,
2022-10-27 18:45:45 +00:00
MOD_VEX_0F71,
MOD_VEX_0F72,
MOD_VEX_0F73,
MOD_VEX_0F91_L_0,
MOD_VEX_0F92_L_0,
MOD_VEX_0F93_L_0,
MOD_VEX_0F98_L_0,
MOD_VEX_0F99_L_0,
MOD_VEX_0FAE_REG_2,
MOD_VEX_0FAE_REG_3,
2022-10-27 18:45:45 +00:00
MOD_VEX_0FD7,
MOD_VEX_0FE7,
MOD_VEX_0FF0_PREFIX_3,
2022-10-27 18:45:45 +00:00
MOD_VEX_0F381A,
MOD_VEX_0F382A,
MOD_VEX_0F382C,
MOD_VEX_0F382D,
MOD_VEX_0F382E,
MOD_VEX_0F382F,
MOD_VEX_0F3849_X86_64_P_0_W_0,
MOD_VEX_0F3849_X86_64_P_2_W_0,
MOD_VEX_0F3849_X86_64_P_3_W_0,
MOD_VEX_0F384B_X86_64_P_1_W_0,
MOD_VEX_0F384B_X86_64_P_2_W_0,
MOD_VEX_0F384B_X86_64_P_3_W_0,
MOD_VEX_0F385A,
MOD_VEX_0F385C_X86_64_P_1_W_0,
MOD_VEX_0F385E_X86_64_P_0_W_0,
MOD_VEX_0F385E_X86_64_P_1_W_0,
MOD_VEX_0F385E_X86_64_P_2_W_0,
MOD_VEX_0F385E_X86_64_P_3_W_0,
MOD_VEX_0F388C,
MOD_VEX_0F388E,
MOD_VEX_0F3A30_L_0,
MOD_VEX_0F3A31_L_0,
MOD_VEX_0F3A32_L_0,
MOD_VEX_0F3A33_L_0,
MOD_XOP_09_12,
MOD_EVEX_0F381A,
MOD_EVEX_0F381B,
MOD_EVEX_0F3828_P_1,
MOD_EVEX_0F382A_P_1_W_1,
MOD_EVEX_0F3838_P_1,
MOD_EVEX_0F383A_P_1_W_0,
MOD_EVEX_0F385A,
MOD_EVEX_0F385B,
MOD_EVEX_0F387A_W_0,
MOD_EVEX_0F387B_W_0,
MOD_EVEX_0F387C,
MOD_EVEX_0F38C6,
MOD_EVEX_0F38C7,
};
enum
{
RM_C6_REG_7 = 0,
RM_C7_REG_7,
RM_0F01_REG_0,
RM_0F01_REG_1,
RM_0F01_REG_2,
RM_0F01_REG_3,
2022-10-27 18:45:45 +00:00
RM_0F01_REG_5_MOD_3,
RM_0F01_REG_7_MOD_3,
RM_0F1E_P_1_MOD_3_REG_7,
RM_0FAE_REG_6_MOD_3_P_0,
RM_0FAE_REG_7_MOD_3,
RM_0F3A0F_P_1_MOD_3_REG_0,
RM_VEX_0F3849_X86_64_P_0_W_0_M_1_R_0
};
enum
{
PREFIX_90 = 0,
2022-10-27 18:45:45 +00:00
PREFIX_0F01_REG_1_RM_4,
PREFIX_0F01_REG_1_RM_5,
PREFIX_0F01_REG_1_RM_6,
PREFIX_0F01_REG_1_RM_7,
PREFIX_0F01_REG_3_RM_1,
PREFIX_0F01_REG_5_MOD_0,
PREFIX_0F01_REG_5_MOD_3_RM_0,
PREFIX_0F01_REG_5_MOD_3_RM_1,
PREFIX_0F01_REG_5_MOD_3_RM_2,
PREFIX_0F01_REG_5_MOD_3_RM_4,
PREFIX_0F01_REG_5_MOD_3_RM_5,
PREFIX_0F01_REG_5_MOD_3_RM_6,
PREFIX_0F01_REG_5_MOD_3_RM_7,
PREFIX_0F01_REG_7_MOD_3_RM_2,
PREFIX_0F01_REG_7_MOD_3_RM_6,
PREFIX_0F01_REG_7_MOD_3_RM_7,
2018-12-28 15:25:28 +00:00
PREFIX_0F09,
PREFIX_0F10,
PREFIX_0F11,
PREFIX_0F12,
PREFIX_0F16,
PREFIX_0F1A,
PREFIX_0F1B,
2018-12-28 15:25:28 +00:00
PREFIX_0F1C,
PREFIX_0F1E,
PREFIX_0F2A,
PREFIX_0F2B,
PREFIX_0F2C,
PREFIX_0F2D,
PREFIX_0F2E,
PREFIX_0F2F,
PREFIX_0F51,
PREFIX_0F52,
PREFIX_0F53,
PREFIX_0F58,
PREFIX_0F59,
PREFIX_0F5A,
PREFIX_0F5B,
PREFIX_0F5C,
PREFIX_0F5D,
PREFIX_0F5E,
PREFIX_0F5F,
PREFIX_0F60,
PREFIX_0F61,
PREFIX_0F62,
PREFIX_0F6F,
PREFIX_0F70,
PREFIX_0F78,
PREFIX_0F79,
PREFIX_0F7C,
PREFIX_0F7D,
PREFIX_0F7E,
PREFIX_0F7F,
2022-10-27 18:45:45 +00:00
PREFIX_0FAE_REG_0_MOD_3,
PREFIX_0FAE_REG_1_MOD_3,
PREFIX_0FAE_REG_2_MOD_3,
PREFIX_0FAE_REG_3_MOD_3,
PREFIX_0FAE_REG_4_MOD_0,
PREFIX_0FAE_REG_4_MOD_3,
PREFIX_0FAE_REG_5_MOD_3,
PREFIX_0FAE_REG_6_MOD_0,
PREFIX_0FAE_REG_6_MOD_3,
PREFIX_0FAE_REG_7_MOD_0,
PREFIX_0FB8,
PREFIX_0FBC,
PREFIX_0FBD,
PREFIX_0FC2,
2022-10-27 18:45:45 +00:00
PREFIX_0FC7_REG_6_MOD_0,
PREFIX_0FC7_REG_6_MOD_3,
PREFIX_0FC7_REG_7_MOD_3,
PREFIX_0FD0,
PREFIX_0FD6,
PREFIX_0FE6,
PREFIX_0FE7,
PREFIX_0FF0,
PREFIX_0FF7,
2022-10-27 18:45:45 +00:00
PREFIX_0F38D8,
PREFIX_0F38DC,
PREFIX_0F38DD,
PREFIX_0F38DE,
PREFIX_0F38DF,
PREFIX_0F38F0,
PREFIX_0F38F1,
PREFIX_0F38F6,
2018-12-28 15:25:28 +00:00
PREFIX_0F38F8,
2022-10-27 18:45:45 +00:00
PREFIX_0F38FA,
PREFIX_0F38FB,
PREFIX_0F3A0F,
PREFIX_VEX_0F10,
PREFIX_VEX_0F11,
PREFIX_VEX_0F12,
PREFIX_VEX_0F16,
PREFIX_VEX_0F2A,
PREFIX_VEX_0F2C,
PREFIX_VEX_0F2D,
PREFIX_VEX_0F2E,
PREFIX_VEX_0F2F,
2022-10-27 18:45:45 +00:00
PREFIX_VEX_0F41_L_1_M_1_W_0,
PREFIX_VEX_0F41_L_1_M_1_W_1,
PREFIX_VEX_0F42_L_1_M_1_W_0,
PREFIX_VEX_0F42_L_1_M_1_W_1,
PREFIX_VEX_0F44_L_0_M_1_W_0,
PREFIX_VEX_0F44_L_0_M_1_W_1,
PREFIX_VEX_0F45_L_1_M_1_W_0,
PREFIX_VEX_0F45_L_1_M_1_W_1,
PREFIX_VEX_0F46_L_1_M_1_W_0,
PREFIX_VEX_0F46_L_1_M_1_W_1,
PREFIX_VEX_0F47_L_1_M_1_W_0,
PREFIX_VEX_0F47_L_1_M_1_W_1,
PREFIX_VEX_0F4A_L_1_M_1_W_0,
PREFIX_VEX_0F4A_L_1_M_1_W_1,
PREFIX_VEX_0F4B_L_1_M_1_W_0,
PREFIX_VEX_0F4B_L_1_M_1_W_1,
PREFIX_VEX_0F51,
PREFIX_VEX_0F52,
PREFIX_VEX_0F53,
PREFIX_VEX_0F58,
PREFIX_VEX_0F59,
PREFIX_VEX_0F5A,
PREFIX_VEX_0F5B,
PREFIX_VEX_0F5C,
PREFIX_VEX_0F5D,
PREFIX_VEX_0F5E,
PREFIX_VEX_0F5F,
PREFIX_VEX_0F6F,
PREFIX_VEX_0F70,
PREFIX_VEX_0F7C,
PREFIX_VEX_0F7D,
PREFIX_VEX_0F7E,
PREFIX_VEX_0F7F,
2022-10-27 18:45:45 +00:00
PREFIX_VEX_0F90_L_0_W_0,
PREFIX_VEX_0F90_L_0_W_1,
PREFIX_VEX_0F91_L_0_M_0_W_0,
PREFIX_VEX_0F91_L_0_M_0_W_1,
PREFIX_VEX_0F92_L_0_M_1_W_0,
PREFIX_VEX_0F92_L_0_M_1_W_1,
PREFIX_VEX_0F93_L_0_M_1_W_0,
PREFIX_VEX_0F93_L_0_M_1_W_1,
PREFIX_VEX_0F98_L_0_M_1_W_0,
PREFIX_VEX_0F98_L_0_M_1_W_1,
PREFIX_VEX_0F99_L_0_M_1_W_0,
PREFIX_VEX_0F99_L_0_M_1_W_1,
PREFIX_VEX_0FC2,
PREFIX_VEX_0FD0,
PREFIX_VEX_0FE6,
PREFIX_VEX_0FF0,
2022-10-27 18:45:45 +00:00
PREFIX_VEX_0F3849_X86_64,
PREFIX_VEX_0F384B_X86_64,
PREFIX_VEX_0F385C_X86_64,
PREFIX_VEX_0F385E_X86_64,
PREFIX_VEX_0F38F5_L_0,
PREFIX_VEX_0F38F6_L_0,
PREFIX_VEX_0F38F7_L_0,
PREFIX_VEX_0F3AF0_L_0,
PREFIX_EVEX_0F5B,
PREFIX_EVEX_0F6F,
PREFIX_EVEX_0F70,
PREFIX_EVEX_0F78,
PREFIX_EVEX_0F79,
PREFIX_EVEX_0F7A,
PREFIX_EVEX_0F7B,
PREFIX_EVEX_0F7E,
PREFIX_EVEX_0F7F,
PREFIX_EVEX_0FC2,
PREFIX_EVEX_0FE6,
2015-08-28 15:32:19 +00:00
PREFIX_EVEX_0F3810,
PREFIX_EVEX_0F3811,
PREFIX_EVEX_0F3812,
PREFIX_EVEX_0F3813,
PREFIX_EVEX_0F3814,
PREFIX_EVEX_0F3815,
2015-08-28 15:32:19 +00:00
PREFIX_EVEX_0F3820,
PREFIX_EVEX_0F3821,
PREFIX_EVEX_0F3822,
PREFIX_EVEX_0F3823,
PREFIX_EVEX_0F3824,
PREFIX_EVEX_0F3825,
2015-08-28 15:32:19 +00:00
PREFIX_EVEX_0F3826,
PREFIX_EVEX_0F3827,
PREFIX_EVEX_0F3828,
PREFIX_EVEX_0F3829,
PREFIX_EVEX_0F382A,
2015-08-28 15:32:19 +00:00
PREFIX_EVEX_0F3830,
PREFIX_EVEX_0F3831,
PREFIX_EVEX_0F3832,
PREFIX_EVEX_0F3833,
PREFIX_EVEX_0F3834,
PREFIX_EVEX_0F3835,
2015-08-28 15:32:19 +00:00
PREFIX_EVEX_0F3838,
PREFIX_EVEX_0F3839,
PREFIX_EVEX_0F383A,
2017-04-10 11:32:00 +00:00
PREFIX_EVEX_0F3852,
PREFIX_EVEX_0F3853,
2022-10-27 18:45:45 +00:00
PREFIX_EVEX_0F3868,
2018-12-28 15:25:28 +00:00
PREFIX_EVEX_0F3872,
PREFIX_EVEX_0F389A,
PREFIX_EVEX_0F389B,
PREFIX_EVEX_0F38AA,
PREFIX_EVEX_0F38AB,
2022-10-27 18:45:45 +00:00
PREFIX_EVEX_0F3A08,
PREFIX_EVEX_0F3A0A,
PREFIX_EVEX_0F3A26,
PREFIX_EVEX_0F3A27,
PREFIX_EVEX_0F3A56,
PREFIX_EVEX_0F3A57,
PREFIX_EVEX_0F3A66,
PREFIX_EVEX_0F3A67,
2022-10-27 18:45:45 +00:00
PREFIX_EVEX_0F3AC2,
PREFIX_EVEX_MAP5_10,
PREFIX_EVEX_MAP5_11,
PREFIX_EVEX_MAP5_1D,
PREFIX_EVEX_MAP5_2A,
PREFIX_EVEX_MAP5_2C,
PREFIX_EVEX_MAP5_2D,
PREFIX_EVEX_MAP5_2E,
PREFIX_EVEX_MAP5_2F,
PREFIX_EVEX_MAP5_51,
PREFIX_EVEX_MAP5_58,
PREFIX_EVEX_MAP5_59,
PREFIX_EVEX_MAP5_5A,
PREFIX_EVEX_MAP5_5B,
PREFIX_EVEX_MAP5_5C,
PREFIX_EVEX_MAP5_5D,
PREFIX_EVEX_MAP5_5E,
PREFIX_EVEX_MAP5_5F,
PREFIX_EVEX_MAP5_78,
PREFIX_EVEX_MAP5_79,
PREFIX_EVEX_MAP5_7A,
PREFIX_EVEX_MAP5_7B,
PREFIX_EVEX_MAP5_7C,
PREFIX_EVEX_MAP5_7D,
PREFIX_EVEX_MAP6_13,
PREFIX_EVEX_MAP6_56,
PREFIX_EVEX_MAP6_57,
PREFIX_EVEX_MAP6_D6,
PREFIX_EVEX_MAP6_D7,
};
enum
{
X86_64_06 = 0,
X86_64_07,
2022-10-27 18:45:45 +00:00
X86_64_0E,
X86_64_16,
X86_64_17,
X86_64_1E,
X86_64_1F,
X86_64_27,
X86_64_2F,
X86_64_37,
X86_64_3F,
X86_64_60,
X86_64_61,
X86_64_62,
X86_64_63,
X86_64_6D,
X86_64_6F,
2017-04-10 11:32:00 +00:00
X86_64_82,
X86_64_9A,
2022-10-27 18:45:45 +00:00
X86_64_C2,
X86_64_C3,
X86_64_C4,
X86_64_C5,
X86_64_CE,
X86_64_D4,
X86_64_D5,
2017-04-10 11:32:00 +00:00
X86_64_E8,
X86_64_E9,
X86_64_EA,
X86_64_0F01_REG_0,
X86_64_0F01_REG_1,
2022-10-27 18:45:45 +00:00
X86_64_0F01_REG_1_RM_5_PREFIX_2,
X86_64_0F01_REG_1_RM_6_PREFIX_2,
X86_64_0F01_REG_1_RM_7_PREFIX_2,
X86_64_0F01_REG_2,
2022-10-27 18:45:45 +00:00
X86_64_0F01_REG_3,
X86_64_0F01_REG_5_MOD_3_RM_4_PREFIX_1,
X86_64_0F01_REG_5_MOD_3_RM_5_PREFIX_1,
X86_64_0F01_REG_5_MOD_3_RM_6_PREFIX_1,
X86_64_0F01_REG_5_MOD_3_RM_7_PREFIX_1,
X86_64_0F01_REG_7_MOD_3_RM_6_PREFIX_1,
X86_64_0F01_REG_7_MOD_3_RM_6_PREFIX_3,
X86_64_0F01_REG_7_MOD_3_RM_7_PREFIX_1,
X86_64_0F24,
X86_64_0F26,
X86_64_0FC7_REG_6_MOD_3_PREFIX_1,
X86_64_VEX_0F3849,
X86_64_VEX_0F384B,
X86_64_VEX_0F385C,
X86_64_VEX_0F385E
};
enum
{
THREE_BYTE_0F38 = 0,
2017-04-10 11:32:00 +00:00
THREE_BYTE_0F3A
};
enum
{
XOP_08 = 0,
XOP_09,
XOP_0A
};
enum
{
VEX_0F = 0,
VEX_0F38,
VEX_0F3A
};
2012-03-26 19:18:29 +00:00
enum
{
EVEX_0F = 0,
EVEX_0F38,
2022-10-27 18:45:45 +00:00
EVEX_0F3A,
EVEX_MAP5,
EVEX_MAP6,
};
enum
{
2022-10-27 18:45:45 +00:00
VEX_LEN_0F12_P_0_M_0 = 0,
VEX_LEN_0F12_P_0_M_1,
2022-10-27 18:45:45 +00:00
#define VEX_LEN_0F12_P_2_M_0 VEX_LEN_0F12_P_0_M_0
VEX_LEN_0F13_M_0,
VEX_LEN_0F16_P_0_M_0,
VEX_LEN_0F16_P_0_M_1,
2022-10-27 18:45:45 +00:00
#define VEX_LEN_0F16_P_2_M_0 VEX_LEN_0F16_P_0_M_0
VEX_LEN_0F17_M_0,
2022-10-27 18:45:45 +00:00
VEX_LEN_0F41,
VEX_LEN_0F42,
VEX_LEN_0F44,
VEX_LEN_0F45,
VEX_LEN_0F46,
VEX_LEN_0F47,
VEX_LEN_0F4A,
VEX_LEN_0F4B,
VEX_LEN_0F6E,
VEX_LEN_0F77,
VEX_LEN_0F7E_P_1,
VEX_LEN_0F7E_P_2,
2022-10-27 18:45:45 +00:00
VEX_LEN_0F90,
VEX_LEN_0F91,
VEX_LEN_0F92,
VEX_LEN_0F93,
VEX_LEN_0F98,
VEX_LEN_0F99,
VEX_LEN_0FAE_R_2_M_0,
VEX_LEN_0FAE_R_3_M_0,
2022-10-27 18:45:45 +00:00
VEX_LEN_0FC4,
VEX_LEN_0FC5,
VEX_LEN_0FD6,
VEX_LEN_0FF7,
VEX_LEN_0F3816,
VEX_LEN_0F3819,
VEX_LEN_0F381A_M_0,
VEX_LEN_0F3836,
VEX_LEN_0F3841,
VEX_LEN_0F3849_X86_64_P_0_W_0_M_0,
VEX_LEN_0F3849_X86_64_P_0_W_0_M_1_REG_0_RM_0,
VEX_LEN_0F3849_X86_64_P_2_W_0_M_0,
VEX_LEN_0F3849_X86_64_P_3_W_0_M_0,
VEX_LEN_0F384B_X86_64_P_1_W_0_M_0,
VEX_LEN_0F384B_X86_64_P_2_W_0_M_0,
VEX_LEN_0F384B_X86_64_P_3_W_0_M_0,
VEX_LEN_0F385A_M_0,
VEX_LEN_0F385C_X86_64_P_1_W_0_M_0,
VEX_LEN_0F385E_X86_64_P_0_W_0_M_0,
VEX_LEN_0F385E_X86_64_P_1_W_0_M_0,
VEX_LEN_0F385E_X86_64_P_2_W_0_M_0,
VEX_LEN_0F385E_X86_64_P_3_W_0_M_0,
VEX_LEN_0F38DB,
VEX_LEN_0F38F2,
VEX_LEN_0F38F3,
VEX_LEN_0F38F5,
VEX_LEN_0F38F6,
VEX_LEN_0F38F7,
VEX_LEN_0F3A00,
VEX_LEN_0F3A01,
VEX_LEN_0F3A06,
VEX_LEN_0F3A14,
VEX_LEN_0F3A15,
VEX_LEN_0F3A16,
VEX_LEN_0F3A17,
VEX_LEN_0F3A18,
VEX_LEN_0F3A19,
VEX_LEN_0F3A20,
VEX_LEN_0F3A21,
VEX_LEN_0F3A22,
VEX_LEN_0F3A30,
VEX_LEN_0F3A31,
VEX_LEN_0F3A32,
VEX_LEN_0F3A33,
VEX_LEN_0F3A38,
VEX_LEN_0F3A39,
VEX_LEN_0F3A41,
VEX_LEN_0F3A46,
VEX_LEN_0F3A60,
VEX_LEN_0F3A61,
VEX_LEN_0F3A62,
VEX_LEN_0F3A63,
VEX_LEN_0F3ADF,
VEX_LEN_0F3AF0,
VEX_LEN_0FXOP_08_85,
VEX_LEN_0FXOP_08_86,
VEX_LEN_0FXOP_08_87,
VEX_LEN_0FXOP_08_8E,
VEX_LEN_0FXOP_08_8F,
VEX_LEN_0FXOP_08_95,
VEX_LEN_0FXOP_08_96,
VEX_LEN_0FXOP_08_97,
VEX_LEN_0FXOP_08_9E,
VEX_LEN_0FXOP_08_9F,
VEX_LEN_0FXOP_08_A3,
VEX_LEN_0FXOP_08_A6,
VEX_LEN_0FXOP_08_B6,
VEX_LEN_0FXOP_08_C0,
VEX_LEN_0FXOP_08_C1,
VEX_LEN_0FXOP_08_C2,
VEX_LEN_0FXOP_08_C3,
VEX_LEN_0FXOP_08_CC,
VEX_LEN_0FXOP_08_CD,
VEX_LEN_0FXOP_08_CE,
VEX_LEN_0FXOP_08_CF,
VEX_LEN_0FXOP_08_EC,
VEX_LEN_0FXOP_08_ED,
VEX_LEN_0FXOP_08_EE,
VEX_LEN_0FXOP_08_EF,
2022-10-27 18:45:45 +00:00
VEX_LEN_0FXOP_09_01,
VEX_LEN_0FXOP_09_02,
VEX_LEN_0FXOP_09_12_M_1,
VEX_LEN_0FXOP_09_82_W_0,
VEX_LEN_0FXOP_09_83_W_0,
VEX_LEN_0FXOP_09_90,
VEX_LEN_0FXOP_09_91,
VEX_LEN_0FXOP_09_92,
VEX_LEN_0FXOP_09_93,
VEX_LEN_0FXOP_09_94,
VEX_LEN_0FXOP_09_95,
VEX_LEN_0FXOP_09_96,
VEX_LEN_0FXOP_09_97,
VEX_LEN_0FXOP_09_98,
VEX_LEN_0FXOP_09_99,
VEX_LEN_0FXOP_09_9A,
VEX_LEN_0FXOP_09_9B,
VEX_LEN_0FXOP_09_C1,
VEX_LEN_0FXOP_09_C2,
VEX_LEN_0FXOP_09_C3,
VEX_LEN_0FXOP_09_C6,
VEX_LEN_0FXOP_09_C7,
VEX_LEN_0FXOP_09_CB,
VEX_LEN_0FXOP_09_D1,
VEX_LEN_0FXOP_09_D2,
VEX_LEN_0FXOP_09_D3,
VEX_LEN_0FXOP_09_D6,
VEX_LEN_0FXOP_09_D7,
VEX_LEN_0FXOP_09_DB,
VEX_LEN_0FXOP_09_E1,
VEX_LEN_0FXOP_09_E2,
VEX_LEN_0FXOP_09_E3,
VEX_LEN_0FXOP_0A_12,
};
enum
{
EVEX_LEN_0F3816 = 0,
EVEX_LEN_0F3819,
EVEX_LEN_0F381A_M_0,
EVEX_LEN_0F381B_M_0,
EVEX_LEN_0F3836,
EVEX_LEN_0F385A_M_0,
EVEX_LEN_0F385B_M_0,
EVEX_LEN_0F38C6_M_0,
EVEX_LEN_0F38C7_M_0,
EVEX_LEN_0F3A00,
EVEX_LEN_0F3A01,
EVEX_LEN_0F3A18,
EVEX_LEN_0F3A19,
EVEX_LEN_0F3A1A,
EVEX_LEN_0F3A1B,
EVEX_LEN_0F3A23,
EVEX_LEN_0F3A38,
EVEX_LEN_0F3A39,
EVEX_LEN_0F3A3A,
EVEX_LEN_0F3A3B,
EVEX_LEN_0F3A43
};
enum
{
2022-10-27 18:45:45 +00:00
VEX_W_0F41_L_1_M_1 = 0,
VEX_W_0F42_L_1_M_1,
VEX_W_0F44_L_0_M_1,
VEX_W_0F45_L_1_M_1,
VEX_W_0F46_L_1_M_1,
VEX_W_0F47_L_1_M_1,
VEX_W_0F4A_L_1_M_1,
VEX_W_0F4B_L_1_M_1,
VEX_W_0F90_L_0,
VEX_W_0F91_L_0_M_0,
VEX_W_0F92_L_0_M_1,
VEX_W_0F93_L_0_M_1,
VEX_W_0F98_L_0_M_1,
VEX_W_0F99_L_0_M_1,
VEX_W_0F380C,
VEX_W_0F380D,
VEX_W_0F380E,
VEX_W_0F380F,
VEX_W_0F3813,
VEX_W_0F3816_L_1,
VEX_W_0F3818,
VEX_W_0F3819_L_1,
VEX_W_0F381A_M_0_L_1,
VEX_W_0F382C_M_0,
VEX_W_0F382D_M_0,
VEX_W_0F382E_M_0,
VEX_W_0F382F_M_0,
VEX_W_0F3836,
VEX_W_0F3846,
VEX_W_0F3849_X86_64_P_0,
VEX_W_0F3849_X86_64_P_2,
VEX_W_0F3849_X86_64_P_3,
VEX_W_0F384B_X86_64_P_1,
VEX_W_0F384B_X86_64_P_2,
VEX_W_0F384B_X86_64_P_3,
VEX_W_0F3850,
VEX_W_0F3851,
VEX_W_0F3852,
VEX_W_0F3853,
VEX_W_0F3858,
VEX_W_0F3859,
VEX_W_0F385A_M_0_L_0,
VEX_W_0F385C_X86_64_P_1,
VEX_W_0F385E_X86_64_P_0,
VEX_W_0F385E_X86_64_P_1,
VEX_W_0F385E_X86_64_P_2,
VEX_W_0F385E_X86_64_P_3,
VEX_W_0F3878,
VEX_W_0F3879,
VEX_W_0F38CF,
VEX_W_0F3A00_L_1,
VEX_W_0F3A01_L_1,
VEX_W_0F3A02,
VEX_W_0F3A04,
VEX_W_0F3A05,
VEX_W_0F3A06_L_1,
VEX_W_0F3A18_L_1,
VEX_W_0F3A19_L_1,
VEX_W_0F3A1D,
VEX_W_0F3A38_L_1,
VEX_W_0F3A39_L_1,
VEX_W_0F3A46_L_1,
VEX_W_0F3A4A,
VEX_W_0F3A4B,
VEX_W_0F3A4C,
VEX_W_0F3ACE,
VEX_W_0F3ACF,
VEX_W_0FXOP_08_85_L_0,
VEX_W_0FXOP_08_86_L_0,
VEX_W_0FXOP_08_87_L_0,
VEX_W_0FXOP_08_8E_L_0,
VEX_W_0FXOP_08_8F_L_0,
VEX_W_0FXOP_08_95_L_0,
VEX_W_0FXOP_08_96_L_0,
VEX_W_0FXOP_08_97_L_0,
VEX_W_0FXOP_08_9E_L_0,
VEX_W_0FXOP_08_9F_L_0,
VEX_W_0FXOP_08_A6_L_0,
VEX_W_0FXOP_08_B6_L_0,
VEX_W_0FXOP_08_C0_L_0,
VEX_W_0FXOP_08_C1_L_0,
VEX_W_0FXOP_08_C2_L_0,
VEX_W_0FXOP_08_C3_L_0,
VEX_W_0FXOP_08_CC_L_0,
VEX_W_0FXOP_08_CD_L_0,
VEX_W_0FXOP_08_CE_L_0,
VEX_W_0FXOP_08_CF_L_0,
VEX_W_0FXOP_08_EC_L_0,
VEX_W_0FXOP_08_ED_L_0,
VEX_W_0FXOP_08_EE_L_0,
VEX_W_0FXOP_08_EF_L_0,
VEX_W_0FXOP_09_80,
VEX_W_0FXOP_09_81,
VEX_W_0FXOP_09_82,
VEX_W_0FXOP_09_83,
VEX_W_0FXOP_09_C1_L_0,
VEX_W_0FXOP_09_C2_L_0,
VEX_W_0FXOP_09_C3_L_0,
VEX_W_0FXOP_09_C6_L_0,
VEX_W_0FXOP_09_C7_L_0,
VEX_W_0FXOP_09_CB_L_0,
VEX_W_0FXOP_09_D1_L_0,
VEX_W_0FXOP_09_D2_L_0,
VEX_W_0FXOP_09_D3_L_0,
VEX_W_0FXOP_09_D6_L_0,
VEX_W_0FXOP_09_D7_L_0,
VEX_W_0FXOP_09_DB_L_0,
VEX_W_0FXOP_09_E1_L_0,
VEX_W_0FXOP_09_E2_L_0,
VEX_W_0FXOP_09_E3_L_0,
EVEX_W_0F5B_P_0,
2022-10-27 18:45:45 +00:00
EVEX_W_0F62,
EVEX_W_0F66,
EVEX_W_0F6A,
EVEX_W_0F6B,
EVEX_W_0F6C,
EVEX_W_0F6D,
EVEX_W_0F6F_P_1,
EVEX_W_0F6F_P_2,
2015-08-28 15:32:19 +00:00
EVEX_W_0F6F_P_3,
EVEX_W_0F70_P_2,
2022-10-27 18:45:45 +00:00
EVEX_W_0F72_R_2,
EVEX_W_0F72_R_6,
EVEX_W_0F73_R_2,
EVEX_W_0F73_R_6,
EVEX_W_0F76,
EVEX_W_0F78_P_0,
2015-08-28 15:32:19 +00:00
EVEX_W_0F78_P_2,
EVEX_W_0F79_P_0,
2015-08-28 15:32:19 +00:00
EVEX_W_0F79_P_2,
EVEX_W_0F7A_P_1,
2015-08-28 15:32:19 +00:00
EVEX_W_0F7A_P_2,
EVEX_W_0F7A_P_3,
2015-08-28 15:32:19 +00:00
EVEX_W_0F7B_P_2,
EVEX_W_0F7E_P_1,
EVEX_W_0F7F_P_1,
EVEX_W_0F7F_P_2,
2015-08-28 15:32:19 +00:00
EVEX_W_0F7F_P_3,
2022-10-27 18:45:45 +00:00
EVEX_W_0FD2,
EVEX_W_0FD3,
EVEX_W_0FD4,
EVEX_W_0FD6,
EVEX_W_0FE6_P_1,
2022-10-27 18:45:45 +00:00
EVEX_W_0FE7,
EVEX_W_0FF2,
EVEX_W_0FF3,
EVEX_W_0FF4,
EVEX_W_0FFA,
EVEX_W_0FFB,
EVEX_W_0FFE,
2015-08-28 15:32:19 +00:00
EVEX_W_0F3810_P_1,
EVEX_W_0F3810_P_2,
EVEX_W_0F3811_P_1,
2015-08-28 15:32:19 +00:00
EVEX_W_0F3811_P_2,
EVEX_W_0F3812_P_1,
2015-08-28 15:32:19 +00:00
EVEX_W_0F3812_P_2,
EVEX_W_0F3813_P_1,
EVEX_W_0F3814_P_1,
EVEX_W_0F3815_P_1,
2022-10-27 18:45:45 +00:00
EVEX_W_0F3819_L_n,
EVEX_W_0F381A_M_0_L_n,
EVEX_W_0F381B_M_0_L_2,
EVEX_W_0F381E,
EVEX_W_0F381F,
2015-08-28 15:32:19 +00:00
EVEX_W_0F3820_P_1,
EVEX_W_0F3821_P_1,
EVEX_W_0F3822_P_1,
EVEX_W_0F3823_P_1,
EVEX_W_0F3824_P_1,
EVEX_W_0F3825_P_1,
EVEX_W_0F3825_P_2,
EVEX_W_0F3828_P_2,
EVEX_W_0F3829_P_2,
EVEX_W_0F382A_P_1,
EVEX_W_0F382A_P_2,
2022-10-27 18:45:45 +00:00
EVEX_W_0F382B,
2015-08-28 15:32:19 +00:00
EVEX_W_0F3830_P_1,
EVEX_W_0F3831_P_1,
EVEX_W_0F3832_P_1,
EVEX_W_0F3833_P_1,
EVEX_W_0F3834_P_1,
EVEX_W_0F3835_P_1,
EVEX_W_0F3835_P_2,
2022-10-27 18:45:45 +00:00
EVEX_W_0F3837,
EVEX_W_0F383A_P_1,
2022-10-27 18:45:45 +00:00
EVEX_W_0F3859,
EVEX_W_0F385A_M_0_L_n,
EVEX_W_0F385B_M_0_L_2,
EVEX_W_0F3870,
2018-12-28 15:25:28 +00:00
EVEX_W_0F3872_P_2,
2022-10-27 18:45:45 +00:00
EVEX_W_0F387A,
EVEX_W_0F387B,
EVEX_W_0F3883,
EVEX_W_0F3A18_L_n,
EVEX_W_0F3A19_L_n,
EVEX_W_0F3A1A_L_2,
EVEX_W_0F3A1B_L_2,
EVEX_W_0F3A21,
EVEX_W_0F3A23_L_n,
EVEX_W_0F3A38_L_n,
EVEX_W_0F3A39_L_n,
EVEX_W_0F3A3A_L_2,
EVEX_W_0F3A3B_L_2,
EVEX_W_0F3A42,
EVEX_W_0F3A43_L_n,
EVEX_W_0F3A70,
EVEX_W_0F3A72,
EVEX_W_MAP5_5B_P_0,
EVEX_W_MAP5_7A_P_3,
};
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
typedef void (*op_rtn) (instr_info *ins, int bytemode, int sizeflag);
2012-03-26 19:18:29 +00:00
struct dis386 {
const char *name;
struct
{
op_rtn rtn;
int bytemode;
} op[MAX_OPERANDS];
2017-04-10 11:32:00 +00:00
unsigned int prefix_requirement;
2012-03-26 19:18:29 +00:00
};
/* Upper case letters in the instruction names here are macros.
'A' => print 'b' if no register operands or suffix_always is true
'B' => print 'b' if suffix_always is true
'C' => print 's' or 'l' ('w' or 'd' in Intel mode) depending on operand
size prefix
'D' => print 'w' if no register operands or 'w', 'l' or 'q', if
suffix_always is true
'E' => print 'e' if 32-bit form of jcxz
'F' => print 'w' or 'l' depending on address size prefix (loop insns)
'G' => print 'w' or 'l' depending on operand size prefix (i/o insns)
'H' => print ",pt" or ",pn" branch hint
2022-10-27 18:45:45 +00:00
'I' unused.
'J' unused.
2012-03-26 19:18:29 +00:00
'K' => print 'd' or 'q' if rex prefix is present.
2022-10-27 18:45:45 +00:00
'L' unused.
2012-03-26 19:18:29 +00:00
'M' => print 'r' if intel_mnemonic is false.
'N' => print 'n' if instruction has no wait "prefix"
'O' => print 'd' or 'o' (or 'q' in Intel mode)
2022-10-27 18:45:45 +00:00
'P' => behave as 'T' except with register operand outside of suffix_always
mode
2012-03-26 19:18:29 +00:00
'Q' => print 'w', 'l' or 'q' for memory operand or suffix_always
is true
'R' => print 'w', 'l' or 'q' ('d' for 'l' and 'e' in Intel mode)
'S' => print 'w', 'l' or 'q' if suffix_always is true
2022-10-27 18:45:45 +00:00
'T' => print 'w', 'l'/'d', or 'q' if instruction has an operand size
prefix or if suffix_always is true.
'U' unused.
'V' unused.
2012-03-26 19:18:29 +00:00
'W' => print 'b', 'w' or 'l' ('d' in Intel mode)
'X' => print 's', 'd' depending on data16 prefix (for XMM)
2018-12-28 15:25:28 +00:00
'Y' unused.
2022-10-27 18:45:45 +00:00
'Z' => print 'q' in 64bit mode and 'l' otherwise, if suffix_always is true.
2012-03-26 19:18:29 +00:00
'!' => change condition from true to false or from false to true.
'%' => add 1 upper case letter to the macro.
2022-10-27 18:45:45 +00:00
'^' => print 'w', 'l', or 'q' (Intel64 ISA only) depending on operand size
prefix or suffix_always is true (lcall/ljmp).
'@' => in 64bit mode for Intel64 ISA or if instruction
has no operand sizing prefix, print 'q' if suffix_always is true or
nothing otherwise; behave as 'P' in all other cases
2012-03-26 19:18:29 +00:00
2 upper case letter macros:
2017-04-10 11:32:00 +00:00
"XY" => print 'x' or 'y' if suffix_always is true or no register
operands and no broadcast.
"XZ" => print 'x', 'y', or 'z' if suffix_always is true or no
register operands and no broadcast.
"XW" => print 's', 'd' depending on the VEX.W bit (for FMA)
2022-10-27 18:45:45 +00:00
"XD" => print 'd' if !EVEX or EVEX.W=1, EVEX.W=0 is not a valid encoding
"XH" => print 'h' if EVEX.W=0, EVEX.W=1 is not a valid encoding (for FP16)
"XS" => print 's' if !EVEX or EVEX.W=0, EVEX.W=1 is not a valid encoding
"XV" => print "{vex3}" pseudo prefix
"LQ" => print 'l' ('d' in Intel mode) or 'q' for memory operand, cond
being false, or no operand at all in 64bit mode, or if suffix_always
is true.
"LB" => print "abs" in 64bit mode and behave as 'B' otherwise
"LS" => print "abs" in 64bit mode and behave as 'S' otherwise
"LV" => print "abs" for 64bit operand and behave as 'S' otherwise
2022-10-27 18:45:45 +00:00
"DQ" => print 'd' or 'q' depending on the VEX.W bit
"BW" => print 'b' or 'w' depending on the VEX.W bit
2015-08-28 15:32:19 +00:00
"LP" => print 'w' or 'l' ('d' in Intel mode) if instruction has
an operand size prefix, or suffix_always is true. print
'q' if rex prefix is present.
2012-03-26 19:18:29 +00:00
Many of the above letters print nothing in Intel mode. See "putop"
for the details.
Braces '{' and '}', and vertical bars '|', indicate alternative
mnemonic strings for AT&T and Intel. */
static const struct dis386 dis386[] = {
/* 00 */
2017-04-10 11:32:00 +00:00
{ "addB", { Ebh1, Gb }, 0 },
{ "addS", { Evh1, Gv }, 0 },
{ "addB", { Gb, EbS }, 0 },
{ "addS", { Gv, EvS }, 0 },
{ "addB", { AL, Ib }, 0 },
{ "addS", { eAX, Iv }, 0 },
2012-03-26 19:18:29 +00:00
{ X86_64_TABLE (X86_64_06) },
{ X86_64_TABLE (X86_64_07) },
/* 08 */
2017-04-10 11:32:00 +00:00
{ "orB", { Ebh1, Gb }, 0 },
{ "orS", { Evh1, Gv }, 0 },
{ "orB", { Gb, EbS }, 0 },
{ "orS", { Gv, EvS }, 0 },
{ "orB", { AL, Ib }, 0 },
{ "orS", { eAX, Iv }, 0 },
2022-10-27 18:45:45 +00:00
{ X86_64_TABLE (X86_64_0E) },
{ Bad_Opcode }, /* 0x0f extended opcode escape */
2012-03-26 19:18:29 +00:00
/* 10 */
2017-04-10 11:32:00 +00:00
{ "adcB", { Ebh1, Gb }, 0 },
{ "adcS", { Evh1, Gv }, 0 },
{ "adcB", { Gb, EbS }, 0 },
{ "adcS", { Gv, EvS }, 0 },
{ "adcB", { AL, Ib }, 0 },
{ "adcS", { eAX, Iv }, 0 },
2012-03-26 19:18:29 +00:00
{ X86_64_TABLE (X86_64_16) },
{ X86_64_TABLE (X86_64_17) },
/* 18 */
2017-04-10 11:32:00 +00:00
{ "sbbB", { Ebh1, Gb }, 0 },
{ "sbbS", { Evh1, Gv }, 0 },
{ "sbbB", { Gb, EbS }, 0 },
{ "sbbS", { Gv, EvS }, 0 },
{ "sbbB", { AL, Ib }, 0 },
{ "sbbS", { eAX, Iv }, 0 },
2012-03-26 19:18:29 +00:00
{ X86_64_TABLE (X86_64_1E) },
{ X86_64_TABLE (X86_64_1F) },
/* 20 */
2017-04-10 11:32:00 +00:00
{ "andB", { Ebh1, Gb }, 0 },
{ "andS", { Evh1, Gv }, 0 },
{ "andB", { Gb, EbS }, 0 },
{ "andS", { Gv, EvS }, 0 },
{ "andB", { AL, Ib }, 0 },
{ "andS", { eAX, Iv }, 0 },
{ Bad_Opcode }, /* SEG ES prefix */
2012-03-26 19:18:29 +00:00
{ X86_64_TABLE (X86_64_27) },
/* 28 */
2017-04-10 11:32:00 +00:00
{ "subB", { Ebh1, Gb }, 0 },
{ "subS", { Evh1, Gv }, 0 },
{ "subB", { Gb, EbS }, 0 },
{ "subS", { Gv, EvS }, 0 },
{ "subB", { AL, Ib }, 0 },
{ "subS", { eAX, Iv }, 0 },
{ Bad_Opcode }, /* SEG CS prefix */
2012-03-26 19:18:29 +00:00
{ X86_64_TABLE (X86_64_2F) },
/* 30 */
2017-04-10 11:32:00 +00:00
{ "xorB", { Ebh1, Gb }, 0 },
{ "xorS", { Evh1, Gv }, 0 },
{ "xorB", { Gb, EbS }, 0 },
{ "xorS", { Gv, EvS }, 0 },
{ "xorB", { AL, Ib }, 0 },
{ "xorS", { eAX, Iv }, 0 },
{ Bad_Opcode }, /* SEG SS prefix */
2012-03-26 19:18:29 +00:00
{ X86_64_TABLE (X86_64_37) },
/* 38 */
2017-04-10 11:32:00 +00:00
{ "cmpB", { Eb, Gb }, 0 },
{ "cmpS", { Ev, Gv }, 0 },
{ "cmpB", { Gb, EbS }, 0 },
{ "cmpS", { Gv, EvS }, 0 },
{ "cmpB", { AL, Ib }, 0 },
{ "cmpS", { eAX, Iv }, 0 },
{ Bad_Opcode }, /* SEG DS prefix */
2012-03-26 19:18:29 +00:00
{ X86_64_TABLE (X86_64_3F) },
/* 40 */
2017-04-10 11:32:00 +00:00
{ "inc{S|}", { RMeAX }, 0 },
{ "inc{S|}", { RMeCX }, 0 },
{ "inc{S|}", { RMeDX }, 0 },
{ "inc{S|}", { RMeBX }, 0 },
{ "inc{S|}", { RMeSP }, 0 },
{ "inc{S|}", { RMeBP }, 0 },
{ "inc{S|}", { RMeSI }, 0 },
{ "inc{S|}", { RMeDI }, 0 },
2012-03-26 19:18:29 +00:00
/* 48 */
2017-04-10 11:32:00 +00:00
{ "dec{S|}", { RMeAX }, 0 },
{ "dec{S|}", { RMeCX }, 0 },
{ "dec{S|}", { RMeDX }, 0 },
{ "dec{S|}", { RMeBX }, 0 },
{ "dec{S|}", { RMeSP }, 0 },
{ "dec{S|}", { RMeBP }, 0 },
{ "dec{S|}", { RMeSI }, 0 },
{ "dec{S|}", { RMeDI }, 0 },
2012-03-26 19:18:29 +00:00
/* 50 */
2022-10-27 18:45:45 +00:00
{ "push{!P|}", { RMrAX }, 0 },
{ "push{!P|}", { RMrCX }, 0 },
{ "push{!P|}", { RMrDX }, 0 },
{ "push{!P|}", { RMrBX }, 0 },
{ "push{!P|}", { RMrSP }, 0 },
{ "push{!P|}", { RMrBP }, 0 },
{ "push{!P|}", { RMrSI }, 0 },
{ "push{!P|}", { RMrDI }, 0 },
2012-03-26 19:18:29 +00:00
/* 58 */
2022-10-27 18:45:45 +00:00
{ "pop{!P|}", { RMrAX }, 0 },
{ "pop{!P|}", { RMrCX }, 0 },
{ "pop{!P|}", { RMrDX }, 0 },
{ "pop{!P|}", { RMrBX }, 0 },
{ "pop{!P|}", { RMrSP }, 0 },
{ "pop{!P|}", { RMrBP }, 0 },
{ "pop{!P|}", { RMrSI }, 0 },
{ "pop{!P|}", { RMrDI }, 0 },
2012-03-26 19:18:29 +00:00
/* 60 */
{ X86_64_TABLE (X86_64_60) },
{ X86_64_TABLE (X86_64_61) },
{ X86_64_TABLE (X86_64_62) },
{ X86_64_TABLE (X86_64_63) },
{ Bad_Opcode }, /* seg fs */
{ Bad_Opcode }, /* seg gs */
{ Bad_Opcode }, /* op size prefix */
{ Bad_Opcode }, /* adr size prefix */
2012-03-26 19:18:29 +00:00
/* 68 */
2022-10-27 18:45:45 +00:00
{ "pushP", { sIv }, 0 },
2017-04-10 11:32:00 +00:00
{ "imulS", { Gv, Ev, Iv }, 0 },
2022-10-27 18:45:45 +00:00
{ "pushP", { sIbT }, 0 },
2017-04-10 11:32:00 +00:00
{ "imulS", { Gv, Ev, sIb }, 0 },
{ "ins{b|}", { Ybr, indirDX }, 0 },
2012-03-26 19:18:29 +00:00
{ X86_64_TABLE (X86_64_6D) },
2017-04-10 11:32:00 +00:00
{ "outs{b|}", { indirDXr, Xb }, 0 },
2012-03-26 19:18:29 +00:00
{ X86_64_TABLE (X86_64_6F) },
/* 70 */
2017-04-10 11:32:00 +00:00
{ "joH", { Jb, BND, cond_jump_flag }, 0 },
{ "jnoH", { Jb, BND, cond_jump_flag }, 0 },
{ "jbH", { Jb, BND, cond_jump_flag }, 0 },
{ "jaeH", { Jb, BND, cond_jump_flag }, 0 },
{ "jeH", { Jb, BND, cond_jump_flag }, 0 },
{ "jneH", { Jb, BND, cond_jump_flag }, 0 },
{ "jbeH", { Jb, BND, cond_jump_flag }, 0 },
{ "jaH", { Jb, BND, cond_jump_flag }, 0 },
2012-03-26 19:18:29 +00:00
/* 78 */
2017-04-10 11:32:00 +00:00
{ "jsH", { Jb, BND, cond_jump_flag }, 0 },
{ "jnsH", { Jb, BND, cond_jump_flag }, 0 },
{ "jpH", { Jb, BND, cond_jump_flag }, 0 },
{ "jnpH", { Jb, BND, cond_jump_flag }, 0 },
{ "jlH", { Jb, BND, cond_jump_flag }, 0 },
{ "jgeH", { Jb, BND, cond_jump_flag }, 0 },
{ "jleH", { Jb, BND, cond_jump_flag }, 0 },
{ "jgH", { Jb, BND, cond_jump_flag }, 0 },
2012-03-26 19:18:29 +00:00
/* 80 */
{ REG_TABLE (REG_80) },
{ REG_TABLE (REG_81) },
2017-04-10 11:32:00 +00:00
{ X86_64_TABLE (X86_64_82) },
{ REG_TABLE (REG_83) },
{ "testB", { Eb, Gb }, 0 },
{ "testS", { Ev, Gv }, 0 },
{ "xchgB", { Ebh2, Gb }, 0 },
{ "xchgS", { Evh2, Gv }, 0 },
2012-03-26 19:18:29 +00:00
/* 88 */
2017-04-10 11:32:00 +00:00
{ "movB", { Ebh3, Gb }, 0 },
{ "movS", { Evh3, Gv }, 0 },
{ "movB", { Gb, EbS }, 0 },
{ "movS", { Gv, EvS }, 0 },
{ "movD", { Sv, Sw }, 0 },
2012-03-26 19:18:29 +00:00
{ MOD_TABLE (MOD_8D) },
2017-04-10 11:32:00 +00:00
{ "movD", { Sw, Sv }, 0 },
2012-03-26 19:18:29 +00:00
{ REG_TABLE (REG_8F) },
/* 90 */
{ PREFIX_TABLE (PREFIX_90) },
2017-04-10 11:32:00 +00:00
{ "xchgS", { RMeCX, eAX }, 0 },
{ "xchgS", { RMeDX, eAX }, 0 },
{ "xchgS", { RMeBX, eAX }, 0 },
{ "xchgS", { RMeSP, eAX }, 0 },
{ "xchgS", { RMeBP, eAX }, 0 },
{ "xchgS", { RMeSI, eAX }, 0 },
{ "xchgS", { RMeDI, eAX }, 0 },
2012-03-26 19:18:29 +00:00
/* 98 */
2017-04-10 11:32:00 +00:00
{ "cW{t|}R", { XX }, 0 },
{ "cR{t|}O", { XX }, 0 },
2012-03-26 19:18:29 +00:00
{ X86_64_TABLE (X86_64_9A) },
{ Bad_Opcode }, /* fwait */
2022-10-27 18:45:45 +00:00
{ "pushfP", { XX }, 0 },
{ "popfP", { XX }, 0 },
2017-04-10 11:32:00 +00:00
{ "sahf", { XX }, 0 },
{ "lahf", { XX }, 0 },
2012-03-26 19:18:29 +00:00
/* a0 */
2017-04-10 11:32:00 +00:00
{ "mov%LB", { AL, Ob }, 0 },
{ "mov%LS", { eAX, Ov }, 0 },
{ "mov%LB", { Ob, AL }, 0 },
{ "mov%LS", { Ov, eAX }, 0 },
{ "movs{b|}", { Ybr, Xb }, 0 },
{ "movs{R|}", { Yvr, Xv }, 0 },
{ "cmps{b|}", { Xb, Yb }, 0 },
{ "cmps{R|}", { Xv, Yv }, 0 },
2012-03-26 19:18:29 +00:00
/* a8 */
2017-04-10 11:32:00 +00:00
{ "testB", { AL, Ib }, 0 },
{ "testS", { eAX, Iv }, 0 },
{ "stosB", { Ybr, AL }, 0 },
{ "stosS", { Yvr, eAX }, 0 },
{ "lodsB", { ALr, Xb }, 0 },
{ "lodsS", { eAXr, Xv }, 0 },
{ "scasB", { AL, Yb }, 0 },
{ "scasS", { eAX, Yv }, 0 },
2012-03-26 19:18:29 +00:00
/* b0 */
2017-04-10 11:32:00 +00:00
{ "movB", { RMAL, Ib }, 0 },
{ "movB", { RMCL, Ib }, 0 },
{ "movB", { RMDL, Ib }, 0 },
{ "movB", { RMBL, Ib }, 0 },
{ "movB", { RMAH, Ib }, 0 },
{ "movB", { RMCH, Ib }, 0 },
{ "movB", { RMDH, Ib }, 0 },
{ "movB", { RMBH, Ib }, 0 },
2012-03-26 19:18:29 +00:00
/* b8 */
2017-04-10 11:32:00 +00:00
{ "mov%LV", { RMeAX, Iv64 }, 0 },
{ "mov%LV", { RMeCX, Iv64 }, 0 },
{ "mov%LV", { RMeDX, Iv64 }, 0 },
{ "mov%LV", { RMeBX, Iv64 }, 0 },
{ "mov%LV", { RMeSP, Iv64 }, 0 },
{ "mov%LV", { RMeBP, Iv64 }, 0 },
{ "mov%LV", { RMeSI, Iv64 }, 0 },
{ "mov%LV", { RMeDI, Iv64 }, 0 },
2012-03-26 19:18:29 +00:00
/* c0 */
{ REG_TABLE (REG_C0) },
{ REG_TABLE (REG_C1) },
2022-10-27 18:45:45 +00:00
{ X86_64_TABLE (X86_64_C2) },
{ X86_64_TABLE (X86_64_C3) },
2012-03-26 19:18:29 +00:00
{ X86_64_TABLE (X86_64_C4) },
{ X86_64_TABLE (X86_64_C5) },
{ REG_TABLE (REG_C6) },
{ REG_TABLE (REG_C7) },
/* c8 */
2022-10-27 18:45:45 +00:00
{ "enterP", { Iw, Ib }, 0 },
{ "leaveP", { XX }, 0 },
{ "{l|}ret{|f}%LP", { Iw }, 0 },
{ "{l|}ret{|f}%LP", { XX }, 0 },
2017-04-10 11:32:00 +00:00
{ "int3", { XX }, 0 },
{ "int", { Ib }, 0 },
2012-03-26 19:18:29 +00:00
{ X86_64_TABLE (X86_64_CE) },
2017-04-10 11:32:00 +00:00
{ "iret%LP", { XX }, 0 },
2012-03-26 19:18:29 +00:00
/* d0 */
{ REG_TABLE (REG_D0) },
{ REG_TABLE (REG_D1) },
{ REG_TABLE (REG_D2) },
{ REG_TABLE (REG_D3) },
{ X86_64_TABLE (X86_64_D4) },
{ X86_64_TABLE (X86_64_D5) },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "xlat", { DSBX }, 0 },
2012-03-26 19:18:29 +00:00
/* d8 */
{ FLOAT },
{ FLOAT },
{ FLOAT },
{ FLOAT },
{ FLOAT },
{ FLOAT },
{ FLOAT },
{ FLOAT },
/* e0 */
2017-04-10 11:32:00 +00:00
{ "loopneFH", { Jb, XX, loop_jcxz_flag }, 0 },
{ "loopeFH", { Jb, XX, loop_jcxz_flag }, 0 },
{ "loopFH", { Jb, XX, loop_jcxz_flag }, 0 },
{ "jEcxzH", { Jb, XX, loop_jcxz_flag }, 0 },
{ "inB", { AL, Ib }, 0 },
{ "inG", { zAX, Ib }, 0 },
{ "outB", { Ib, AL }, 0 },
{ "outG", { Ib, zAX }, 0 },
2012-03-26 19:18:29 +00:00
/* e8 */
2017-04-10 11:32:00 +00:00
{ X86_64_TABLE (X86_64_E8) },
{ X86_64_TABLE (X86_64_E9) },
2012-03-26 19:18:29 +00:00
{ X86_64_TABLE (X86_64_EA) },
2017-04-10 11:32:00 +00:00
{ "jmp", { Jb, BND }, 0 },
{ "inB", { AL, indirDX }, 0 },
{ "inG", { zAX, indirDX }, 0 },
{ "outB", { indirDX, AL }, 0 },
{ "outG", { indirDX, zAX }, 0 },
2012-03-26 19:18:29 +00:00
/* f0 */
{ Bad_Opcode }, /* lock prefix */
2022-10-27 18:45:45 +00:00
{ "int1", { XX }, 0 },
{ Bad_Opcode }, /* repne */
{ Bad_Opcode }, /* repz */
2017-04-10 11:32:00 +00:00
{ "hlt", { XX }, 0 },
{ "cmc", { XX }, 0 },
2012-03-26 19:18:29 +00:00
{ REG_TABLE (REG_F6) },
{ REG_TABLE (REG_F7) },
/* f8 */
2017-04-10 11:32:00 +00:00
{ "clc", { XX }, 0 },
{ "stc", { XX }, 0 },
{ "cli", { XX }, 0 },
{ "sti", { XX }, 0 },
{ "cld", { XX }, 0 },
{ "std", { XX }, 0 },
2012-03-26 19:18:29 +00:00
{ REG_TABLE (REG_FE) },
{ REG_TABLE (REG_FF) },
};
static const struct dis386 dis386_twobyte[] = {
/* 00 */
{ REG_TABLE (REG_0F00 ) },
{ REG_TABLE (REG_0F01 ) },
2017-04-10 11:32:00 +00:00
{ "larS", { Gv, Ew }, 0 },
{ "lslS", { Gv, Ew }, 0 },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "syscall", { XX }, 0 },
{ "clts", { XX }, 0 },
2022-10-27 18:45:45 +00:00
{ "sysret%LQ", { XX }, 0 },
2012-03-26 19:18:29 +00:00
/* 08 */
2017-04-10 11:32:00 +00:00
{ "invd", { XX }, 0 },
2018-12-28 15:25:28 +00:00
{ PREFIX_TABLE (PREFIX_0F09) },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "ud2", { XX }, 0 },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
{ REG_TABLE (REG_0F0D) },
2017-04-10 11:32:00 +00:00
{ "femms", { XX }, 0 },
{ "", { MX, EM, OPSUF }, 0 }, /* See OP_3DNowSuffix. */
2012-03-26 19:18:29 +00:00
/* 10 */
{ PREFIX_TABLE (PREFIX_0F10) },
{ PREFIX_TABLE (PREFIX_0F11) },
{ PREFIX_TABLE (PREFIX_0F12) },
{ MOD_TABLE (MOD_0F13) },
2017-04-10 11:32:00 +00:00
{ "unpcklpX", { XM, EXx }, PREFIX_OPCODE },
{ "unpckhpX", { XM, EXx }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
{ PREFIX_TABLE (PREFIX_0F16) },
{ MOD_TABLE (MOD_0F17) },
/* 18 */
{ REG_TABLE (REG_0F18) },
2017-04-10 11:32:00 +00:00
{ "nopQ", { Ev }, 0 },
{ PREFIX_TABLE (PREFIX_0F1A) },
{ PREFIX_TABLE (PREFIX_0F1B) },
2018-12-28 15:25:28 +00:00
{ PREFIX_TABLE (PREFIX_0F1C) },
2017-04-10 11:32:00 +00:00
{ "nopQ", { Ev }, 0 },
{ PREFIX_TABLE (PREFIX_0F1E) },
2017-04-10 11:32:00 +00:00
{ "nopQ", { Ev }, 0 },
2012-03-26 19:18:29 +00:00
/* 20 */
2022-10-27 18:45:45 +00:00
{ "movZ", { Em, Cm }, 0 },
{ "movZ", { Em, Dm }, 0 },
{ "movZ", { Cm, Em }, 0 },
{ "movZ", { Dm, Em }, 0 },
{ X86_64_TABLE (X86_64_0F24) },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ X86_64_TABLE (X86_64_0F26) },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
/* 28 */
2017-04-10 11:32:00 +00:00
{ "movapX", { XM, EXx }, PREFIX_OPCODE },
{ "movapX", { EXxS, XM }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
{ PREFIX_TABLE (PREFIX_0F2A) },
{ PREFIX_TABLE (PREFIX_0F2B) },
{ PREFIX_TABLE (PREFIX_0F2C) },
{ PREFIX_TABLE (PREFIX_0F2D) },
{ PREFIX_TABLE (PREFIX_0F2E) },
{ PREFIX_TABLE (PREFIX_0F2F) },
/* 30 */
2017-04-10 11:32:00 +00:00
{ "wrmsr", { XX }, 0 },
{ "rdtsc", { XX }, 0 },
{ "rdmsr", { XX }, 0 },
{ "rdpmc", { XX }, 0 },
2022-10-27 18:45:45 +00:00
{ "sysenter", { SEP }, 0 },
{ "sysexit%LQ", { SEP }, 0 },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "getsec", { XX }, 0 },
2012-03-26 19:18:29 +00:00
/* 38 */
2017-04-10 11:32:00 +00:00
{ THREE_BYTE_TABLE_PREFIX (THREE_BYTE_0F38, PREFIX_OPCODE) },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ THREE_BYTE_TABLE_PREFIX (THREE_BYTE_0F3A, PREFIX_OPCODE) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
/* 40 */
2017-04-10 11:32:00 +00:00
{ "cmovoS", { Gv, Ev }, 0 },
{ "cmovnoS", { Gv, Ev }, 0 },
{ "cmovbS", { Gv, Ev }, 0 },
{ "cmovaeS", { Gv, Ev }, 0 },
{ "cmoveS", { Gv, Ev }, 0 },
{ "cmovneS", { Gv, Ev }, 0 },
{ "cmovbeS", { Gv, Ev }, 0 },
{ "cmovaS", { Gv, Ev }, 0 },
2012-03-26 19:18:29 +00:00
/* 48 */
2017-04-10 11:32:00 +00:00
{ "cmovsS", { Gv, Ev }, 0 },
{ "cmovnsS", { Gv, Ev }, 0 },
{ "cmovpS", { Gv, Ev }, 0 },
{ "cmovnpS", { Gv, Ev }, 0 },
{ "cmovlS", { Gv, Ev }, 0 },
{ "cmovgeS", { Gv, Ev }, 0 },
{ "cmovleS", { Gv, Ev }, 0 },
{ "cmovgS", { Gv, Ev }, 0 },
2012-03-26 19:18:29 +00:00
/* 50 */
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_0F50) },
2012-03-26 19:18:29 +00:00
{ PREFIX_TABLE (PREFIX_0F51) },
{ PREFIX_TABLE (PREFIX_0F52) },
{ PREFIX_TABLE (PREFIX_0F53) },
2017-04-10 11:32:00 +00:00
{ "andpX", { XM, EXx }, PREFIX_OPCODE },
{ "andnpX", { XM, EXx }, PREFIX_OPCODE },
{ "orpX", { XM, EXx }, PREFIX_OPCODE },
{ "xorpX", { XM, EXx }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
/* 58 */
{ PREFIX_TABLE (PREFIX_0F58) },
{ PREFIX_TABLE (PREFIX_0F59) },
{ PREFIX_TABLE (PREFIX_0F5A) },
{ PREFIX_TABLE (PREFIX_0F5B) },
{ PREFIX_TABLE (PREFIX_0F5C) },
{ PREFIX_TABLE (PREFIX_0F5D) },
{ PREFIX_TABLE (PREFIX_0F5E) },
{ PREFIX_TABLE (PREFIX_0F5F) },
/* 60 */
{ PREFIX_TABLE (PREFIX_0F60) },
{ PREFIX_TABLE (PREFIX_0F61) },
{ PREFIX_TABLE (PREFIX_0F62) },
2017-04-10 11:32:00 +00:00
{ "packsswb", { MX, EM }, PREFIX_OPCODE },
{ "pcmpgtb", { MX, EM }, PREFIX_OPCODE },
{ "pcmpgtw", { MX, EM }, PREFIX_OPCODE },
{ "pcmpgtd", { MX, EM }, PREFIX_OPCODE },
{ "packuswb", { MX, EM }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
/* 68 */
2017-04-10 11:32:00 +00:00
{ "punpckhbw", { MX, EM }, PREFIX_OPCODE },
{ "punpckhwd", { MX, EM }, PREFIX_OPCODE },
{ "punpckhdq", { MX, EM }, PREFIX_OPCODE },
{ "packssdw", { MX, EM }, PREFIX_OPCODE },
2022-10-27 18:45:45 +00:00
{ "punpcklqdq", { XM, EXx }, PREFIX_DATA },
{ "punpckhqdq", { XM, EXx }, PREFIX_DATA },
2017-04-10 11:32:00 +00:00
{ "movK", { MX, Edq }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
{ PREFIX_TABLE (PREFIX_0F6F) },
/* 70 */
{ PREFIX_TABLE (PREFIX_0F70) },
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_0F71) },
{ MOD_TABLE (MOD_0F72) },
{ MOD_TABLE (MOD_0F73) },
2017-04-10 11:32:00 +00:00
{ "pcmpeqb", { MX, EM }, PREFIX_OPCODE },
{ "pcmpeqw", { MX, EM }, PREFIX_OPCODE },
{ "pcmpeqd", { MX, EM }, PREFIX_OPCODE },
{ "emms", { XX }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
/* 78 */
{ PREFIX_TABLE (PREFIX_0F78) },
{ PREFIX_TABLE (PREFIX_0F79) },
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
{ PREFIX_TABLE (PREFIX_0F7C) },
{ PREFIX_TABLE (PREFIX_0F7D) },
{ PREFIX_TABLE (PREFIX_0F7E) },
{ PREFIX_TABLE (PREFIX_0F7F) },
/* 80 */
2017-04-10 11:32:00 +00:00
{ "joH", { Jv, BND, cond_jump_flag }, 0 },
{ "jnoH", { Jv, BND, cond_jump_flag }, 0 },
{ "jbH", { Jv, BND, cond_jump_flag }, 0 },
{ "jaeH", { Jv, BND, cond_jump_flag }, 0 },
{ "jeH", { Jv, BND, cond_jump_flag }, 0 },
{ "jneH", { Jv, BND, cond_jump_flag }, 0 },
{ "jbeH", { Jv, BND, cond_jump_flag }, 0 },
{ "jaH", { Jv, BND, cond_jump_flag }, 0 },
2012-03-26 19:18:29 +00:00
/* 88 */
2017-04-10 11:32:00 +00:00
{ "jsH", { Jv, BND, cond_jump_flag }, 0 },
{ "jnsH", { Jv, BND, cond_jump_flag }, 0 },
{ "jpH", { Jv, BND, cond_jump_flag }, 0 },
{ "jnpH", { Jv, BND, cond_jump_flag }, 0 },
{ "jlH", { Jv, BND, cond_jump_flag }, 0 },
{ "jgeH", { Jv, BND, cond_jump_flag }, 0 },
{ "jleH", { Jv, BND, cond_jump_flag }, 0 },
{ "jgH", { Jv, BND, cond_jump_flag }, 0 },
2012-03-26 19:18:29 +00:00
/* 90 */
2017-04-10 11:32:00 +00:00
{ "seto", { Eb }, 0 },
{ "setno", { Eb }, 0 },
{ "setb", { Eb }, 0 },
{ "setae", { Eb }, 0 },
{ "sete", { Eb }, 0 },
{ "setne", { Eb }, 0 },
{ "setbe", { Eb }, 0 },
{ "seta", { Eb }, 0 },
2012-03-26 19:18:29 +00:00
/* 98 */
2017-04-10 11:32:00 +00:00
{ "sets", { Eb }, 0 },
{ "setns", { Eb }, 0 },
{ "setp", { Eb }, 0 },
{ "setnp", { Eb }, 0 },
{ "setl", { Eb }, 0 },
{ "setge", { Eb }, 0 },
{ "setle", { Eb }, 0 },
{ "setg", { Eb }, 0 },
2012-03-26 19:18:29 +00:00
/* a0 */
2022-10-27 18:45:45 +00:00
{ "pushP", { fs }, 0 },
{ "popP", { fs }, 0 },
2017-04-10 11:32:00 +00:00
{ "cpuid", { XX }, 0 },
{ "btS", { Ev, Gv }, 0 },
{ "shldS", { Ev, Gv, Ib }, 0 },
{ "shldS", { Ev, Gv, CL }, 0 },
2012-03-26 19:18:29 +00:00
{ REG_TABLE (REG_0FA6) },
{ REG_TABLE (REG_0FA7) },
/* a8 */
2022-10-27 18:45:45 +00:00
{ "pushP", { gs }, 0 },
{ "popP", { gs }, 0 },
2017-04-10 11:32:00 +00:00
{ "rsm", { XX }, 0 },
{ "btsS", { Evh1, Gv }, 0 },
{ "shrdS", { Ev, Gv, Ib }, 0 },
{ "shrdS", { Ev, Gv, CL }, 0 },
2012-03-26 19:18:29 +00:00
{ REG_TABLE (REG_0FAE) },
2017-04-10 11:32:00 +00:00
{ "imulS", { Gv, Ev }, 0 },
2012-03-26 19:18:29 +00:00
/* b0 */
2017-04-10 11:32:00 +00:00
{ "cmpxchgB", { Ebh1, Gb }, 0 },
{ "cmpxchgS", { Evh1, Gv }, 0 },
2012-03-26 19:18:29 +00:00
{ MOD_TABLE (MOD_0FB2) },
2017-04-10 11:32:00 +00:00
{ "btrS", { Evh1, Gv }, 0 },
2012-03-26 19:18:29 +00:00
{ MOD_TABLE (MOD_0FB4) },
{ MOD_TABLE (MOD_0FB5) },
2017-04-10 11:32:00 +00:00
{ "movz{bR|x}", { Gv, Eb }, 0 },
{ "movz{wR|x}", { Gv, Ew }, 0 }, /* yes, there really is movzww ! */
2012-03-26 19:18:29 +00:00
/* b8 */
{ PREFIX_TABLE (PREFIX_0FB8) },
2018-12-28 15:25:28 +00:00
{ "ud1S", { Gv, Ev }, 0 },
2012-03-26 19:18:29 +00:00
{ REG_TABLE (REG_0FBA) },
2017-04-10 11:32:00 +00:00
{ "btcS", { Evh1, Gv }, 0 },
{ PREFIX_TABLE (PREFIX_0FBC) },
2012-03-26 19:18:29 +00:00
{ PREFIX_TABLE (PREFIX_0FBD) },
2017-04-10 11:32:00 +00:00
{ "movs{bR|x}", { Gv, Eb }, 0 },
{ "movs{wR|x}", { Gv, Ew }, 0 }, /* yes, there really is movsww ! */
2012-03-26 19:18:29 +00:00
/* c0 */
2017-04-10 11:32:00 +00:00
{ "xaddB", { Ebh1, Gb }, 0 },
{ "xaddS", { Evh1, Gv }, 0 },
2012-03-26 19:18:29 +00:00
{ PREFIX_TABLE (PREFIX_0FC2) },
2017-04-10 11:32:00 +00:00
{ MOD_TABLE (MOD_0FC3) },
2022-10-27 18:45:45 +00:00
{ "pinsrw", { MX, Edw, Ib }, PREFIX_OPCODE },
{ "pextrw", { Gd, MS, Ib }, PREFIX_OPCODE },
2017-04-10 11:32:00 +00:00
{ "shufpX", { XM, EXx, Ib }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
{ REG_TABLE (REG_0FC7) },
/* c8 */
2017-04-10 11:32:00 +00:00
{ "bswap", { RMeAX }, 0 },
{ "bswap", { RMeCX }, 0 },
{ "bswap", { RMeDX }, 0 },
{ "bswap", { RMeBX }, 0 },
{ "bswap", { RMeSP }, 0 },
{ "bswap", { RMeBP }, 0 },
{ "bswap", { RMeSI }, 0 },
{ "bswap", { RMeDI }, 0 },
2012-03-26 19:18:29 +00:00
/* d0 */
{ PREFIX_TABLE (PREFIX_0FD0) },
2017-04-10 11:32:00 +00:00
{ "psrlw", { MX, EM }, PREFIX_OPCODE },
{ "psrld", { MX, EM }, PREFIX_OPCODE },
{ "psrlq", { MX, EM }, PREFIX_OPCODE },
{ "paddq", { MX, EM }, PREFIX_OPCODE },
{ "pmullw", { MX, EM }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
{ PREFIX_TABLE (PREFIX_0FD6) },
{ MOD_TABLE (MOD_0FD7) },
/* d8 */
2017-04-10 11:32:00 +00:00
{ "psubusb", { MX, EM }, PREFIX_OPCODE },
{ "psubusw", { MX, EM }, PREFIX_OPCODE },
{ "pminub", { MX, EM }, PREFIX_OPCODE },
{ "pand", { MX, EM }, PREFIX_OPCODE },
{ "paddusb", { MX, EM }, PREFIX_OPCODE },
{ "paddusw", { MX, EM }, PREFIX_OPCODE },
{ "pmaxub", { MX, EM }, PREFIX_OPCODE },
{ "pandn", { MX, EM }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
/* e0 */
2017-04-10 11:32:00 +00:00
{ "pavgb", { MX, EM }, PREFIX_OPCODE },
{ "psraw", { MX, EM }, PREFIX_OPCODE },
{ "psrad", { MX, EM }, PREFIX_OPCODE },
{ "pavgw", { MX, EM }, PREFIX_OPCODE },
{ "pmulhuw", { MX, EM }, PREFIX_OPCODE },
{ "pmulhw", { MX, EM }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
{ PREFIX_TABLE (PREFIX_0FE6) },
{ PREFIX_TABLE (PREFIX_0FE7) },
/* e8 */
2017-04-10 11:32:00 +00:00
{ "psubsb", { MX, EM }, PREFIX_OPCODE },
{ "psubsw", { MX, EM }, PREFIX_OPCODE },
{ "pminsw", { MX, EM }, PREFIX_OPCODE },
{ "por", { MX, EM }, PREFIX_OPCODE },
{ "paddsb", { MX, EM }, PREFIX_OPCODE },
{ "paddsw", { MX, EM }, PREFIX_OPCODE },
{ "pmaxsw", { MX, EM }, PREFIX_OPCODE },
{ "pxor", { MX, EM }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
/* f0 */
{ PREFIX_TABLE (PREFIX_0FF0) },
2017-04-10 11:32:00 +00:00
{ "psllw", { MX, EM }, PREFIX_OPCODE },
{ "pslld", { MX, EM }, PREFIX_OPCODE },
{ "psllq", { MX, EM }, PREFIX_OPCODE },
{ "pmuludq", { MX, EM }, PREFIX_OPCODE },
{ "pmaddwd", { MX, EM }, PREFIX_OPCODE },
{ "psadbw", { MX, EM }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
{ PREFIX_TABLE (PREFIX_0FF7) },
/* f8 */
2017-04-10 11:32:00 +00:00
{ "psubb", { MX, EM }, PREFIX_OPCODE },
{ "psubw", { MX, EM }, PREFIX_OPCODE },
{ "psubd", { MX, EM }, PREFIX_OPCODE },
{ "psubq", { MX, EM }, PREFIX_OPCODE },
{ "paddb", { MX, EM }, PREFIX_OPCODE },
{ "paddw", { MX, EM }, PREFIX_OPCODE },
{ "paddd", { MX, EM }, PREFIX_OPCODE },
2018-12-28 15:25:28 +00:00
{ "ud0S", { Gv, Ev }, 0 },
2012-03-26 19:18:29 +00:00
};
2022-10-27 18:45:45 +00:00
static const bool onebyte_has_modrm[256] = {
2012-03-26 19:18:29 +00:00
/* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
/* ------------------------------- */
/* 00 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 00 */
/* 10 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 10 */
/* 20 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 20 */
/* 30 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 30 */
/* 40 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 40 */
/* 50 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 50 */
/* 60 */ 0,0,1,1,0,0,0,0,0,1,0,1,0,0,0,0, /* 60 */
/* 70 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 70 */
/* 80 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 80 */
/* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 90 */
/* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* a0 */
/* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* b0 */
/* c0 */ 1,1,0,0,1,1,1,1,0,0,0,0,0,0,0,0, /* c0 */
/* d0 */ 1,1,1,1,0,0,0,0,1,1,1,1,1,1,1,1, /* d0 */
/* e0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* e0 */
/* f0 */ 0,0,0,0,0,0,1,1,0,0,0,0,0,0,1,1 /* f0 */
/* ------------------------------- */
/* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
};
2022-10-27 18:45:45 +00:00
static const bool twobyte_has_modrm[256] = {
2012-03-26 19:18:29 +00:00
/* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
/* ------------------------------- */
/* 00 */ 1,1,1,1,0,0,0,0,0,0,0,0,0,1,0,1, /* 0f */
/* 10 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 1f */
/* 20 */ 1,1,1,1,1,1,1,0,1,1,1,1,1,1,1,1, /* 2f */
/* 30 */ 0,0,0,0,0,0,0,0,1,0,1,0,0,0,0,0, /* 3f */
/* 40 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 4f */
/* 50 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 5f */
/* 60 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 6f */
/* 70 */ 1,1,1,1,1,1,1,0,1,1,1,1,1,1,1,1, /* 7f */
/* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
/* 90 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 9f */
/* a0 */ 0,0,0,1,1,1,1,1,0,0,0,1,1,1,1,1, /* af */
2018-12-28 15:25:28 +00:00
/* b0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* bf */
2012-03-26 19:18:29 +00:00
/* c0 */ 1,1,1,1,1,1,1,1,0,0,0,0,0,0,0,0, /* cf */
/* d0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* df */
/* e0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* ef */
2018-12-28 15:25:28 +00:00
/* f0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1 /* ff */
2012-03-26 19:18:29 +00:00
/* ------------------------------- */
/* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
};
struct op
{
const char *name;
unsigned int len;
};
/* If we are accessing mod/rm/reg without need_modrm set, then the
values are stale. Hitting this abort likely indicates that you
need to update onebyte_has_modrm or twobyte_has_modrm. */
2022-10-27 18:45:45 +00:00
#define MODRM_CHECK if (!ins->need_modrm) abort ()
static const char *const intel_index16[] = {
2012-03-26 19:18:29 +00:00
"bx+si", "bx+di", "bp+si", "bp+di", "si", "di", "bp", "bx"
};
2022-10-27 18:45:45 +00:00
static const char *const att_names64[] = {
2012-03-26 19:18:29 +00:00
"%rax", "%rcx", "%rdx", "%rbx", "%rsp", "%rbp", "%rsi", "%rdi",
"%r8", "%r9", "%r10", "%r11", "%r12", "%r13", "%r14", "%r15"
};
2022-10-27 18:45:45 +00:00
static const char *const att_names32[] = {
2012-03-26 19:18:29 +00:00
"%eax", "%ecx", "%edx", "%ebx", "%esp", "%ebp", "%esi", "%edi",
"%r8d", "%r9d", "%r10d", "%r11d", "%r12d", "%r13d", "%r14d", "%r15d"
};
2022-10-27 18:45:45 +00:00
static const char *const att_names16[] = {
2012-03-26 19:18:29 +00:00
"%ax", "%cx", "%dx", "%bx", "%sp", "%bp", "%si", "%di",
"%r8w", "%r9w", "%r10w", "%r11w", "%r12w", "%r13w", "%r14w", "%r15w"
};
2022-10-27 18:45:45 +00:00
static const char *const att_names8[] = {
2012-03-26 19:18:29 +00:00
"%al", "%cl", "%dl", "%bl", "%ah", "%ch", "%dh", "%bh",
};
2022-10-27 18:45:45 +00:00
static const char *const att_names8rex[] = {
2012-03-26 19:18:29 +00:00
"%al", "%cl", "%dl", "%bl", "%spl", "%bpl", "%sil", "%dil",
"%r8b", "%r9b", "%r10b", "%r11b", "%r12b", "%r13b", "%r14b", "%r15b"
};
2022-10-27 18:45:45 +00:00
static const char *const att_names_seg[] = {
2012-03-26 19:18:29 +00:00
"%es", "%cs", "%ss", "%ds", "%fs", "%gs", "%?", "%?",
};
2022-10-27 18:45:45 +00:00
static const char att_index64[] = "%riz";
static const char att_index32[] = "%eiz";
static const char *const att_index16[] = {
2012-03-26 19:18:29 +00:00
"%bx,%si", "%bx,%di", "%bp,%si", "%bp,%di", "%si", "%di", "%bp", "%bx"
};
2022-10-27 18:45:45 +00:00
static const char *const att_names_mm[] = {
"%mm0", "%mm1", "%mm2", "%mm3",
"%mm4", "%mm5", "%mm6", "%mm7"
};
2022-10-27 18:45:45 +00:00
static const char *const att_names_bnd[] = {
"%bnd0", "%bnd1", "%bnd2", "%bnd3"
};
2022-10-27 18:45:45 +00:00
static const char *const att_names_xmm[] = {
"%xmm0", "%xmm1", "%xmm2", "%xmm3",
"%xmm4", "%xmm5", "%xmm6", "%xmm7",
"%xmm8", "%xmm9", "%xmm10", "%xmm11",
"%xmm12", "%xmm13", "%xmm14", "%xmm15",
"%xmm16", "%xmm17", "%xmm18", "%xmm19",
"%xmm20", "%xmm21", "%xmm22", "%xmm23",
"%xmm24", "%xmm25", "%xmm26", "%xmm27",
"%xmm28", "%xmm29", "%xmm30", "%xmm31"
};
2022-10-27 18:45:45 +00:00
static const char *const att_names_ymm[] = {
"%ymm0", "%ymm1", "%ymm2", "%ymm3",
"%ymm4", "%ymm5", "%ymm6", "%ymm7",
"%ymm8", "%ymm9", "%ymm10", "%ymm11",
"%ymm12", "%ymm13", "%ymm14", "%ymm15",
"%ymm16", "%ymm17", "%ymm18", "%ymm19",
"%ymm20", "%ymm21", "%ymm22", "%ymm23",
"%ymm24", "%ymm25", "%ymm26", "%ymm27",
"%ymm28", "%ymm29", "%ymm30", "%ymm31"
};
2022-10-27 18:45:45 +00:00
static const char *const att_names_zmm[] = {
"%zmm0", "%zmm1", "%zmm2", "%zmm3",
"%zmm4", "%zmm5", "%zmm6", "%zmm7",
"%zmm8", "%zmm9", "%zmm10", "%zmm11",
"%zmm12", "%zmm13", "%zmm14", "%zmm15",
"%zmm16", "%zmm17", "%zmm18", "%zmm19",
"%zmm20", "%zmm21", "%zmm22", "%zmm23",
"%zmm24", "%zmm25", "%zmm26", "%zmm27",
"%zmm28", "%zmm29", "%zmm30", "%zmm31"
};
2022-10-27 18:45:45 +00:00
static const char *const att_names_tmm[] = {
"%tmm0", "%tmm1", "%tmm2", "%tmm3",
"%tmm4", "%tmm5", "%tmm6", "%tmm7"
};
2022-10-27 18:45:45 +00:00
static const char *const att_names_mask[] = {
"%k0", "%k1", "%k2", "%k3", "%k4", "%k5", "%k6", "%k7"
};
2022-10-27 18:45:45 +00:00
static const char *const names_rounding[] =
{
2022-10-27 18:45:45 +00:00
"{rn-",
"{rd-",
"{ru-",
"{rz-"
};
2012-03-26 19:18:29 +00:00
static const struct dis386 reg_table[][8] = {
/* REG_80 */
{
2017-04-10 11:32:00 +00:00
{ "addA", { Ebh1, Ib }, 0 },
{ "orA", { Ebh1, Ib }, 0 },
{ "adcA", { Ebh1, Ib }, 0 },
{ "sbbA", { Ebh1, Ib }, 0 },
{ "andA", { Ebh1, Ib }, 0 },
{ "subA", { Ebh1, Ib }, 0 },
{ "xorA", { Ebh1, Ib }, 0 },
{ "cmpA", { Eb, Ib }, 0 },
2012-03-26 19:18:29 +00:00
},
/* REG_81 */
{
2017-04-10 11:32:00 +00:00
{ "addQ", { Evh1, Iv }, 0 },
{ "orQ", { Evh1, Iv }, 0 },
{ "adcQ", { Evh1, Iv }, 0 },
{ "sbbQ", { Evh1, Iv }, 0 },
{ "andQ", { Evh1, Iv }, 0 },
{ "subQ", { Evh1, Iv }, 0 },
{ "xorQ", { Evh1, Iv }, 0 },
{ "cmpQ", { Ev, Iv }, 0 },
},
/* REG_83 */
{
{ "addQ", { Evh1, sIb }, 0 },
{ "orQ", { Evh1, sIb }, 0 },
{ "adcQ", { Evh1, sIb }, 0 },
{ "sbbQ", { Evh1, sIb }, 0 },
{ "andQ", { Evh1, sIb }, 0 },
{ "subQ", { Evh1, sIb }, 0 },
{ "xorQ", { Evh1, sIb }, 0 },
{ "cmpQ", { Ev, sIb }, 0 },
2012-03-26 19:18:29 +00:00
},
/* REG_8F */
{
2022-10-27 18:45:45 +00:00
{ "pop{P|}", { stackEv }, 0 },
{ XOP_8F_TABLE (XOP_09) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ XOP_8F_TABLE (XOP_09) },
2012-03-26 19:18:29 +00:00
},
/* REG_C0 */
{
2017-04-10 11:32:00 +00:00
{ "rolA", { Eb, Ib }, 0 },
{ "rorA", { Eb, Ib }, 0 },
{ "rclA", { Eb, Ib }, 0 },
{ "rcrA", { Eb, Ib }, 0 },
{ "shlA", { Eb, Ib }, 0 },
{ "shrA", { Eb, Ib }, 0 },
2018-12-28 15:25:28 +00:00
{ "shlA", { Eb, Ib }, 0 },
2017-04-10 11:32:00 +00:00
{ "sarA", { Eb, Ib }, 0 },
2012-03-26 19:18:29 +00:00
},
/* REG_C1 */
{
2017-04-10 11:32:00 +00:00
{ "rolQ", { Ev, Ib }, 0 },
{ "rorQ", { Ev, Ib }, 0 },
{ "rclQ", { Ev, Ib }, 0 },
{ "rcrQ", { Ev, Ib }, 0 },
{ "shlQ", { Ev, Ib }, 0 },
{ "shrQ", { Ev, Ib }, 0 },
2018-12-28 15:25:28 +00:00
{ "shlQ", { Ev, Ib }, 0 },
2017-04-10 11:32:00 +00:00
{ "sarQ", { Ev, Ib }, 0 },
2012-03-26 19:18:29 +00:00
},
/* REG_C6 */
{
2017-04-10 11:32:00 +00:00
{ "movA", { Ebh3, Ib }, 0 },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ MOD_TABLE (MOD_C6_REG_7) },
2012-03-26 19:18:29 +00:00
},
/* REG_C7 */
{
2017-04-10 11:32:00 +00:00
{ "movQ", { Evh3, Iv }, 0 },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ MOD_TABLE (MOD_C7_REG_7) },
2012-03-26 19:18:29 +00:00
},
/* REG_D0 */
{
2017-04-10 11:32:00 +00:00
{ "rolA", { Eb, I1 }, 0 },
{ "rorA", { Eb, I1 }, 0 },
{ "rclA", { Eb, I1 }, 0 },
{ "rcrA", { Eb, I1 }, 0 },
{ "shlA", { Eb, I1 }, 0 },
{ "shrA", { Eb, I1 }, 0 },
2018-12-28 15:25:28 +00:00
{ "shlA", { Eb, I1 }, 0 },
2017-04-10 11:32:00 +00:00
{ "sarA", { Eb, I1 }, 0 },
2012-03-26 19:18:29 +00:00
},
/* REG_D1 */
{
2017-04-10 11:32:00 +00:00
{ "rolQ", { Ev, I1 }, 0 },
{ "rorQ", { Ev, I1 }, 0 },
{ "rclQ", { Ev, I1 }, 0 },
{ "rcrQ", { Ev, I1 }, 0 },
{ "shlQ", { Ev, I1 }, 0 },
{ "shrQ", { Ev, I1 }, 0 },
2018-12-28 15:25:28 +00:00
{ "shlQ", { Ev, I1 }, 0 },
2017-04-10 11:32:00 +00:00
{ "sarQ", { Ev, I1 }, 0 },
2012-03-26 19:18:29 +00:00
},
/* REG_D2 */
{
2017-04-10 11:32:00 +00:00
{ "rolA", { Eb, CL }, 0 },
{ "rorA", { Eb, CL }, 0 },
{ "rclA", { Eb, CL }, 0 },
{ "rcrA", { Eb, CL }, 0 },
{ "shlA", { Eb, CL }, 0 },
{ "shrA", { Eb, CL }, 0 },
2018-12-28 15:25:28 +00:00
{ "shlA", { Eb, CL }, 0 },
2017-04-10 11:32:00 +00:00
{ "sarA", { Eb, CL }, 0 },
2012-03-26 19:18:29 +00:00
},
/* REG_D3 */
{
2017-04-10 11:32:00 +00:00
{ "rolQ", { Ev, CL }, 0 },
{ "rorQ", { Ev, CL }, 0 },
{ "rclQ", { Ev, CL }, 0 },
{ "rcrQ", { Ev, CL }, 0 },
{ "shlQ", { Ev, CL }, 0 },
{ "shrQ", { Ev, CL }, 0 },
2018-12-28 15:25:28 +00:00
{ "shlQ", { Ev, CL }, 0 },
2017-04-10 11:32:00 +00:00
{ "sarQ", { Ev, CL }, 0 },
2012-03-26 19:18:29 +00:00
},
/* REG_F6 */
{
2017-04-10 11:32:00 +00:00
{ "testA", { Eb, Ib }, 0 },
{ "testA", { Eb, Ib }, 0 },
2017-04-10 11:32:00 +00:00
{ "notA", { Ebh1 }, 0 },
{ "negA", { Ebh1 }, 0 },
{ "mulA", { Eb }, 0 }, /* Don't print the implicit %al register, */
{ "imulA", { Eb }, 0 }, /* to distinguish these opcodes from other */
{ "divA", { Eb }, 0 }, /* mul/imul opcodes. Do the same for div */
{ "idivA", { Eb }, 0 }, /* and idiv for consistency. */
2012-03-26 19:18:29 +00:00
},
/* REG_F7 */
{
2017-04-10 11:32:00 +00:00
{ "testQ", { Ev, Iv }, 0 },
{ "testQ", { Ev, Iv }, 0 },
2017-04-10 11:32:00 +00:00
{ "notQ", { Evh1 }, 0 },
{ "negQ", { Evh1 }, 0 },
{ "mulQ", { Ev }, 0 }, /* Don't print the implicit register. */
{ "imulQ", { Ev }, 0 },
{ "divQ", { Ev }, 0 },
{ "idivQ", { Ev }, 0 },
2012-03-26 19:18:29 +00:00
},
/* REG_FE */
{
2017-04-10 11:32:00 +00:00
{ "incA", { Ebh1 }, 0 },
{ "decA", { Ebh1 }, 0 },
2012-03-26 19:18:29 +00:00
},
/* REG_FF */
{
2017-04-10 11:32:00 +00:00
{ "incQ", { Evh1 }, 0 },
{ "decQ", { Evh1 }, 0 },
2022-10-27 18:45:45 +00:00
{ "call{@|}", { NOTRACK, indirEv, BND }, 0 },
2015-08-28 15:32:19 +00:00
{ MOD_TABLE (MOD_FF_REG_3) },
2022-10-27 18:45:45 +00:00
{ "jmp{@|}", { NOTRACK, indirEv, BND }, 0 },
2015-08-28 15:32:19 +00:00
{ MOD_TABLE (MOD_FF_REG_5) },
2022-10-27 18:45:45 +00:00
{ "push{P|}", { stackEv }, 0 },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
},
/* REG_0F00 */
{
2017-04-10 11:32:00 +00:00
{ "sldtD", { Sv }, 0 },
{ "strD", { Sv }, 0 },
{ "lldt", { Ew }, 0 },
{ "ltr", { Ew }, 0 },
{ "verr", { Ew }, 0 },
{ "verw", { Ew }, 0 },
{ Bad_Opcode },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
},
/* REG_0F01 */
{
{ MOD_TABLE (MOD_0F01_REG_0) },
{ MOD_TABLE (MOD_0F01_REG_1) },
{ MOD_TABLE (MOD_0F01_REG_2) },
{ MOD_TABLE (MOD_0F01_REG_3) },
2017-04-10 11:32:00 +00:00
{ "smswD", { Sv }, 0 },
{ MOD_TABLE (MOD_0F01_REG_5) },
{ "lmsw", { Ew }, 0 },
2012-03-26 19:18:29 +00:00
{ MOD_TABLE (MOD_0F01_REG_7) },
},
/* REG_0F0D */
{
2017-04-10 11:32:00 +00:00
{ "prefetch", { Mb }, 0 },
{ "prefetchw", { Mb }, 0 },
{ "prefetchwt1", { Mb }, 0 },
{ "prefetch", { Mb }, 0 },
{ "prefetch", { Mb }, 0 },
{ "prefetch", { Mb }, 0 },
{ "prefetch", { Mb }, 0 },
{ "prefetch", { Mb }, 0 },
2012-03-26 19:18:29 +00:00
},
/* REG_0F18 */
{
{ MOD_TABLE (MOD_0F18_REG_0) },
{ MOD_TABLE (MOD_0F18_REG_1) },
{ MOD_TABLE (MOD_0F18_REG_2) },
{ MOD_TABLE (MOD_0F18_REG_3) },
2018-12-28 15:25:28 +00:00
{ "nopQ", { Ev }, 0 },
{ "nopQ", { Ev }, 0 },
{ "nopQ", { Ev }, 0 },
{ "nopQ", { Ev }, 0 },
},
2022-10-27 18:45:45 +00:00
/* REG_0F1C_P_0_MOD_0 */
{
2022-10-27 18:45:45 +00:00
{ "cldemote", { Mb }, 0 },
{ "nopQ", { Ev }, 0 },
{ "nopQ", { Ev }, 0 },
{ "nopQ", { Ev }, 0 },
{ "nopQ", { Ev }, 0 },
{ "nopQ", { Ev }, 0 },
{ "nopQ", { Ev }, 0 },
2022-10-27 18:45:45 +00:00
{ "nopQ", { Ev }, 0 },
},
/* REG_0F1E_P_1_MOD_3 */
{
{ "nopQ", { Ev }, PREFIX_IGNORED },
{ "rdsspK", { Edq }, 0 },
{ "nopQ", { Ev }, PREFIX_IGNORED },
{ "nopQ", { Ev }, PREFIX_IGNORED },
{ "nopQ", { Ev }, PREFIX_IGNORED },
{ "nopQ", { Ev }, PREFIX_IGNORED },
{ "nopQ", { Ev }, PREFIX_IGNORED },
{ RM_TABLE (RM_0F1E_P_1_MOD_3_REG_7) },
},
/* REG_0F38D8_PREFIX_1 */
{
{ "aesencwide128kl", { M }, 0 },
{ "aesdecwide128kl", { M }, 0 },
{ "aesencwide256kl", { M }, 0 },
{ "aesdecwide256kl", { M }, 0 },
},
/* REG_0F3A0F_PREFIX_1_MOD_3 */
{
{ RM_TABLE (RM_0F3A0F_P_1_MOD_3_REG_0) },
},
2022-10-27 18:45:45 +00:00
/* REG_0F71_MOD_0 */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "psrlw", { MS, Ib }, PREFIX_OPCODE },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "psraw", { MS, Ib }, PREFIX_OPCODE },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "psllw", { MS, Ib }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* REG_0F72_MOD_0 */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "psrld", { MS, Ib }, PREFIX_OPCODE },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "psrad", { MS, Ib }, PREFIX_OPCODE },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "pslld", { MS, Ib }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* REG_0F73_MOD_0 */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "psrlq", { MS, Ib }, PREFIX_OPCODE },
{ "psrldq", { XS, Ib }, PREFIX_DATA },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "psllq", { MS, Ib }, PREFIX_OPCODE },
{ "pslldq", { XS, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
/* REG_0FA6 */
{
2017-04-10 11:32:00 +00:00
{ "montmul", { { OP_0f07, 0 } }, 0 },
{ "xsha1", { { OP_0f07, 0 } }, 0 },
{ "xsha256", { { OP_0f07, 0 } }, 0 },
2012-03-26 19:18:29 +00:00
},
/* REG_0FA7 */
{
2017-04-10 11:32:00 +00:00
{ "xstore-rng", { { OP_0f07, 0 } }, 0 },
{ "xcrypt-ecb", { { OP_0f07, 0 } }, 0 },
{ "xcrypt-cbc", { { OP_0f07, 0 } }, 0 },
{ "xcrypt-ctr", { { OP_0f07, 0 } }, 0 },
{ "xcrypt-cfb", { { OP_0f07, 0 } }, 0 },
{ "xcrypt-ofb", { { OP_0f07, 0 } }, 0 },
2012-03-26 19:18:29 +00:00
},
/* REG_0FAE */
{
{ MOD_TABLE (MOD_0FAE_REG_0) },
{ MOD_TABLE (MOD_0FAE_REG_1) },
{ MOD_TABLE (MOD_0FAE_REG_2) },
{ MOD_TABLE (MOD_0FAE_REG_3) },
{ MOD_TABLE (MOD_0FAE_REG_4) },
{ MOD_TABLE (MOD_0FAE_REG_5) },
{ MOD_TABLE (MOD_0FAE_REG_6) },
{ MOD_TABLE (MOD_0FAE_REG_7) },
},
/* REG_0FBA */
{
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "btQ", { Ev, Ib }, 0 },
{ "btsQ", { Evh1, Ib }, 0 },
{ "btrQ", { Evh1, Ib }, 0 },
{ "btcQ", { Evh1, Ib }, 0 },
2012-03-26 19:18:29 +00:00
},
/* REG_0FC7 */
{
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "cmpxchg8b", { { CMPXCHG8B_Fixup, q_mode } }, 0 },
{ Bad_Opcode },
2015-08-28 15:32:19 +00:00
{ MOD_TABLE (MOD_0FC7_REG_3) },
{ MOD_TABLE (MOD_0FC7_REG_4) },
{ MOD_TABLE (MOD_0FC7_REG_5) },
2012-03-26 19:18:29 +00:00
{ MOD_TABLE (MOD_0FC7_REG_6) },
{ MOD_TABLE (MOD_0FC7_REG_7) },
},
2022-10-27 18:45:45 +00:00
/* REG_VEX_0F71_M_0 */
{
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vpsrlw", { Vex, XS, Ib }, PREFIX_DATA },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vpsraw", { Vex, XS, Ib }, PREFIX_DATA },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vpsllw", { Vex, XS, Ib }, PREFIX_DATA },
},
2022-10-27 18:45:45 +00:00
/* REG_VEX_0F72_M_0 */
{
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vpsrld", { Vex, XS, Ib }, PREFIX_DATA },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vpsrad", { Vex, XS, Ib }, PREFIX_DATA },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vpslld", { Vex, XS, Ib }, PREFIX_DATA },
},
2022-10-27 18:45:45 +00:00
/* REG_VEX_0F73_M_0 */
{
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vpsrlq", { Vex, XS, Ib }, PREFIX_DATA },
{ "vpsrldq", { Vex, XS, Ib }, PREFIX_DATA },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vpsllq", { Vex, XS, Ib }, PREFIX_DATA },
{ "vpslldq", { Vex, XS, Ib }, PREFIX_DATA },
},
/* REG_VEX_0FAE */
{
{ Bad_Opcode },
{ Bad_Opcode },
{ MOD_TABLE (MOD_VEX_0FAE_REG_2) },
{ MOD_TABLE (MOD_VEX_0FAE_REG_3) },
},
2022-10-27 18:45:45 +00:00
/* REG_VEX_0F3849_X86_64_P_0_W_0_M_1 */
{
2022-10-27 18:45:45 +00:00
{ RM_TABLE (RM_VEX_0F3849_X86_64_P_0_W_0_M_1_R_0) },
},
2022-10-27 18:45:45 +00:00
/* REG_VEX_0F38F3_L_0 */
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ "blsrS", { VexGdq, Edq }, PREFIX_OPCODE },
{ "blsmskS", { VexGdq, Edq }, PREFIX_OPCODE },
{ "blsiS", { VexGdq, Edq }, PREFIX_OPCODE },
},
2022-10-27 18:45:45 +00:00
/* REG_XOP_09_01_L_0 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "blcfill", { VexGdq, Edq }, 0 },
{ "blsfill", { VexGdq, Edq }, 0 },
{ "blcs", { VexGdq, Edq }, 0 },
{ "tzmsk", { VexGdq, Edq }, 0 },
{ "blcic", { VexGdq, Edq }, 0 },
{ "blsic", { VexGdq, Edq }, 0 },
{ "t1mskc", { VexGdq, Edq }, 0 },
},
2022-10-27 18:45:45 +00:00
/* REG_XOP_09_02_L_0 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "blcmsk", { VexGdq, Edq }, 0 },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "blci", { VexGdq, Edq }, 0 },
},
2022-10-27 18:45:45 +00:00
/* REG_XOP_09_12_M_1_L_0 */
{
{ "llwpcb", { Edq }, 0 },
{ "slwpcb", { Edq }, 0 },
},
/* REG_XOP_0A_12_L_0 */
{
{ "lwpins", { VexGdq, Ed, Id }, 0 },
{ "lwpval", { VexGdq, Ed, Id }, 0 },
},
#include "i386-dis-evex-reg.h"
2012-03-26 19:18:29 +00:00
};
static const struct dis386 prefix_table[][4] = {
/* PREFIX_90 */
{
2022-10-27 18:45:45 +00:00
{ "xchgS", { { NOP_Fixup, 0 }, { NOP_Fixup, 1 } }, 0 },
2017-04-10 11:32:00 +00:00
{ "pause", { XX }, 0 },
2022-10-27 18:45:45 +00:00
{ "xchgS", { { NOP_Fixup, 0 }, { NOP_Fixup, 1 } }, 0 },
2017-04-10 11:32:00 +00:00
{ NULL, { { NULL, 0 } }, PREFIX_IGNORED }
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0F01_REG_1_RM_4 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ "tdcall", { Skip_MODRM }, 0 },
{ Bad_Opcode },
},
/* PREFIX_0F01_REG_1_RM_5 */
{
{ Bad_Opcode },
{ Bad_Opcode },
{ X86_64_TABLE (X86_64_0F01_REG_1_RM_5_PREFIX_2) },
{ Bad_Opcode },
},
/* PREFIX_0F01_REG_1_RM_6 */
{
{ Bad_Opcode },
{ Bad_Opcode },
{ X86_64_TABLE (X86_64_0F01_REG_1_RM_6_PREFIX_2) },
{ Bad_Opcode },
},
/* PREFIX_0F01_REG_1_RM_7 */
{
{ "encls", { Skip_MODRM }, 0 },
{ Bad_Opcode },
{ X86_64_TABLE (X86_64_0F01_REG_1_RM_7_PREFIX_2) },
{ Bad_Opcode },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0F01_REG_3_RM_1 */
{
{ "vmmcall", { Skip_MODRM }, 0 },
{ "vmgexit", { Skip_MODRM }, 0 },
{ Bad_Opcode },
{ "vmgexit", { Skip_MODRM }, 0 },
},
/* PREFIX_0F01_REG_5_MOD_0 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "rstorssp", { Mq }, PREFIX_OPCODE },
},
/* PREFIX_0F01_REG_5_MOD_3_RM_0 */
{
{ "serialize", { Skip_MODRM }, PREFIX_OPCODE },
{ "setssbsy", { Skip_MODRM }, PREFIX_OPCODE },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ "xsusldtrk", { Skip_MODRM }, PREFIX_OPCODE },
},
/* PREFIX_0F01_REG_5_MOD_3_RM_1 */
{
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ "xresldtrk", { Skip_MODRM }, PREFIX_OPCODE },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0F01_REG_5_MOD_3_RM_2 */
{
{ Bad_Opcode },
{ "saveprevssp", { Skip_MODRM }, PREFIX_OPCODE },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0F01_REG_5_MOD_3_RM_4 */
{
{ Bad_Opcode },
{ X86_64_TABLE (X86_64_0F01_REG_5_MOD_3_RM_4_PREFIX_1) },
},
/* PREFIX_0F01_REG_5_MOD_3_RM_5 */
{
{ Bad_Opcode },
{ X86_64_TABLE (X86_64_0F01_REG_5_MOD_3_RM_5_PREFIX_1) },
},
/* PREFIX_0F01_REG_5_MOD_3_RM_6 */
{
{ "rdpkru", { Skip_MODRM }, 0 },
{ X86_64_TABLE (X86_64_0F01_REG_5_MOD_3_RM_6_PREFIX_1) },
},
/* PREFIX_0F01_REG_5_MOD_3_RM_7 */
{
{ "wrpkru", { Skip_MODRM }, 0 },
{ X86_64_TABLE (X86_64_0F01_REG_5_MOD_3_RM_7_PREFIX_1) },
},
/* PREFIX_0F01_REG_7_MOD_3_RM_2 */
{
{ "monitorx", { { OP_Monitor, 0 } }, 0 },
{ "mcommit", { Skip_MODRM }, 0 },
},
/* PREFIX_0F01_REG_7_MOD_3_RM_6 */
{
{ "invlpgb", { Skip_MODRM }, 0 },
{ X86_64_TABLE (X86_64_0F01_REG_7_MOD_3_RM_6_PREFIX_1) },
{ Bad_Opcode },
{ X86_64_TABLE (X86_64_0F01_REG_7_MOD_3_RM_6_PREFIX_3) },
},
/* PREFIX_0F01_REG_7_MOD_3_RM_7 */
{
{ "tlbsync", { Skip_MODRM }, 0 },
{ X86_64_TABLE (X86_64_0F01_REG_7_MOD_3_RM_7_PREFIX_1) },
{ Bad_Opcode },
{ "pvalidate", { Skip_MODRM }, 0 },
},
2018-12-28 15:25:28 +00:00
/* PREFIX_0F09 */
{
{ "wbinvd", { XX }, 0 },
{ "wbnoinvd", { XX }, 0 },
},
2012-03-26 19:18:29 +00:00
/* PREFIX_0F10 */
{
2017-04-10 11:32:00 +00:00
{ "movups", { XM, EXx }, PREFIX_OPCODE },
{ "movss", { XM, EXd }, PREFIX_OPCODE },
{ "movupd", { XM, EXx }, PREFIX_OPCODE },
{ "movsd", { XM, EXq }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F11 */
{
2017-04-10 11:32:00 +00:00
{ "movups", { EXxS, XM }, PREFIX_OPCODE },
{ "movss", { EXdS, XM }, PREFIX_OPCODE },
{ "movupd", { EXxS, XM }, PREFIX_OPCODE },
{ "movsd", { EXqS, XM }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F12 */
{
{ MOD_TABLE (MOD_0F12_PREFIX_0) },
2017-04-10 11:32:00 +00:00
{ "movsldup", { XM, EXx }, PREFIX_OPCODE },
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_0F12_PREFIX_2) },
2017-04-10 11:32:00 +00:00
{ "movddup", { XM, EXq }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F16 */
{
{ MOD_TABLE (MOD_0F16_PREFIX_0) },
2017-04-10 11:32:00 +00:00
{ "movshdup", { XM, EXx }, PREFIX_OPCODE },
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_0F16_PREFIX_2) },
},
/* PREFIX_0F1A */
{
{ MOD_TABLE (MOD_0F1A_PREFIX_0) },
2017-04-10 11:32:00 +00:00
{ "bndcl", { Gbnd, Ev_bnd }, 0 },
{ "bndmov", { Gbnd, Ebnd }, 0 },
{ "bndcu", { Gbnd, Ev_bnd }, 0 },
},
/* PREFIX_0F1B */
{
{ MOD_TABLE (MOD_0F1B_PREFIX_0) },
{ MOD_TABLE (MOD_0F1B_PREFIX_1) },
2018-12-28 15:25:28 +00:00
{ "bndmov", { EbndS, Gbnd }, 0 },
2017-04-10 11:32:00 +00:00
{ "bndcn", { Gbnd, Ev_bnd }, 0 },
2012-03-26 19:18:29 +00:00
},
2018-12-28 15:25:28 +00:00
/* PREFIX_0F1C */
{
{ MOD_TABLE (MOD_0F1C_PREFIX_0) },
2022-10-27 18:45:45 +00:00
{ "nopQ", { Ev }, PREFIX_IGNORED },
{ "nopQ", { Ev }, 0 },
{ "nopQ", { Ev }, PREFIX_IGNORED },
2018-12-28 15:25:28 +00:00
},
/* PREFIX_0F1E */
{
2022-10-27 18:45:45 +00:00
{ "nopQ", { Ev }, 0 },
{ MOD_TABLE (MOD_0F1E_PREFIX_1) },
2022-10-27 18:45:45 +00:00
{ "nopQ", { Ev }, 0 },
{ NULL, { XX }, PREFIX_IGNORED },
},
2012-03-26 19:18:29 +00:00
/* PREFIX_0F2A */
{
2017-04-10 11:32:00 +00:00
{ "cvtpi2ps", { XM, EMCq }, PREFIX_OPCODE },
2022-10-27 18:45:45 +00:00
{ "cvtsi2ss{%LQ|}", { XM, Edq }, PREFIX_OPCODE },
2017-04-10 11:32:00 +00:00
{ "cvtpi2pd", { XM, EMCq }, PREFIX_OPCODE },
2022-10-27 18:45:45 +00:00
{ "cvtsi2sd{%LQ|}", { XM, Edq }, 0 },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F2B */
{
{ MOD_TABLE (MOD_0F2B_PREFIX_0) },
{ MOD_TABLE (MOD_0F2B_PREFIX_1) },
{ MOD_TABLE (MOD_0F2B_PREFIX_2) },
{ MOD_TABLE (MOD_0F2B_PREFIX_3) },
},
/* PREFIX_0F2C */
{
2017-04-10 11:32:00 +00:00
{ "cvttps2pi", { MXC, EXq }, PREFIX_OPCODE },
2022-10-27 18:45:45 +00:00
{ "cvttss2si", { Gdq, EXd }, PREFIX_OPCODE },
2017-04-10 11:32:00 +00:00
{ "cvttpd2pi", { MXC, EXx }, PREFIX_OPCODE },
2022-10-27 18:45:45 +00:00
{ "cvttsd2si", { Gdq, EXq }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F2D */
{
2017-04-10 11:32:00 +00:00
{ "cvtps2pi", { MXC, EXq }, PREFIX_OPCODE },
2022-10-27 18:45:45 +00:00
{ "cvtss2si", { Gdq, EXd }, PREFIX_OPCODE },
2017-04-10 11:32:00 +00:00
{ "cvtpd2pi", { MXC, EXx }, PREFIX_OPCODE },
2022-10-27 18:45:45 +00:00
{ "cvtsd2si", { Gdq, EXq }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F2E */
{
2017-04-10 11:32:00 +00:00
{ "ucomiss",{ XM, EXd }, 0 },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "ucomisd",{ XM, EXq }, 0 },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F2F */
{
2017-04-10 11:32:00 +00:00
{ "comiss", { XM, EXd }, 0 },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "comisd", { XM, EXq }, 0 },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F51 */
{
2017-04-10 11:32:00 +00:00
{ "sqrtps", { XM, EXx }, PREFIX_OPCODE },
{ "sqrtss", { XM, EXd }, PREFIX_OPCODE },
{ "sqrtpd", { XM, EXx }, PREFIX_OPCODE },
{ "sqrtsd", { XM, EXq }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F52 */
{
2017-04-10 11:32:00 +00:00
{ "rsqrtps",{ XM, EXx }, PREFIX_OPCODE },
{ "rsqrtss",{ XM, EXd }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F53 */
{
2017-04-10 11:32:00 +00:00
{ "rcpps", { XM, EXx }, PREFIX_OPCODE },
{ "rcpss", { XM, EXd }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F58 */
{
2017-04-10 11:32:00 +00:00
{ "addps", { XM, EXx }, PREFIX_OPCODE },
{ "addss", { XM, EXd }, PREFIX_OPCODE },
{ "addpd", { XM, EXx }, PREFIX_OPCODE },
{ "addsd", { XM, EXq }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F59 */
{
2017-04-10 11:32:00 +00:00
{ "mulps", { XM, EXx }, PREFIX_OPCODE },
{ "mulss", { XM, EXd }, PREFIX_OPCODE },
{ "mulpd", { XM, EXx }, PREFIX_OPCODE },
{ "mulsd", { XM, EXq }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F5A */
{
2017-04-10 11:32:00 +00:00
{ "cvtps2pd", { XM, EXq }, PREFIX_OPCODE },
{ "cvtss2sd", { XM, EXd }, PREFIX_OPCODE },
{ "cvtpd2ps", { XM, EXx }, PREFIX_OPCODE },
{ "cvtsd2ss", { XM, EXq }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F5B */
{
2017-04-10 11:32:00 +00:00
{ "cvtdq2ps", { XM, EXx }, PREFIX_OPCODE },
{ "cvttps2dq", { XM, EXx }, PREFIX_OPCODE },
{ "cvtps2dq", { XM, EXx }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F5C */
{
2017-04-10 11:32:00 +00:00
{ "subps", { XM, EXx }, PREFIX_OPCODE },
{ "subss", { XM, EXd }, PREFIX_OPCODE },
{ "subpd", { XM, EXx }, PREFIX_OPCODE },
{ "subsd", { XM, EXq }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F5D */
{
2017-04-10 11:32:00 +00:00
{ "minps", { XM, EXx }, PREFIX_OPCODE },
{ "minss", { XM, EXd }, PREFIX_OPCODE },
{ "minpd", { XM, EXx }, PREFIX_OPCODE },
{ "minsd", { XM, EXq }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F5E */
{
2017-04-10 11:32:00 +00:00
{ "divps", { XM, EXx }, PREFIX_OPCODE },
{ "divss", { XM, EXd }, PREFIX_OPCODE },
{ "divpd", { XM, EXx }, PREFIX_OPCODE },
{ "divsd", { XM, EXq }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F5F */
{
2017-04-10 11:32:00 +00:00
{ "maxps", { XM, EXx }, PREFIX_OPCODE },
{ "maxss", { XM, EXd }, PREFIX_OPCODE },
{ "maxpd", { XM, EXx }, PREFIX_OPCODE },
{ "maxsd", { XM, EXq }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F60 */
{
2017-04-10 11:32:00 +00:00
{ "punpcklbw",{ MX, EMd }, PREFIX_OPCODE },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "punpcklbw",{ MX, EMx }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F61 */
{
2017-04-10 11:32:00 +00:00
{ "punpcklwd",{ MX, EMd }, PREFIX_OPCODE },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "punpcklwd",{ MX, EMx }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F62 */
{
2017-04-10 11:32:00 +00:00
{ "punpckldq",{ MX, EMd }, PREFIX_OPCODE },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "punpckldq",{ MX, EMx }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F6F */
{
2017-04-10 11:32:00 +00:00
{ "movq", { MX, EM }, PREFIX_OPCODE },
{ "movdqu", { XM, EXx }, PREFIX_OPCODE },
{ "movdqa", { XM, EXx }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F70 */
{
2017-04-10 11:32:00 +00:00
{ "pshufw", { MX, EM, Ib }, PREFIX_OPCODE },
{ "pshufhw",{ XM, EXx, Ib }, PREFIX_OPCODE },
{ "pshufd", { XM, EXx, Ib }, PREFIX_OPCODE },
{ "pshuflw",{ XM, EXx, Ib }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F78 */
{
2017-04-10 11:32:00 +00:00
{"vmread", { Em, Gm }, 0 },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{"extrq", { XS, Ib, Ib }, 0 },
{"insertq", { XM, XS, Ib, Ib }, 0 },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F79 */
{
2017-04-10 11:32:00 +00:00
{"vmwrite", { Gm, Em }, 0 },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{"extrq", { XM, XS }, 0 },
{"insertq", { XM, XS }, 0 },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F7C */
{
{ Bad_Opcode },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "haddpd", { XM, EXx }, PREFIX_OPCODE },
{ "haddps", { XM, EXx }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F7D */
{
{ Bad_Opcode },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "hsubpd", { XM, EXx }, PREFIX_OPCODE },
{ "hsubps", { XM, EXx }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F7E */
{
2017-04-10 11:32:00 +00:00
{ "movK", { Edq, MX }, PREFIX_OPCODE },
{ "movq", { XM, EXq }, PREFIX_OPCODE },
{ "movK", { Edq, XM }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0F7F */
{
2017-04-10 11:32:00 +00:00
{ "movq", { EMS, MX }, PREFIX_OPCODE },
{ "movdqu", { EXxS, XM }, PREFIX_OPCODE },
{ "movdqa", { EXxS, XM }, PREFIX_OPCODE },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0FAE_REG_0_MOD_3 */
{
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "rdfsbase", { Ev }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0FAE_REG_1_MOD_3 */
{
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "rdgsbase", { Ev }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0FAE_REG_2_MOD_3 */
{
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "wrfsbase", { Ev }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0FAE_REG_3_MOD_3 */
{
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "wrgsbase", { Ev }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0FAE_REG_4_MOD_0 */
2017-04-10 11:32:00 +00:00
{
{ "xsave", { FXSAVE }, 0 },
2022-10-27 18:45:45 +00:00
{ "ptwrite{%LQ|}", { Edq }, 0 },
2017-04-10 11:32:00 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0FAE_REG_4_MOD_3 */
2015-08-28 15:32:19 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "ptwrite{%LQ|}", { Edq }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0FAE_REG_5_MOD_3 */
{
{ "lfence", { Skip_MODRM }, 0 },
2022-10-27 18:45:45 +00:00
{ "incsspK", { Edq }, PREFIX_OPCODE },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0FAE_REG_6_MOD_0 */
2015-08-28 15:32:19 +00:00
{
{ "xsaveopt", { FXSAVE }, PREFIX_OPCODE },
{ "clrssbsy", { Mq }, PREFIX_OPCODE },
{ "clwb", { Mb }, PREFIX_OPCODE },
2015-08-28 15:32:19 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0FAE_REG_6_MOD_3 */
2018-12-28 15:25:28 +00:00
{
2022-10-27 18:45:45 +00:00
{ RM_TABLE (RM_0FAE_REG_6_MOD_3_P_0) },
2018-12-28 15:25:28 +00:00
{ "umonitor", { Eva }, PREFIX_OPCODE },
{ "tpause", { Edq }, PREFIX_OPCODE },
{ "umwait", { Edq }, PREFIX_OPCODE },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0FAE_REG_7_MOD_0 */
2015-08-28 15:32:19 +00:00
{
2017-04-10 11:32:00 +00:00
{ "clflush", { Mb }, 0 },
2015-08-28 15:32:19 +00:00
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "clflushopt", { Mb }, 0 },
2015-08-28 15:32:19 +00:00
},
2012-03-26 19:18:29 +00:00
/* PREFIX_0FB8 */
{
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "popcntS", { Gv, Ev }, 0 },
},
/* PREFIX_0FBC */
{
2017-04-10 11:32:00 +00:00
{ "bsfS", { Gv, Ev }, 0 },
{ "tzcntS", { Gv, Ev }, 0 },
{ "bsfS", { Gv, Ev }, 0 },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0FBD */
{
2017-04-10 11:32:00 +00:00
{ "bsrS", { Gv, Ev }, 0 },
{ "lzcntS", { Gv, Ev }, 0 },
{ "bsrS", { Gv, Ev }, 0 },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0FC2 */
{
2017-04-10 11:32:00 +00:00
{ "cmpps", { XM, EXx, CMP }, PREFIX_OPCODE },
{ "cmpss", { XM, EXd, CMP }, PREFIX_OPCODE },
{ "cmppd", { XM, EXx, CMP }, PREFIX_OPCODE },
{ "cmpsd", { XM, EXq, CMP }, PREFIX_OPCODE },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0FC7_REG_6_MOD_0 */
2017-04-10 11:32:00 +00:00
{
{ "vmptrld",{ Mq }, 0 },
{ "vmxon", { Mq }, 0 },
{ "vmclear",{ Mq }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0FC7_REG_6_MOD_3 */
2012-03-26 19:18:29 +00:00
{
2017-04-10 11:32:00 +00:00
{ "rdrand", { Ev }, 0 },
2022-10-27 18:45:45 +00:00
{ X86_64_TABLE (X86_64_0FC7_REG_6_MOD_3_PREFIX_1) },
2017-04-10 11:32:00 +00:00
{ "rdrand", { Ev }, 0 }
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0FC7_REG_7_MOD_3 */
2012-03-26 19:18:29 +00:00
{
2017-04-10 11:32:00 +00:00
{ "rdseed", { Ev }, 0 },
{ "rdpid", { Em }, 0 },
{ "rdseed", { Ev }, 0 },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0FD0 */
{
{ Bad_Opcode },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "addsubpd", { XM, EXx }, 0 },
{ "addsubps", { XM, EXx }, 0 },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0FD6 */
{
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "movq2dq",{ XM, MS }, 0 },
{ "movq", { EXqS, XM }, 0 },
{ "movdq2q",{ MX, XS }, 0 },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0FE6 */
{
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "cvtdq2pd", { XM, EXq }, PREFIX_OPCODE },
{ "cvttpd2dq", { XM, EXx }, PREFIX_OPCODE },
{ "cvtpd2dq", { XM, EXx }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
/* PREFIX_0FE7 */
{
2017-04-10 11:32:00 +00:00
{ "movntq", { Mq, MX }, PREFIX_OPCODE },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
{ MOD_TABLE (MOD_0FE7_PREFIX_2) },
},
/* PREFIX_0FF0 */
{
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
{ MOD_TABLE (MOD_0FF0_PREFIX_3) },
},
/* PREFIX_0FF7 */
{
2017-04-10 11:32:00 +00:00
{ "maskmovq", { MX, MS }, PREFIX_OPCODE },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "maskmovdqu", { XM, XS }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0F38D8 */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ REG_TABLE (REG_0F38D8_PREFIX_1) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0F38DC */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_0F38DC_PREFIX_1) },
{ "aesenc", { XM, EXx }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0F38DD */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_0F38DD_PREFIX_1) },
{ "aesenclast", { XM, EXx }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0F38DE */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_0F38DE_PREFIX_1) },
{ "aesdec", { XM, EXx }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0F38DF */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_0F38DF_PREFIX_1) },
{ "aesdeclast", { XM, EXx }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0F38F0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "movbeS", { Gv, Mv }, PREFIX_OPCODE },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "movbeS", { Gv, Mv }, PREFIX_OPCODE },
{ "crc32A", { Gdq, Eb }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0F38F1 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "movbeS", { Mv, Gv }, PREFIX_OPCODE },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "movbeS", { Mv, Gv }, PREFIX_OPCODE },
{ "crc32Q", { Gdq, Ev }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0F38F6 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_0F38F6_PREFIX_0) },
{ "adoxS", { Gdq, Edq}, PREFIX_OPCODE },
{ "adcxS", { Gdq, Edq}, PREFIX_OPCODE },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0F38F8 */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_0F38F8_PREFIX_1) },
{ MOD_TABLE (MOD_0F38F8_PREFIX_2) },
{ MOD_TABLE (MOD_0F38F8_PREFIX_3) },
},
/* PREFIX_0F38FA */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_0F38FA_PREFIX_1) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0F38FB */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_0F38FB_PREFIX_1) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_0F3A0F */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_0F3A0F_PREFIX_1)},
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F10 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vmovupX", { XM, EXEvexXNoBcst }, PREFIX_OPCODE },
{ "vmovs%XS", { XMScalar, VexScalarR, EXd }, 0 },
{ "vmovupX", { XM, EXEvexXNoBcst }, PREFIX_OPCODE },
{ "vmovs%XD", { XMScalar, VexScalarR, EXq }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F11 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vmovupX", { EXxS, XM }, PREFIX_OPCODE },
{ "vmovs%XS", { EXdS, VexScalarR, XMScalar }, 0 },
{ "vmovupX", { EXxS, XM }, PREFIX_OPCODE },
{ "vmovs%XD", { EXqS, VexScalarR, XMScalar }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F12 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_VEX_0F12_PREFIX_0) },
{ "vmov%XSldup", { XM, EXEvexXNoBcst }, 0 },
{ MOD_TABLE (MOD_VEX_0F12_PREFIX_2) },
{ "vmov%XDdup", { XM, EXymmq }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F16 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_VEX_0F16_PREFIX_0) },
{ "vmov%XShdup", { XM, EXEvexXNoBcst }, 0 },
{ MOD_TABLE (MOD_VEX_0F16_PREFIX_2) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F2A */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vcvtsi2ss{%LQ|}", { XMScalar, VexScalar, EXxEVexR, Edq }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vcvtsi2sd{%LQ|}", { XMScalar, VexScalar, EXxEVexR64, Edq }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F2C */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vcvttss2si", { Gdq, EXd, EXxEVexS }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vcvttsd2si", { Gdq, EXq, EXxEVexS }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F2D */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vcvtss2si", { Gdq, EXd, EXxEVexR }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vcvtsd2si", { Gdq, EXq, EXxEVexR }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F2E */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vucomisX", { XMScalar, EXd, EXxEVexS }, PREFIX_OPCODE },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vucomisX", { XMScalar, EXq, EXxEVexS }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F2F */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vcomisX", { XMScalar, EXd, EXxEVexS }, PREFIX_OPCODE },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vcomisX", { XMScalar, EXq, EXxEVexS }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F41_L_1_M_1_W_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "kandw", { MaskG, MaskVex, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kandb", { MaskG, MaskVex, MaskE }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F41_L_1_M_1_W_1 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "kandq", { MaskG, MaskVex, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kandd", { MaskG, MaskVex, MaskE }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F42_L_1_M_1_W_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "kandnw", { MaskG, MaskVex, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kandnb", { MaskG, MaskVex, MaskE }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F42_L_1_M_1_W_1 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "kandnq", { MaskG, MaskVex, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kandnd", { MaskG, MaskVex, MaskE }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F44_L_0_M_1_W_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "knotw", { MaskG, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "knotb", { MaskG, MaskE }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F44_L_0_M_1_W_1 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "knotq", { MaskG, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "knotd", { MaskG, MaskE }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F45_L_1_M_1_W_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "korw", { MaskG, MaskVex, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "korb", { MaskG, MaskVex, MaskE }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F45_L_1_M_1_W_1 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "korq", { MaskG, MaskVex, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kord", { MaskG, MaskVex, MaskE }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F46_L_1_M_1_W_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "kxnorw", { MaskG, MaskVex, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kxnorb", { MaskG, MaskVex, MaskE }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F46_L_1_M_1_W_1 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "kxnorq", { MaskG, MaskVex, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kxnord", { MaskG, MaskVex, MaskE }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F47_L_1_M_1_W_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "kxorw", { MaskG, MaskVex, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kxorb", { MaskG, MaskVex, MaskE }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F47_L_1_M_1_W_1 */
{
2022-10-27 18:45:45 +00:00
{ "kxorq", { MaskG, MaskVex, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kxord", { MaskG, MaskVex, MaskE }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F4A_L_1_M_1_W_0 */
{
2022-10-27 18:45:45 +00:00
{ "kaddw", { MaskG, MaskVex, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kaddb", { MaskG, MaskVex, MaskE }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F4A_L_1_M_1_W_1 */
{
2022-10-27 18:45:45 +00:00
{ "kaddq", { MaskG, MaskVex, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kaddd", { MaskG, MaskVex, MaskE }, 0 },
},
/* PREFIX_VEX_0F4B_L_1_M_1_W_0 */
{
{ "kunpckwd", { MaskG, MaskVex, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kunpckbw", { MaskG, MaskVex, MaskE }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F4B_L_1_M_1_W_1 */
{
2022-10-27 18:45:45 +00:00
{ "kunpckdq", { MaskG, MaskVex, MaskE }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F51 */
{
2022-10-27 18:45:45 +00:00
{ "vsqrtpX", { XM, EXx, EXxEVexR }, PREFIX_OPCODE },
{ "vsqrts%XS", { XMScalar, VexScalar, EXd, EXxEVexR }, 0 },
{ "vsqrtpX", { XM, EXx, EXxEVexR }, PREFIX_OPCODE },
{ "vsqrts%XD", { XMScalar, VexScalar, EXq, EXxEVexR }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F52 */
{
2022-10-27 18:45:45 +00:00
{ "vrsqrtps", { XM, EXx }, 0 },
{ "vrsqrtss", { XMScalar, VexScalar, EXd }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F53 */
{
2022-10-27 18:45:45 +00:00
{ "vrcpps", { XM, EXx }, 0 },
{ "vrcpss", { XMScalar, VexScalar, EXd }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F58 */
2018-12-28 15:25:28 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vaddpX", { XM, Vex, EXx, EXxEVexR }, PREFIX_OPCODE },
{ "vadds%XS", { XMScalar, VexScalar, EXd, EXxEVexR }, 0 },
{ "vaddpX", { XM, Vex, EXx, EXxEVexR }, PREFIX_OPCODE },
{ "vadds%XD", { XMScalar, VexScalar, EXq, EXxEVexR }, 0 },
2018-12-28 15:25:28 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F59 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vmulpX", { XM, Vex, EXx, EXxEVexR }, PREFIX_OPCODE },
{ "vmuls%XS", { XMScalar, VexScalar, EXd, EXxEVexR }, 0 },
{ "vmulpX", { XM, Vex, EXx, EXxEVexR }, PREFIX_OPCODE },
{ "vmuls%XD", { XMScalar, VexScalar, EXq, EXxEVexR }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F5A */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vcvtp%XS2pd", { XM, EXEvexHalfBcstXmmq, EXxEVexS }, 0 },
{ "vcvts%XS2sd", { XMScalar, VexScalar, EXd, EXxEVexS }, 0 },
{ "vcvtp%XD2ps%XY", { XMxmmq, EXx, EXxEVexR }, 0 },
{ "vcvts%XD2ss", { XMScalar, VexScalar, EXq, EXxEVexR }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F5B */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vcvtdq2ps", { XM, EXx }, 0 },
{ "vcvttps2dq", { XM, EXx }, 0 },
{ "vcvtps2dq", { XM, EXx }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F5C */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vsubpX", { XM, Vex, EXx, EXxEVexR }, PREFIX_OPCODE },
{ "vsubs%XS", { XMScalar, VexScalar, EXd, EXxEVexR }, 0 },
{ "vsubpX", { XM, Vex, EXx, EXxEVexR }, PREFIX_OPCODE },
{ "vsubs%XD", { XMScalar, VexScalar, EXq, EXxEVexR }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F5D */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vminpX", { XM, Vex, EXx, EXxEVexS }, PREFIX_OPCODE },
{ "vmins%XS", { XMScalar, VexScalar, EXd, EXxEVexS }, 0 },
{ "vminpX", { XM, Vex, EXx, EXxEVexS }, PREFIX_OPCODE },
{ "vmins%XD", { XMScalar, VexScalar, EXq, EXxEVexS }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F5E */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vdivpX", { XM, Vex, EXx, EXxEVexR }, PREFIX_OPCODE },
{ "vdivs%XS", { XMScalar, VexScalar, EXd, EXxEVexR }, 0 },
{ "vdivpX", { XM, Vex, EXx, EXxEVexR }, PREFIX_OPCODE },
{ "vdivs%XD", { XMScalar, VexScalar, EXq, EXxEVexR }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F5F */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vmaxpX", { XM, Vex, EXx, EXxEVexS }, PREFIX_OPCODE },
{ "vmaxs%XS", { XMScalar, VexScalar, EXd, EXxEVexS }, 0 },
{ "vmaxpX", { XM, Vex, EXx, EXxEVexS }, PREFIX_OPCODE },
{ "vmaxs%XD", { XMScalar, VexScalar, EXq, EXxEVexS }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F6F */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vmovdqu", { XM, EXx }, 0 },
{ "vmovdqa", { XM, EXx }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F70 */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vpshufhw", { XM, EXx, Ib }, 0 },
{ "vpshufd", { XM, EXx, Ib }, 0 },
{ "vpshuflw", { XM, EXx, Ib }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F7C */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vhaddpd", { XM, Vex, EXx }, 0 },
{ "vhaddps", { XM, Vex, EXx }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F7D */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ "vhsubpd", { XM, Vex, EXx }, 0 },
{ "vhsubps", { XM, Vex, EXx }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F7E */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0F7E_P_1) },
{ VEX_LEN_TABLE (VEX_LEN_0F7E_P_2) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F7F */
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ "vmovdqu", { EXxS, XM }, 0 },
{ "vmovdqa", { EXxS, XM }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F90_L_0_W_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "kmovw", { MaskG, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kmovb", { MaskG, MaskBDE }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F90_L_0_W_1 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "kmovq", { MaskG, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kmovd", { MaskG, MaskBDE }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F91_L_0_M_0_W_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "kmovw", { Ew, MaskG }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kmovb", { Eb, MaskG }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F91_L_0_M_0_W_1 */
{
2022-10-27 18:45:45 +00:00
{ "kmovq", { Eq, MaskG }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kmovd", { Ed, MaskG }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F92_L_0_M_1_W_0 */
{
2022-10-27 18:45:45 +00:00
{ "kmovw", { MaskG, Edq }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kmovb", { MaskG, Edq }, 0 },
{ "kmovd", { MaskG, Edq }, 0 },
},
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F92_L_0_M_1_W_1 */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ "kmovK", { MaskG, Edq }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F93_L_0_M_1_W_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "kmovw", { Gdq, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kmovb", { Gdq, MaskE }, 0 },
{ "kmovd", { Gdq, MaskE }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F93_L_0_M_1_W_1 */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ "kmovK", { Gdq, MaskE }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F98_L_0_M_1_W_0 */
{
2022-10-27 18:45:45 +00:00
{ "kortestw", { MaskG, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kortestb", { MaskG, MaskE }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F98_L_0_M_1_W_1 */
2018-12-28 15:25:28 +00:00
{
2022-10-27 18:45:45 +00:00
{ "kortestq", { MaskG, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kortestd", { MaskG, MaskE }, 0 },
2018-12-28 15:25:28 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F99_L_0_M_1_W_0 */
2018-12-28 15:25:28 +00:00
{
2022-10-27 18:45:45 +00:00
{ "ktestw", { MaskG, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "ktestb", { MaskG, MaskE }, 0 },
2018-12-28 15:25:28 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F99_L_0_M_1_W_1 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "ktestq", { MaskG, MaskE }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "ktestd", { MaskG, MaskE }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0FC2 */
{
2022-10-27 18:45:45 +00:00
{ "vcmpps", { XM, Vex, EXx, CMP }, 0 },
{ "vcmpss", { XMScalar, VexScalar, EXd, CMP }, 0 },
{ "vcmppd", { XM, Vex, EXx, CMP }, 0 },
{ "vcmpsd", { XMScalar, VexScalar, EXq, CMP }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0FD0 */
{
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vaddsubpd", { XM, Vex, EXx }, 0 },
{ "vaddsubps", { XM, Vex, EXx }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0FE6 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vcvtdq2pd", { XM, EXxmmq }, 0 },
{ "vcvttpd2dq%XY", { XMM, EXx }, 0 },
{ "vcvtpd2dq%XY", { XMM, EXx }, 0 },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0FF0 */
{
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ MOD_TABLE (MOD_VEX_0FF0_PREFIX_3) },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F3849_X86_64 */
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F3849_X86_64_P_0) },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F3849_X86_64_P_2) },
{ VEX_W_TABLE (VEX_W_0F3849_X86_64_P_3) },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F384B_X86_64 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F384B_X86_64_P_1) },
{ VEX_W_TABLE (VEX_W_0F384B_X86_64_P_2) },
{ VEX_W_TABLE (VEX_W_0F384B_X86_64_P_3) },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F385C_X86_64 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F385C_X86_64_P_1) },
{ Bad_Opcode },
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F385E_X86_64 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F385E_X86_64_P_0) },
{ VEX_W_TABLE (VEX_W_0F385E_X86_64_P_1) },
{ VEX_W_TABLE (VEX_W_0F385E_X86_64_P_2) },
{ VEX_W_TABLE (VEX_W_0F385E_X86_64_P_3) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F38F5_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "bzhiS", { Gdq, Edq, VexGdq }, 0 },
{ "pextS", { Gdq, VexGdq, Edq }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "pdepS", { Gdq, VexGdq, Edq }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F38F6_L_0 */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ "mulxS", { Gdq, VexGdq, Edq }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F38F7_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "bextrS", { Gdq, Edq, VexGdq }, 0 },
{ "sarxS", { Gdq, Edq, VexGdq }, 0 },
{ "shlxS", { Gdq, Edq, VexGdq }, 0 },
{ "shrxS", { Gdq, Edq, VexGdq }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* PREFIX_VEX_0F3AF0_L_0 */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ "rorxS", { Gdq, Edq, Ib }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
#include "i386-dis-evex-prefix.h"
};
static const struct dis386 x86_64_table[][2] = {
/* X86_64_06 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "pushP", { es }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_07 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "popP", { es }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_0E */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "pushP", { cs }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_16 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "pushP", { ss }, 0 },
2015-08-28 15:32:19 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_17 */
2015-08-28 15:32:19 +00:00
{
2022-10-27 18:45:45 +00:00
{ "popP", { ss }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_1E */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "pushP", { ds }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_1F */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "popP", { ds }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_27 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "daa", { XX }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_2F */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "das", { XX }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_37 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "aaa", { XX }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_3F */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "aas", { XX }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_60 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "pushaP", { XX }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_61 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "popaP", { XX }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_62 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_62_32BIT) },
{ EVEX_TABLE (EVEX_0F) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_63 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "arpl", { Ew, Gw }, 0 },
{ "movs", { Gv, { MOVSXD_Fixup, movsxd_mode } }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_6D */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "ins{R|}", { Yzr, indirDX }, 0 },
{ "ins{G|}", { Yzr, indirDX }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_6F */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "outs{R|}", { indirDXr, Xz }, 0 },
{ "outs{G|}", { indirDXr, Xz }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_82 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
/* Opcode 0x82 is an alias of opcode 0x80 in 32-bit mode. */
{ REG_TABLE (REG_80) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_9A */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "{l|}call{P|}", { Ap }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_C2 */
{
2022-10-27 18:45:45 +00:00
{ "retP", { Iw, BND }, 0 },
{ "ret@", { Iw, BND }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_C3 */
{
2022-10-27 18:45:45 +00:00
{ "retP", { BND }, 0 },
{ "ret@", { BND }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_C4 */
{
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_C4_32BIT) },
{ VEX_C4_TABLE (VEX_0F) },
},
2022-10-27 18:45:45 +00:00
/* X86_64_C5 */
{
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_C5_32BIT) },
{ VEX_C5_TABLE (VEX_0F) },
},
2022-10-27 18:45:45 +00:00
/* X86_64_CE */
{
2022-10-27 18:45:45 +00:00
{ "into", { XX }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_D4 */
{
2022-10-27 18:45:45 +00:00
{ "aam", { Ib }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_D5 */
{
2022-10-27 18:45:45 +00:00
{ "aad", { Ib }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_E8 */
{
2022-10-27 18:45:45 +00:00
{ "callP", { Jv, BND }, 0 },
{ "call@", { Jv, BND }, 0 }
},
2022-10-27 18:45:45 +00:00
/* X86_64_E9 */
{
2022-10-27 18:45:45 +00:00
{ "jmpP", { Jv, BND }, 0 },
{ "jmp@", { Jv, BND }, 0 }
},
2022-10-27 18:45:45 +00:00
/* X86_64_EA */
{
2022-10-27 18:45:45 +00:00
{ "{l|}jmp{P|}", { Ap }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_0F01_REG_0 */
{
2022-10-27 18:45:45 +00:00
{ "sgdt{Q|Q}", { M }, 0 },
{ "sgdt", { M }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_0F01_REG_1 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "sidt{Q|Q}", { M }, 0 },
{ "sidt", { M }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* X86_64_0F01_REG_1_RM_5_PREFIX_2 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "seamret", { Skip_MODRM }, 0 },
},
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
/* X86_64_0F01_REG_1_RM_6_PREFIX_2 */
2012-03-26 19:18:29 +00:00
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "seamops", { Skip_MODRM }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_0F01_REG_1_RM_7_PREFIX_2 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "seamcall", { Skip_MODRM }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_0F01_REG_2 */
{
2022-10-27 18:45:45 +00:00
{ "lgdt{Q|Q}", { M }, 0 },
{ "lgdt", { M }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_0F01_REG_3 */
{
2022-10-27 18:45:45 +00:00
{ "lidt{Q|Q}", { M }, 0 },
{ "lidt", { M }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_0F01_REG_5_MOD_3_RM_4_PREFIX_1 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "uiret", { Skip_MODRM }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_0F01_REG_5_MOD_3_RM_5_PREFIX_1 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "testui", { Skip_MODRM }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_0F01_REG_5_MOD_3_RM_6_PREFIX_1 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "clui", { Skip_MODRM }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_0F01_REG_5_MOD_3_RM_7_PREFIX_1 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "stui", { Skip_MODRM }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_0F01_REG_7_MOD_3_RM_6_PREFIX_1 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "rmpadjust", { Skip_MODRM }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_0F01_REG_7_MOD_3_RM_6_PREFIX_3 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "rmpupdate", { Skip_MODRM }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_0F01_REG_7_MOD_3_RM_7_PREFIX_1 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "psmash", { Skip_MODRM }, 0 },
},
{
2022-10-27 18:45:45 +00:00
/* X86_64_0F24 */
{ "movZ", { Em, Td }, 0 },
},
{
2022-10-27 18:45:45 +00:00
/* X86_64_0F26 */
{ "movZ", { Td, Em }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_0FC7_REG_6_MOD_3_PREFIX_1 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "senduipi", { Eq }, 0 },
},
2022-10-27 18:45:45 +00:00
/* X86_64_VEX_0F3849 */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_VEX_0F3849_X86_64) },
},
2022-10-27 18:45:45 +00:00
/* X86_64_VEX_0F384B */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_VEX_0F384B_X86_64) },
},
2022-10-27 18:45:45 +00:00
/* X86_64_VEX_0F385C */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_VEX_0F385C_X86_64) },
},
2022-10-27 18:45:45 +00:00
/* X86_64_VEX_0F385E */
{
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_VEX_0F385E_X86_64) },
},
2022-10-27 18:45:45 +00:00
};
static const struct dis386 three_byte_table[][256] = {
2022-10-27 18:45:45 +00:00
/* THREE_BYTE_0F38 */
{
2022-10-27 18:45:45 +00:00
/* 00 */
{ "pshufb", { MX, EM }, PREFIX_OPCODE },
{ "phaddw", { MX, EM }, PREFIX_OPCODE },
{ "phaddd", { MX, EM }, PREFIX_OPCODE },
{ "phaddsw", { MX, EM }, PREFIX_OPCODE },
{ "pmaddubsw", { MX, EM }, PREFIX_OPCODE },
{ "phsubw", { MX, EM }, PREFIX_OPCODE },
{ "phsubd", { MX, EM }, PREFIX_OPCODE },
{ "phsubsw", { MX, EM }, PREFIX_OPCODE },
/* 08 */
{ "psignb", { MX, EM }, PREFIX_OPCODE },
{ "psignw", { MX, EM }, PREFIX_OPCODE },
{ "psignd", { MX, EM }, PREFIX_OPCODE },
{ "pmulhrsw", { MX, EM }, PREFIX_OPCODE },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 10 */
{ "pblendvb", { XM, EXx, XMM0 }, PREFIX_DATA },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "blendvps", { XM, EXx, XMM0 }, PREFIX_DATA },
{ "blendvpd", { XM, EXx, XMM0 }, PREFIX_DATA },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "ptest", { XM, EXx }, PREFIX_DATA },
/* 18 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "pabsb", { MX, EM }, PREFIX_OPCODE },
{ "pabsw", { MX, EM }, PREFIX_OPCODE },
{ "pabsd", { MX, EM }, PREFIX_OPCODE },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 20 */
{ "pmovsxbw", { XM, EXq }, PREFIX_DATA },
{ "pmovsxbd", { XM, EXd }, PREFIX_DATA },
{ "pmovsxbq", { XM, EXw }, PREFIX_DATA },
{ "pmovsxwd", { XM, EXq }, PREFIX_DATA },
{ "pmovsxwq", { XM, EXd }, PREFIX_DATA },
{ "pmovsxdq", { XM, EXq }, PREFIX_DATA },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 28 */
{ "pmuldq", { XM, EXx }, PREFIX_DATA },
{ "pcmpeqq", { XM, EXx }, PREFIX_DATA },
{ MOD_TABLE (MOD_0F382A) },
{ "packusdw", { XM, EXx }, PREFIX_DATA },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 30 */
{ "pmovzxbw", { XM, EXq }, PREFIX_DATA },
{ "pmovzxbd", { XM, EXd }, PREFIX_DATA },
{ "pmovzxbq", { XM, EXw }, PREFIX_DATA },
{ "pmovzxwd", { XM, EXq }, PREFIX_DATA },
{ "pmovzxwq", { XM, EXd }, PREFIX_DATA },
{ "pmovzxdq", { XM, EXq }, PREFIX_DATA },
{ Bad_Opcode },
{ "pcmpgtq", { XM, EXx }, PREFIX_DATA },
/* 38 */
{ "pminsb", { XM, EXx }, PREFIX_DATA },
{ "pminsd", { XM, EXx }, PREFIX_DATA },
{ "pminuw", { XM, EXx }, PREFIX_DATA },
{ "pminud", { XM, EXx }, PREFIX_DATA },
{ "pmaxsb", { XM, EXx }, PREFIX_DATA },
{ "pmaxsd", { XM, EXx }, PREFIX_DATA },
{ "pmaxuw", { XM, EXx }, PREFIX_DATA },
{ "pmaxud", { XM, EXx }, PREFIX_DATA },
/* 40 */
{ "pmulld", { XM, EXx }, PREFIX_DATA },
{ "phminposuw", { XM, EXx }, PREFIX_DATA },
{ Bad_Opcode },
{ Bad_Opcode },
2015-08-28 15:32:19 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 48 */
2015-08-28 15:32:19 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 50 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 58 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 60 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 68 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 70 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 78 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 80 */
{ "invept", { Gm, Mo }, PREFIX_DATA },
{ "invvpid", { Gm, Mo }, PREFIX_DATA },
{ "invpcid", { Gm, M }, PREFIX_DATA },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 88 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 90 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 98 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* a0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* a8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* b0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* b8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* c0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* c8 */
{ "sha1nexte", { XM, EXxmm }, PREFIX_OPCODE },
{ "sha1msg1", { XM, EXxmm }, PREFIX_OPCODE },
{ "sha1msg2", { XM, EXxmm }, PREFIX_OPCODE },
{ "sha256rnds2", { XM, EXxmm, XMM0 }, PREFIX_OPCODE },
{ "sha256msg1", { XM, EXxmm }, PREFIX_OPCODE },
{ "sha256msg2", { XM, EXxmm }, PREFIX_OPCODE },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "gf2p8mulb", { XM, EXxmm }, PREFIX_DATA },
/* d0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* d8 */
{ PREFIX_TABLE (PREFIX_0F38D8) },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "aesimc", { XM, EXx }, PREFIX_DATA },
{ PREFIX_TABLE (PREFIX_0F38DC) },
{ PREFIX_TABLE (PREFIX_0F38DD) },
{ PREFIX_TABLE (PREFIX_0F38DE) },
{ PREFIX_TABLE (PREFIX_0F38DF) },
/* e0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* e8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* f0 */
{ PREFIX_TABLE (PREFIX_0F38F0) },
{ PREFIX_TABLE (PREFIX_0F38F1) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_0F38F5) },
{ PREFIX_TABLE (PREFIX_0F38F6) },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* f8 */
{ PREFIX_TABLE (PREFIX_0F38F8) },
{ MOD_TABLE (MOD_0F38F9) },
{ PREFIX_TABLE (PREFIX_0F38FA) },
{ PREFIX_TABLE (PREFIX_0F38FB) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
},
2022-10-27 18:45:45 +00:00
/* THREE_BYTE_0F3A */
{
2022-10-27 18:45:45 +00:00
/* 00 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 08 */
{ "roundps", { XM, EXx, Ib }, PREFIX_DATA },
{ "roundpd", { XM, EXx, Ib }, PREFIX_DATA },
{ "roundss", { XM, EXd, Ib }, PREFIX_DATA },
{ "roundsd", { XM, EXq, Ib }, PREFIX_DATA },
{ "blendps", { XM, EXx, Ib }, PREFIX_DATA },
{ "blendpd", { XM, EXx, Ib }, PREFIX_DATA },
{ "pblendw", { XM, EXx, Ib }, PREFIX_DATA },
{ "palignr", { MX, EM, Ib }, PREFIX_OPCODE },
/* 10 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "pextrb", { Edb, XM, Ib }, PREFIX_DATA },
{ "pextrw", { Edw, XM, Ib }, PREFIX_DATA },
{ "pextrK", { Edq, XM, Ib }, PREFIX_DATA },
{ "extractps", { Ed, XM, Ib }, PREFIX_DATA },
/* 18 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 20 */
{ "pinsrb", { XM, Edb, Ib }, PREFIX_DATA },
{ "insertps", { XM, EXd, Ib }, PREFIX_DATA },
{ "pinsrK", { XM, Edq, Ib }, PREFIX_DATA },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 28 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 30 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 38 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 40 */
{ "dpps", { XM, EXx, Ib }, PREFIX_DATA },
{ "dppd", { XM, EXx, Ib }, PREFIX_DATA },
{ "mpsadbw", { XM, EXx, Ib }, PREFIX_DATA },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "pclmulqdq", { XM, EXx, PCLMUL }, PREFIX_DATA },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 48 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 50 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 58 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 60 */
{ "pcmpestrm!%LQ", { XM, EXx, Ib }, PREFIX_DATA },
{ "pcmpestri!%LQ", { XM, EXx, Ib }, PREFIX_DATA },
{ "pcmpistrm", { XM, EXx, Ib }, PREFIX_DATA },
{ "pcmpistri", { XM, EXx, Ib }, PREFIX_DATA },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 68 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 70 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 78 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 80 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 88 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 90 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 98 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* a0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2018-12-28 15:25:28 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* a8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* b0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* b8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* c0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* c8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "sha1rnds4", { XM, EXxmm, Ib }, PREFIX_OPCODE },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "gf2p8affineqb", { XM, EXxmm, Ib }, PREFIX_DATA },
{ "gf2p8affineinvqb", { XM, EXxmm, Ib }, PREFIX_DATA },
/* d0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* d8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "aeskeygenassist", { XM, EXx, Ib }, PREFIX_DATA },
/* e0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* e8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* f0 */
{ PREFIX_TABLE (PREFIX_0F3A0F) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
/* f8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
},
2022-10-27 18:45:45 +00:00
};
2022-10-27 18:45:45 +00:00
static const struct dis386 xop_table[][256] = {
/* XOP_08 */
{
2022-10-27 18:45:45 +00:00
/* 00 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2018-12-28 15:25:28 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 08 */
2018-12-28 15:25:28 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 10 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 18 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 20 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 28 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 30 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 38 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 40 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 48 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 50 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 58 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 60 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 68 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 70 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 78 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 80 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_85) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_86) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_87) },
/* 88 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_8E) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_8F) },
/* 90 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_95) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_96) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_97) },
/* 98 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_9E) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_9F) },
/* a0 */
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vpcmov", { XM, Vex, EXx, XMVexI4 }, 0 },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_A3) },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_A6) },
{ Bad_Opcode },
/* a8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* b0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_B6) },
{ Bad_Opcode },
/* b8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* c0 */
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_C0) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_C1) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_C2) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_C3) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* c8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_CC) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_CD) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_CE) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_CF) },
/* d0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* d8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* e0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* e8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_EC) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_ED) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_EE) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_08_EF) },
/* f0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* f8 */
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
},
2022-10-27 18:45:45 +00:00
/* XOP_09 */
{
/* 00 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_01) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_02) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 08 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 10 */
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_XOP_09_12) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 18 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 20 */
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 28 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 30 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 38 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 40 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 48 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 50 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 58 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 60 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 68 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 70 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 78 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 80 */
{ VEX_W_TABLE (VEX_W_0FXOP_09_80) },
{ VEX_W_TABLE (VEX_W_0FXOP_09_81) },
{ VEX_W_TABLE (VEX_W_0FXOP_09_82) },
{ VEX_W_TABLE (VEX_W_0FXOP_09_83) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 88 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 90 */
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_90) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_91) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_92) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_93) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_94) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_95) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_96) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_97) },
/* 98 */
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_98) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_99) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_9A) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_9B) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* a0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* a8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* b0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* b8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* c0 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_C1) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_C2) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_C3) },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_C6) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_C7) },
/* c8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_CB) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* d0 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_D1) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_D2) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_D3) },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_D6) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_D7) },
/* d8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_DB) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* e0 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_E1) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_E2) },
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_E3) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* e8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* f0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* f8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
},
2022-10-27 18:45:45 +00:00
/* XOP_0A */
{
/* 00 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 08 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 10 */
2022-10-27 18:45:45 +00:00
{ "bextrS", { Gdq, Edq, Id }, 0 },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_0A_12) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 18 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 20 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 28 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 30 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 38 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 40 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 48 */
{ Bad_Opcode },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 50 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 58 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 60 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 68 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 70 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 78 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 80 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 88 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
/* 90 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 98 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
/* a0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* a8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* b0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
/* b8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* c0 */
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* c8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* d0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* d8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* e0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* e8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* f0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* f8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
},
2022-10-27 18:45:45 +00:00
};
static const struct dis386 vex_table[][256] = {
/* VEX_0F */
{
/* 00 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 08 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 10 */
{ PREFIX_TABLE (PREFIX_VEX_0F10) },
{ PREFIX_TABLE (PREFIX_VEX_0F11) },
{ PREFIX_TABLE (PREFIX_VEX_0F12) },
{ MOD_TABLE (MOD_VEX_0F13) },
{ "vunpcklpX", { XM, Vex, EXx }, PREFIX_OPCODE },
{ "vunpckhpX", { XM, Vex, EXx }, PREFIX_OPCODE },
{ PREFIX_TABLE (PREFIX_VEX_0F16) },
{ MOD_TABLE (MOD_VEX_0F17) },
/* 18 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 20 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 28 */
2022-10-27 18:45:45 +00:00
{ "vmovapX", { XM, EXx }, PREFIX_OPCODE },
{ "vmovapX", { EXxS, XM }, PREFIX_OPCODE },
{ PREFIX_TABLE (PREFIX_VEX_0F2A) },
{ MOD_TABLE (MOD_VEX_0F2B) },
{ PREFIX_TABLE (PREFIX_VEX_0F2C) },
{ PREFIX_TABLE (PREFIX_VEX_0F2D) },
{ PREFIX_TABLE (PREFIX_VEX_0F2E) },
{ PREFIX_TABLE (PREFIX_VEX_0F2F) },
/* 30 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 38 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 40 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0F41) },
{ VEX_LEN_TABLE (VEX_LEN_0F42) },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0F44) },
{ VEX_LEN_TABLE (VEX_LEN_0F45) },
{ VEX_LEN_TABLE (VEX_LEN_0F46) },
{ VEX_LEN_TABLE (VEX_LEN_0F47) },
/* 48 */
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0F4A) },
{ VEX_LEN_TABLE (VEX_LEN_0F4B) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* 50 */
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_VEX_0F50) },
{ PREFIX_TABLE (PREFIX_VEX_0F51) },
{ PREFIX_TABLE (PREFIX_VEX_0F52) },
{ PREFIX_TABLE (PREFIX_VEX_0F53) },
{ "vandpX", { XM, Vex, EXx }, PREFIX_OPCODE },
{ "vandnpX", { XM, Vex, EXx }, PREFIX_OPCODE },
{ "vorpX", { XM, Vex, EXx }, PREFIX_OPCODE },
{ "vxorpX", { XM, Vex, EXx }, PREFIX_OPCODE },
/* 58 */
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_VEX_0F58) },
{ PREFIX_TABLE (PREFIX_VEX_0F59) },
{ PREFIX_TABLE (PREFIX_VEX_0F5A) },
{ PREFIX_TABLE (PREFIX_VEX_0F5B) },
{ PREFIX_TABLE (PREFIX_VEX_0F5C) },
{ PREFIX_TABLE (PREFIX_VEX_0F5D) },
{ PREFIX_TABLE (PREFIX_VEX_0F5E) },
{ PREFIX_TABLE (PREFIX_VEX_0F5F) },
/* 60 */
2022-10-27 18:45:45 +00:00
{ "vpunpcklbw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpunpcklwd", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpunpckldq", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpacksswb", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpcmpgtb", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpcmpgtw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpcmpgtd", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpackuswb", { XM, Vex, EXx }, PREFIX_DATA },
/* 68 */
2022-10-27 18:45:45 +00:00
{ "vpunpckhbw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpunpckhwd", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpunpckhdq", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpackssdw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpunpcklqdq", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpunpckhqdq", { XM, Vex, EXx }, PREFIX_DATA },
{ VEX_LEN_TABLE (VEX_LEN_0F6E) },
{ PREFIX_TABLE (PREFIX_VEX_0F6F) },
/* 70 */
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_VEX_0F70) },
{ MOD_TABLE (MOD_VEX_0F71) },
{ MOD_TABLE (MOD_VEX_0F72) },
{ MOD_TABLE (MOD_VEX_0F73) },
{ "vpcmpeqb", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpcmpeqw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpcmpeqd", { XM, Vex, EXx }, PREFIX_DATA },
{ VEX_LEN_TABLE (VEX_LEN_0F77) },
/* 78 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_VEX_0F7C) },
{ PREFIX_TABLE (PREFIX_VEX_0F7D) },
{ PREFIX_TABLE (PREFIX_VEX_0F7E) },
{ PREFIX_TABLE (PREFIX_VEX_0F7F) },
/* 80 */
{ Bad_Opcode },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 88 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 90 */
{ VEX_LEN_TABLE (VEX_LEN_0F90) },
{ VEX_LEN_TABLE (VEX_LEN_0F91) },
{ VEX_LEN_TABLE (VEX_LEN_0F92) },
{ VEX_LEN_TABLE (VEX_LEN_0F93) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 98 */
{ VEX_LEN_TABLE (VEX_LEN_0F98) },
{ VEX_LEN_TABLE (VEX_LEN_0F99) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
/* a0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* a8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ REG_TABLE (REG_VEX_0FAE) },
{ Bad_Opcode },
/* b0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* b8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* c0 */
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_VEX_0FC2) },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FC4) },
{ VEX_LEN_TABLE (VEX_LEN_0FC5) },
{ "vshufpX", { XM, Vex, EXx, Ib }, PREFIX_OPCODE },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* c8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* d0 */
{ PREFIX_TABLE (PREFIX_VEX_0FD0) },
{ "vpsrlw", { XM, Vex, EXxmm }, PREFIX_DATA },
{ "vpsrld", { XM, Vex, EXxmm }, PREFIX_DATA },
{ "vpsrlq", { XM, Vex, EXxmm }, PREFIX_DATA },
{ "vpaddq", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpmullw", { XM, Vex, EXx }, PREFIX_DATA },
{ VEX_LEN_TABLE (VEX_LEN_0FD6) },
{ MOD_TABLE (MOD_VEX_0FD7) },
/* d8 */
2022-10-27 18:45:45 +00:00
{ "vpsubusb", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpsubusw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpminub", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpand", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpaddusb", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpaddusw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpmaxub", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpandn", { XM, Vex, EXx }, PREFIX_DATA },
/* e0 */
2022-10-27 18:45:45 +00:00
{ "vpavgb", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpsraw", { XM, Vex, EXxmm }, PREFIX_DATA },
{ "vpsrad", { XM, Vex, EXxmm }, PREFIX_DATA },
{ "vpavgw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpmulhuw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpmulhw", { XM, Vex, EXx }, PREFIX_DATA },
{ PREFIX_TABLE (PREFIX_VEX_0FE6) },
{ MOD_TABLE (MOD_VEX_0FE7) },
/* e8 */
2022-10-27 18:45:45 +00:00
{ "vpsubsb", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpsubsw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpminsw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpor", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpaddsb", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpaddsw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpmaxsw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpxor", { XM, Vex, EXx }, PREFIX_DATA },
/* f0 */
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_VEX_0FF0) },
{ "vpsllw", { XM, Vex, EXxmm }, PREFIX_DATA },
{ "vpslld", { XM, Vex, EXxmm }, PREFIX_DATA },
{ "vpsllq", { XM, Vex, EXxmm }, PREFIX_DATA },
{ "vpmuludq", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpmaddwd", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpsadbw", { XM, Vex, EXx }, PREFIX_DATA },
{ VEX_LEN_TABLE (VEX_LEN_0FF7) },
/* f8 */
2022-10-27 18:45:45 +00:00
{ "vpsubb", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpsubw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpsubd", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpsubq", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpaddb", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpaddw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpaddd", { XM, Vex, EXx }, PREFIX_DATA },
{ Bad_Opcode },
},
2022-10-27 18:45:45 +00:00
/* VEX_0F38 */
{
/* 00 */
2022-10-27 18:45:45 +00:00
{ "vpshufb", { XM, Vex, EXx }, PREFIX_DATA },
{ "vphaddw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vphaddd", { XM, Vex, EXx }, PREFIX_DATA },
{ "vphaddsw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpmaddubsw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vphsubw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vphsubd", { XM, Vex, EXx }, PREFIX_DATA },
{ "vphsubsw", { XM, Vex, EXx }, PREFIX_DATA },
/* 08 */
2022-10-27 18:45:45 +00:00
{ "vpsignb", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpsignw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpsignd", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpmulhrsw", { XM, Vex, EXx }, PREFIX_DATA },
{ VEX_W_TABLE (VEX_W_0F380C) },
{ VEX_W_TABLE (VEX_W_0F380D) },
{ VEX_W_TABLE (VEX_W_0F380E) },
{ VEX_W_TABLE (VEX_W_0F380F) },
2012-03-26 19:18:29 +00:00
/* 10 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F3813) },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0F3816) },
{ "vptest", { XM, EXx }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
/* 18 */
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F3818) },
{ VEX_LEN_TABLE (VEX_LEN_0F3819) },
{ MOD_TABLE (MOD_VEX_0F381A) },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vpabsb", { XM, EXx }, PREFIX_DATA },
{ "vpabsw", { XM, EXx }, PREFIX_DATA },
{ "vpabsd", { XM, EXx }, PREFIX_DATA },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 20 */
{ "vpmovsxbw", { XM, EXxmmq }, PREFIX_DATA },
{ "vpmovsxbd", { XM, EXxmmqd }, PREFIX_DATA },
{ "vpmovsxbq", { XM, EXxmmdw }, PREFIX_DATA },
{ "vpmovsxwd", { XM, EXxmmq }, PREFIX_DATA },
{ "vpmovsxwq", { XM, EXxmmqd }, PREFIX_DATA },
{ "vpmovsxdq", { XM, EXxmmq }, PREFIX_DATA },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 28 */
{ "vpmuldq", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpcmpeqq", { XM, Vex, EXx }, PREFIX_DATA },
{ MOD_TABLE (MOD_VEX_0F382A) },
{ "vpackusdw", { XM, Vex, EXx }, PREFIX_DATA },
{ MOD_TABLE (MOD_VEX_0F382C) },
{ MOD_TABLE (MOD_VEX_0F382D) },
{ MOD_TABLE (MOD_VEX_0F382E) },
{ MOD_TABLE (MOD_VEX_0F382F) },
/* 30 */
{ "vpmovzxbw", { XM, EXxmmq }, PREFIX_DATA },
{ "vpmovzxbd", { XM, EXxmmqd }, PREFIX_DATA },
{ "vpmovzxbq", { XM, EXxmmdw }, PREFIX_DATA },
{ "vpmovzxwd", { XM, EXxmmq }, PREFIX_DATA },
{ "vpmovzxwq", { XM, EXxmmqd }, PREFIX_DATA },
{ "vpmovzxdq", { XM, EXxmmq }, PREFIX_DATA },
{ VEX_LEN_TABLE (VEX_LEN_0F3836) },
{ "vpcmpgtq", { XM, Vex, EXx }, PREFIX_DATA },
/* 38 */
{ "vpminsb", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpminsd", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpminuw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpminud", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpmaxsb", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpmaxsd", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpmaxuw", { XM, Vex, EXx }, PREFIX_DATA },
{ "vpmaxud", { XM, Vex, EXx }, PREFIX_DATA },
/* 40 */
{ "vpmulld", { XM, Vex, EXx }, PREFIX_DATA },
{ VEX_LEN_TABLE (VEX_LEN_0F3841) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vpsrlv%DQ", { XM, Vex, EXx }, PREFIX_DATA },
{ VEX_W_TABLE (VEX_W_0F3846) },
{ "vpsllv%DQ", { XM, Vex, EXx }, PREFIX_DATA },
/* 48 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ X86_64_TABLE (X86_64_VEX_0F3849) },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ X86_64_TABLE (X86_64_VEX_0F384B) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 50 */
{ VEX_W_TABLE (VEX_W_0F3850) },
{ VEX_W_TABLE (VEX_W_0F3851) },
{ VEX_W_TABLE (VEX_W_0F3852) },
{ VEX_W_TABLE (VEX_W_0F3853) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 58 */
{ VEX_W_TABLE (VEX_W_0F3858) },
{ VEX_W_TABLE (VEX_W_0F3859) },
{ MOD_TABLE (MOD_VEX_0F385A) },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ X86_64_TABLE (X86_64_VEX_0F385C) },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ X86_64_TABLE (X86_64_VEX_0F385E) },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 60 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 68 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 70 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 78 */
{ VEX_W_TABLE (VEX_W_0F3878) },
{ VEX_W_TABLE (VEX_W_0F3879) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 80 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 88 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_VEX_0F388C) },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_VEX_0F388E) },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 90 */
{ "vpgatherd%DQ", { XM, MVexVSIBDWpX, VexGatherD }, PREFIX_DATA },
{ "vpgatherq%DQ", { XMGatherQ, MVexVSIBQWpX, VexGatherQ }, PREFIX_DATA },
{ "vgatherdp%XW", { XM, MVexVSIBDWpX, VexGatherD }, PREFIX_DATA },
{ "vgatherqp%XW", { XMGatherQ, MVexVSIBQWpX, VexGatherQ }, PREFIX_DATA },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vfmaddsub132p%XW", { XM, Vex, EXx }, PREFIX_DATA },
{ "vfmsubadd132p%XW", { XM, Vex, EXx }, PREFIX_DATA },
/* 98 */
{ "vfmadd132p%XW", { XM, Vex, EXx }, PREFIX_DATA },
{ "vfmadd132s%XW", { XMScalar, VexScalar, EXdq }, PREFIX_DATA },
{ "vfmsub132p%XW", { XM, Vex, EXx }, PREFIX_DATA },
{ "vfmsub132s%XW", { XMScalar, VexScalar, EXdq }, PREFIX_DATA },
{ "vfnmadd132p%XW", { XM, Vex, EXx }, PREFIX_DATA },
{ "vfnmadd132s%XW", { XMScalar, VexScalar, EXdq }, PREFIX_DATA },
{ "vfnmsub132p%XW", { XM, Vex, EXx }, PREFIX_DATA },
{ "vfnmsub132s%XW", { XMScalar, VexScalar, EXdq }, PREFIX_DATA },
/* a0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vfmaddsub213p%XW", { XM, Vex, EXx }, PREFIX_DATA },
{ "vfmsubadd213p%XW", { XM, Vex, EXx }, PREFIX_DATA },
/* a8 */
{ "vfmadd213p%XW", { XM, Vex, EXx }, PREFIX_DATA },
{ "vfmadd213s%XW", { XMScalar, VexScalar, EXdq }, PREFIX_DATA },
{ "vfmsub213p%XW", { XM, Vex, EXx }, PREFIX_DATA },
{ "vfmsub213s%XW", { XMScalar, VexScalar, EXdq }, PREFIX_DATA },
{ "vfnmadd213p%XW", { XM, Vex, EXx }, PREFIX_DATA },
{ "vfnmadd213s%XW", { XMScalar, VexScalar, EXdq }, PREFIX_DATA },
{ "vfnmsub213p%XW", { XM, Vex, EXx }, PREFIX_DATA },
{ "vfnmsub213s%XW", { XMScalar, VexScalar, EXdq }, PREFIX_DATA },
/* b0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vfmaddsub231p%XW", { XM, Vex, EXx }, PREFIX_DATA },
{ "vfmsubadd231p%XW", { XM, Vex, EXx }, PREFIX_DATA },
/* b8 */
{ "vfmadd231p%XW", { XM, Vex, EXx }, PREFIX_DATA },
{ "vfmadd231s%XW", { XMScalar, VexScalar, EXdq }, PREFIX_DATA },
{ "vfmsub231p%XW", { XM, Vex, EXx }, PREFIX_DATA },
{ "vfmsub231s%XW", { XMScalar, VexScalar, EXdq }, PREFIX_DATA },
{ "vfnmadd231p%XW", { XM, Vex, EXx }, PREFIX_DATA },
{ "vfnmadd231s%XW", { XMScalar, VexScalar, EXdq }, PREFIX_DATA },
{ "vfnmsub231p%XW", { XM, Vex, EXx }, PREFIX_DATA },
{ "vfnmsub231s%XW", { XMScalar, VexScalar, EXdq }, PREFIX_DATA },
/* c0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* c8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F38CF) },
/* d0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* d8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0F38DB) },
{ "vaesenc", { XM, Vex, EXx }, PREFIX_DATA },
{ "vaesenclast", { XM, Vex, EXx }, PREFIX_DATA },
{ "vaesdec", { XM, Vex, EXx }, PREFIX_DATA },
{ "vaesdeclast", { XM, Vex, EXx }, PREFIX_DATA },
/* e0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* e8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* f0 */
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0F38F2) },
{ VEX_LEN_TABLE (VEX_LEN_0F38F3) },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0F38F5) },
{ VEX_LEN_TABLE (VEX_LEN_0F38F6) },
{ VEX_LEN_TABLE (VEX_LEN_0F38F7) },
/* f8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
},
/* VEX_0F3A */
{
/* 00 */
{ VEX_LEN_TABLE (VEX_LEN_0F3A00) },
{ VEX_LEN_TABLE (VEX_LEN_0F3A01) },
{ VEX_W_TABLE (VEX_W_0F3A02) },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F3A04) },
{ VEX_W_TABLE (VEX_W_0F3A05) },
{ VEX_LEN_TABLE (VEX_LEN_0F3A06) },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 08 */
{ "vroundps", { XM, EXx, Ib }, PREFIX_DATA },
{ "vroundpd", { XM, EXx, Ib }, PREFIX_DATA },
{ "vroundss", { XMScalar, VexScalar, EXd, Ib }, PREFIX_DATA },
{ "vroundsd", { XMScalar, VexScalar, EXq, Ib }, PREFIX_DATA },
{ "vblendps", { XM, Vex, EXx, Ib }, PREFIX_DATA },
{ "vblendpd", { XM, Vex, EXx, Ib }, PREFIX_DATA },
{ "vpblendw", { XM, Vex, EXx, Ib }, PREFIX_DATA },
{ "vpalignr", { XM, Vex, EXx, Ib }, PREFIX_DATA },
/* 10 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0F3A14) },
{ VEX_LEN_TABLE (VEX_LEN_0F3A15) },
{ VEX_LEN_TABLE (VEX_LEN_0F3A16) },
{ VEX_LEN_TABLE (VEX_LEN_0F3A17) },
/* 18 */
{ VEX_LEN_TABLE (VEX_LEN_0F3A18) },
{ VEX_LEN_TABLE (VEX_LEN_0F3A19) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F3A1D) },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 20 */
{ VEX_LEN_TABLE (VEX_LEN_0F3A20) },
{ VEX_LEN_TABLE (VEX_LEN_0F3A21) },
{ VEX_LEN_TABLE (VEX_LEN_0F3A22) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 28 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 30 */
{ VEX_LEN_TABLE (VEX_LEN_0F3A30) },
{ VEX_LEN_TABLE (VEX_LEN_0F3A31) },
{ VEX_LEN_TABLE (VEX_LEN_0F3A32) },
{ VEX_LEN_TABLE (VEX_LEN_0F3A33) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 38 */
{ VEX_LEN_TABLE (VEX_LEN_0F3A38) },
{ VEX_LEN_TABLE (VEX_LEN_0F3A39) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 40 */
{ "vdpps", { XM, Vex, EXx, Ib }, PREFIX_DATA },
{ VEX_LEN_TABLE (VEX_LEN_0F3A41) },
{ "vmpsadbw", { XM, Vex, EXx, Ib }, PREFIX_DATA },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vpclmulqdq", { XM, Vex, EXx, PCLMUL }, PREFIX_DATA },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0F3A46) },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 48 */
{ "vpermil2ps", { XM, Vex, EXx, XMVexI4, VexI4 }, PREFIX_DATA },
{ "vpermil2pd", { XM, Vex, EXx, XMVexI4, VexI4 }, PREFIX_DATA },
{ VEX_W_TABLE (VEX_W_0F3A4A) },
{ VEX_W_TABLE (VEX_W_0F3A4B) },
{ VEX_W_TABLE (VEX_W_0F3A4C) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 50 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 58 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vfmaddsubps", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
{ "vfmaddsubpd", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
{ "vfmsubaddps", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
{ "vfmsubaddpd", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
/* 60 */
{ VEX_LEN_TABLE (VEX_LEN_0F3A60) },
{ VEX_LEN_TABLE (VEX_LEN_0F3A61) },
{ VEX_LEN_TABLE (VEX_LEN_0F3A62) },
{ VEX_LEN_TABLE (VEX_LEN_0F3A63) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 68 */
{ "vfmaddps", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
{ "vfmaddpd", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
{ "vfmaddss", { XMScalar, VexScalar, EXd, XMVexScalarI4 }, PREFIX_DATA },
{ "vfmaddsd", { XMScalar, VexScalar, EXq, XMVexScalarI4 }, PREFIX_DATA },
{ "vfmsubps", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
{ "vfmsubpd", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
{ "vfmsubss", { XMScalar, VexScalar, EXd, XMVexScalarI4 }, PREFIX_DATA },
{ "vfmsubsd", { XMScalar, VexScalar, EXq, XMVexScalarI4 }, PREFIX_DATA },
/* 70 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 78 */
{ "vfnmaddps", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
{ "vfnmaddpd", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
{ "vfnmaddss", { XMScalar, VexScalar, EXd, XMVexScalarI4 }, PREFIX_DATA },
{ "vfnmaddsd", { XMScalar, VexScalar, EXq, XMVexScalarI4 }, PREFIX_DATA },
{ "vfnmsubps", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
{ "vfnmsubpd", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
{ "vfnmsubss", { XMScalar, VexScalar, EXd, XMVexScalarI4 }, PREFIX_DATA },
{ "vfnmsubsd", { XMScalar, VexScalar, EXq, XMVexScalarI4 }, PREFIX_DATA },
/* 80 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 88 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 90 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* 98 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* a0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* a8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* b0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
/* b8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* c0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* c8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ VEX_W_TABLE (VEX_W_0F3ACE) },
{ VEX_W_TABLE (VEX_W_0F3ACF) },
/* d0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* d8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ VEX_LEN_TABLE (VEX_LEN_0F3ADF) },
/* e0 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* e8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* f0 */
{ VEX_LEN_TABLE (VEX_LEN_0F3AF0) },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
/* f8 */
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
},
2022-10-27 18:45:45 +00:00
};
#include "i386-dis-evex.h"
static const struct dis386 vex_len_table[][2] = {
/* VEX_LEN_0F12_P_0_M_0 / VEX_LEN_0F12_P_2_M_0 */
{
2022-10-27 18:45:45 +00:00
{ "vmovlpX", { XM, Vex, EXq }, PREFIX_OPCODE },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F12_P_0_M_1 */
{
2022-10-27 18:45:45 +00:00
{ "vmovhlp%XS", { XM, Vex, EXq }, 0 },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F13_M_0 */
{
2022-10-27 18:45:45 +00:00
{ "vmovlpX", { EXq, XM }, PREFIX_OPCODE },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F16_P_0_M_0 / VEX_LEN_0F16_P_2_M_0 */
{
2022-10-27 18:45:45 +00:00
{ "vmovhpX", { XM, Vex, EXq }, PREFIX_OPCODE },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F16_P_0_M_1 */
{
2022-10-27 18:45:45 +00:00
{ "vmovlhp%XS", { XM, Vex, EXq }, 0 },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F17_M_0 */
{
2022-10-27 18:45:45 +00:00
{ "vmovhpX", { EXq, XM }, PREFIX_OPCODE },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F41 */
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ MOD_TABLE (MOD_VEX_0F41_L_1) },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F42 */
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ MOD_TABLE (MOD_VEX_0F42_L_1) },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F44 */
{
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_VEX_0F44_L_0) },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F45 */
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ MOD_TABLE (MOD_VEX_0F45_L_1) },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F46 */
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ MOD_TABLE (MOD_VEX_0F46_L_1) },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F47 */
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ MOD_TABLE (MOD_VEX_0F47_L_1) },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F4A */
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ MOD_TABLE (MOD_VEX_0F4A_L_1) },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F4B */
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ MOD_TABLE (MOD_VEX_0F4B_L_1) },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F6E */
{
2022-10-27 18:45:45 +00:00
{ "vmovK", { XMScalar, Edq }, PREFIX_DATA },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F77 */
{
2022-10-27 18:45:45 +00:00
{ "vzeroupper", { XX }, 0 },
{ "vzeroall", { XX }, 0 },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F7E_P_1 */
{
2022-10-27 18:45:45 +00:00
{ "vmovq", { XMScalar, EXq }, 0 },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F7E_P_2 */
{
2022-10-27 18:45:45 +00:00
{ "vmovK", { Edq, XMScalar }, 0 },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F90 */
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F90_L_0) },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F91 */
{
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_VEX_0F91_L_0) },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F92 */
{
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_VEX_0F92_L_0) },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F93 */
{
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_VEX_0F93_L_0) },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F98 */
{
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_VEX_0F98_L_0) },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F99 */
{
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_VEX_0F99_L_0) },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FAE_R_2_M_0 */
{
2022-10-27 18:45:45 +00:00
{ "vldmxcsr", { Md }, 0 },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FAE_R_3_M_0 */
{
2022-10-27 18:45:45 +00:00
{ "vstmxcsr", { Md }, 0 },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FC4 */
{
2022-10-27 18:45:45 +00:00
{ "vpinsrw", { XM, Vex, Edw, Ib }, PREFIX_DATA },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FC5 */
{
2022-10-27 18:45:45 +00:00
{ "vpextrw", { Gd, XS, Ib }, PREFIX_DATA },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FD6 */
{
2022-10-27 18:45:45 +00:00
{ "vmovq", { EXqS, XMScalar }, PREFIX_DATA },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FF7 */
{
2022-10-27 18:45:45 +00:00
{ "vmaskmovdqu", { XM, XS }, PREFIX_DATA },
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3816 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ VEX_W_TABLE (VEX_W_0F3816_L_1) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3819 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ VEX_W_TABLE (VEX_W_0F3819_L_1) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F381A_M_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ VEX_W_TABLE (VEX_W_0F381A_M_0_L_1) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3836 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ VEX_W_TABLE (VEX_W_0F3836) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3841 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vphminposuw", { XM, EXx }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3849_X86_64_P_0_W_0_M_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "ldtilecfg", { M }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3849_X86_64_P_0_W_0_M_1_REG_0_RM_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "tilerelease", { Skip_MODRM }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3849_X86_64_P_2_W_0_M_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "sttilecfg", { M }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3849_X86_64_P_3_W_0_M_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "tilezero", { TMM, Skip_MODRM }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F384B_X86_64_P_1_W_0_M_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "tilestored", { MVexSIBMEM, TMM }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F384B_X86_64_P_2_W_0_M_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "tileloaddt1", { TMM, MVexSIBMEM }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F384B_X86_64_P_3_W_0_M_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "tileloadd", { TMM, MVexSIBMEM }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F385A_M_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ VEX_W_TABLE (VEX_W_0F385A_M_0_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F385C_X86_64_P_1_W_0_M_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "tdpbf16ps", { TMM, EXtmm, VexTmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F385E_X86_64_P_0_W_0_M_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "tdpbuud", {TMM, EXtmm, VexTmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F385E_X86_64_P_1_W_0_M_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "tdpbsud", {TMM, EXtmm, VexTmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F385E_X86_64_P_2_W_0_M_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "tdpbusd", {TMM, EXtmm, VexTmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F385E_X86_64_P_3_W_0_M_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "tdpbssd", {TMM, EXtmm, VexTmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F38DB */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vaesimc", { XM, EXx }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F38F2 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "andnS", { Gdq, VexGdq, Edq }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F38F3 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ REG_TABLE(REG_VEX_0F38F3_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F38F5 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE(PREFIX_VEX_0F38F5_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F38F6 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE(PREFIX_VEX_0F38F6_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F38F7 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE(PREFIX_VEX_0F38F7_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A00 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ VEX_W_TABLE (VEX_W_0F3A00_L_1) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A01 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ VEX_W_TABLE (VEX_W_0F3A01_L_1) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A06 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ VEX_W_TABLE (VEX_W_0F3A06_L_1) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A14 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpextrb", { Edb, XM, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A15 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpextrw", { Edw, XM, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A16 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpextrK", { Edq, XM, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A17 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vextractps", { Ed, XM, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A18 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ VEX_W_TABLE (VEX_W_0F3A18_L_1) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A19 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ VEX_W_TABLE (VEX_W_0F3A19_L_1) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A20 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpinsrb", { XM, Vex, Edb, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A21 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vinsertps", { XM, Vex, EXd, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A22 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpinsrK", { XM, Vex, Edq, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A30 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_VEX_0F3A30_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A31 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_VEX_0F3A31_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A32 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_VEX_0F3A32_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A33 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ MOD_TABLE (MOD_VEX_0F3A33_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A38 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ VEX_W_TABLE (VEX_W_0F3A38_L_1) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A39 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ VEX_W_TABLE (VEX_W_0F3A39_L_1) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A41 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vdppd", { XM, Vex, EXx, Ib }, PREFIX_DATA },
2015-08-28 15:32:19 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A46 */
2015-08-28 15:32:19 +00:00
{
2022-10-27 18:45:45 +00:00
{ Bad_Opcode },
{ VEX_W_TABLE (VEX_W_0F3A46_L_1) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A60 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpcmpestrm!%LQ", { XM, EXx, Ib }, PREFIX_DATA },
2015-08-28 15:32:19 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A61 */
2015-08-28 15:32:19 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpcmpestri!%LQ", { XM, EXx, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A62 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpcmpistrm", { XM, EXx, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3A63 */
2015-08-28 15:32:19 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpcmpistri", { XM, EXx, Ib }, PREFIX_DATA },
2015-08-28 15:32:19 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3ADF */
2015-08-28 15:32:19 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vaeskeygenassist", { XM, EXx, Ib }, PREFIX_DATA },
2015-08-28 15:32:19 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0F3AF0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_VEX_0F3AF0_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_85 */
2015-08-28 15:32:19 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_85_L_0) },
2015-08-28 15:32:19 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_86 */
2015-08-28 15:32:19 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_86_L_0) },
2015-08-28 15:32:19 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_87 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_87_L_0) },
2015-08-28 15:32:19 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_8E */
2015-08-28 15:32:19 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_8E_L_0) },
2015-08-28 15:32:19 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_8F */
2015-08-28 15:32:19 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_8F_L_0) },
2015-08-28 15:32:19 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_95 */
2015-08-28 15:32:19 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_95_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_96 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_96_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_97 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_97_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_9E */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_9E_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_9F */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_9F_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_A3 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpperm", { XM, Vex, EXx, XMVexI4 }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_A6 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_A6_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_B6 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_B6_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_C0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_C0_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_C1 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_C1_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_C2 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_C2_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_C3 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_C3_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_CC */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_CC_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_CD */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_CD_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_CE */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_CE_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_CF */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_CF_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_EC */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_EC_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_ED */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_ED_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_EE */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_EE_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_08_EF */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_08_EF_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_01 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ REG_TABLE (REG_XOP_09_01_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_02 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ REG_TABLE (REG_XOP_09_02_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_12_M_1 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ REG_TABLE (REG_XOP_09_12_M_1_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_82_W_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vfrczss", { XM, EXd }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_83_W_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vfrczsd", { XM, EXq }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_90 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vprotb", { XM, EXx, VexW }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_91 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vprotw", { XM, EXx, VexW }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_92 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vprotd", { XM, EXx, VexW }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_93 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vprotq", { XM, EXx, VexW }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_94 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpshlb", { XM, EXx, VexW }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_95 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpshlw", { XM, EXx, VexW }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_96 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpshld", { XM, EXx, VexW }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_97 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpshlq", { XM, EXx, VexW }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_98 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpshab", { XM, EXx, VexW }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_99 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpshaw", { XM, EXx, VexW }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_9A */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpshad", { XM, EXx, VexW }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_9B */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpshaq", { XM, EXx, VexW }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_C1 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_09_C1_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_C2 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_09_C2_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_C3 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_09_C3_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_C6 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_09_C6_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_C7 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_09_C7_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_CB */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_09_CB_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_D1 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_09_D1_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_D2 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_09_D2_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_D3 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_09_D3_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_D6 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_09_D6_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_D7 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_09_D7_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_DB */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_09_DB_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_E1 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_09_E1_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_E2 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_09_E2_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_09_E3 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0FXOP_09_E3_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_LEN_0FXOP_0A_12 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ REG_TABLE (REG_XOP_0A_12_L_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
};
#include "i386-dis-evex-len.h"
static const struct dis386 vex_w_table[][2] = {
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F41_L_1_M_1 */
{ PREFIX_TABLE (PREFIX_VEX_0F41_L_1_M_1_W_0) },
{ PREFIX_TABLE (PREFIX_VEX_0F41_L_1_M_1_W_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F42_L_1_M_1 */
{ PREFIX_TABLE (PREFIX_VEX_0F42_L_1_M_1_W_0) },
{ PREFIX_TABLE (PREFIX_VEX_0F42_L_1_M_1_W_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F44_L_0_M_1 */
{ PREFIX_TABLE (PREFIX_VEX_0F44_L_0_M_1_W_0) },
{ PREFIX_TABLE (PREFIX_VEX_0F44_L_0_M_1_W_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F45_L_1_M_1 */
{ PREFIX_TABLE (PREFIX_VEX_0F45_L_1_M_1_W_0) },
{ PREFIX_TABLE (PREFIX_VEX_0F45_L_1_M_1_W_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F46_L_1_M_1 */
{ PREFIX_TABLE (PREFIX_VEX_0F46_L_1_M_1_W_0) },
{ PREFIX_TABLE (PREFIX_VEX_0F46_L_1_M_1_W_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F47_L_1_M_1 */
{ PREFIX_TABLE (PREFIX_VEX_0F47_L_1_M_1_W_0) },
{ PREFIX_TABLE (PREFIX_VEX_0F47_L_1_M_1_W_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F4A_L_1_M_1 */
{ PREFIX_TABLE (PREFIX_VEX_0F4A_L_1_M_1_W_0) },
{ PREFIX_TABLE (PREFIX_VEX_0F4A_L_1_M_1_W_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F4B_L_1_M_1 */
{ PREFIX_TABLE (PREFIX_VEX_0F4B_L_1_M_1_W_0) },
{ PREFIX_TABLE (PREFIX_VEX_0F4B_L_1_M_1_W_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F90_L_0 */
{ PREFIX_TABLE (PREFIX_VEX_0F90_L_0_W_0) },
{ PREFIX_TABLE (PREFIX_VEX_0F90_L_0_W_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F91_L_0_M_0 */
{ PREFIX_TABLE (PREFIX_VEX_0F91_L_0_M_0_W_0) },
{ PREFIX_TABLE (PREFIX_VEX_0F91_L_0_M_0_W_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F92_L_0_M_1 */
{ PREFIX_TABLE (PREFIX_VEX_0F92_L_0_M_1_W_0) },
{ PREFIX_TABLE (PREFIX_VEX_0F92_L_0_M_1_W_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F93_L_0_M_1 */
{ PREFIX_TABLE (PREFIX_VEX_0F93_L_0_M_1_W_0) },
{ PREFIX_TABLE (PREFIX_VEX_0F93_L_0_M_1_W_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F98_L_0_M_1 */
{ PREFIX_TABLE (PREFIX_VEX_0F98_L_0_M_1_W_0) },
{ PREFIX_TABLE (PREFIX_VEX_0F98_L_0_M_1_W_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F99_L_0_M_1 */
{ PREFIX_TABLE (PREFIX_VEX_0F99_L_0_M_1_W_0) },
{ PREFIX_TABLE (PREFIX_VEX_0F99_L_0_M_1_W_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F380C */
{ "vpermilps", { XM, Vex, EXx }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F380D */
{ "vpermilpd", { XM, Vex, EXx }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F380E */
{ "vtestps", { XM, EXx }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F380F */
{ "vtestpd", { XM, EXx }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3813 */
{ "vcvtph2ps", { XM, EXxmmq }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3816_L_1 */
{ "vpermps", { XM, Vex, EXx }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3818 */
{ "vbroadcastss", { XM, EXd }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3819_L_1 */
{ "vbroadcastsd", { XM, EXq }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F381A_M_0_L_1 */
{ "vbroadcastf128", { XM, Mxmm }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F382C_M_0 */
{ "vmaskmovps", { XM, Vex, Mx }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F382D_M_0 */
{ "vmaskmovpd", { XM, Vex, Mx }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F382E_M_0 */
{ "vmaskmovps", { Mx, Vex, XM }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F382F_M_0 */
{ "vmaskmovpd", { Mx, Vex, XM }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3836 */
{ "vpermd", { XM, Vex, EXx }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3846 */
{ "vpsravd", { XM, Vex, EXx }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3849_X86_64_P_0 */
{ MOD_TABLE (MOD_VEX_0F3849_X86_64_P_0_W_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3849_X86_64_P_2 */
{ MOD_TABLE (MOD_VEX_0F3849_X86_64_P_2_W_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3849_X86_64_P_3 */
{ MOD_TABLE (MOD_VEX_0F3849_X86_64_P_3_W_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F384B_X86_64_P_1 */
{ MOD_TABLE (MOD_VEX_0F384B_X86_64_P_1_W_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F384B_X86_64_P_2 */
{ MOD_TABLE (MOD_VEX_0F384B_X86_64_P_2_W_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F384B_X86_64_P_3 */
{ MOD_TABLE (MOD_VEX_0F384B_X86_64_P_3_W_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3850 */
{ "%XV vpdpbusd", { XM, Vex, EXx }, 0 },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3851 */
{ "%XV vpdpbusds", { XM, Vex, EXx }, 0 },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3852 */
{ "%XV vpdpwssd", { XM, Vex, EXx }, 0 },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3853 */
{ "%XV vpdpwssds", { XM, Vex, EXx }, 0 },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3858 */
{ "vpbroadcastd", { XM, EXd }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3859 */
{ "vpbroadcastq", { XM, EXq }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F385A_M_0_L_0 */
{ "vbroadcasti128", { XM, Mxmm }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F385C_X86_64_P_1 */
{ MOD_TABLE (MOD_VEX_0F385C_X86_64_P_1_W_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F385E_X86_64_P_0 */
{ MOD_TABLE (MOD_VEX_0F385E_X86_64_P_0_W_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F385E_X86_64_P_1 */
{ MOD_TABLE (MOD_VEX_0F385E_X86_64_P_1_W_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F385E_X86_64_P_2 */
{ MOD_TABLE (MOD_VEX_0F385E_X86_64_P_2_W_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F385E_X86_64_P_3 */
{ MOD_TABLE (MOD_VEX_0F385E_X86_64_P_3_W_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3878 */
{ "vpbroadcastb", { XM, EXb }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3879 */
{ "vpbroadcastw", { XM, EXw }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F38CF */
{ "vgf2p8mulb", { XM, Vex, EXx }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3A00_L_1 */
{ Bad_Opcode },
{ "vpermq", { XM, EXx, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3A01_L_1 */
{ Bad_Opcode },
{ "vpermpd", { XM, EXx, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3A02 */
{ "vpblendd", { XM, Vex, EXx, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3A04 */
{ "vpermilps", { XM, EXx, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3A05 */
{ "vpermilpd", { XM, EXx, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3A06_L_1 */
{ "vperm2f128", { XM, Vex, EXx, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3A18_L_1 */
{ "vinsertf128", { XM, Vex, EXxmm, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3A19_L_1 */
{ "vextractf128", { EXxmm, XM, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3A1D */
{ "vcvtps2ph", { EXxmmq, XM, EXxEVexS, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3A38_L_1 */
{ "vinserti128", { XM, Vex, EXxmm, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3A39_L_1 */
{ "vextracti128", { EXxmm, XM, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3A46_L_1 */
{ "vperm2i128", { XM, Vex, EXx, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3A4A */
{ "vblendvps", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3A4B */
{ "vblendvpd", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3A4C */
{ "vpblendvb", { XM, Vex, EXx, XMVexI4 }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3ACE */
{ Bad_Opcode },
{ "vgf2p8affineqb", { XM, Vex, EXx, Ib }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* VEX_W_0F3ACF */
{ Bad_Opcode },
{ "vgf2p8affineinvqb", { XM, Vex, EXx, Ib }, PREFIX_DATA },
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_85_L_0 */
{
2022-10-27 18:45:45 +00:00
{ "vpmacssww", { XM, Vex, EXx, XMVexI4 }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_86_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpmacsswd", { XM, Vex, EXx, XMVexI4 }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_87_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpmacssdql", { XM, Vex, EXx, XMVexI4 }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_8E_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpmacssdd", { XM, Vex, EXx, XMVexI4 }, 0 },
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_8F_L_0 */
{
2022-10-27 18:45:45 +00:00
{ "vpmacssdqh", { XM, Vex, EXx, XMVexI4 }, 0 },
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_95_L_0 */
{
2022-10-27 18:45:45 +00:00
{ "vpmacsww", { XM, Vex, EXx, XMVexI4 }, 0 },
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_96_L_0 */
{
2022-10-27 18:45:45 +00:00
{ "vpmacswd", { XM, Vex, EXx, XMVexI4 }, 0 },
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_97_L_0 */
{
2022-10-27 18:45:45 +00:00
{ "vpmacsdql", { XM, Vex, EXx, XMVexI4 }, 0 },
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_9E_L_0 */
{
2022-10-27 18:45:45 +00:00
{ "vpmacsdd", { XM, Vex, EXx, XMVexI4 }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_9F_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpmacsdqh", { XM, Vex, EXx, XMVexI4 }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_A6_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpmadcsswd", { XM, Vex, EXx, XMVexI4 }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_B6_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpmadcswd", { XM, Vex, EXx, XMVexI4 }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_C0_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vprotb", { XM, EXx, Ib }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_C1_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vprotw", { XM, EXx, Ib }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_C2_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vprotd", { XM, EXx, Ib }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_C3_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vprotq", { XM, EXx, Ib }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_CC_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpcomb", { XM, Vex, EXx, VPCOM }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_CD_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpcomw", { XM, Vex, EXx, VPCOM }, 0 },
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_CE_L_0 */
{
2022-10-27 18:45:45 +00:00
{ "vpcomd", { XM, Vex, EXx, VPCOM }, 0 },
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_CF_L_0 */
{
2022-10-27 18:45:45 +00:00
{ "vpcomq", { XM, Vex, EXx, VPCOM }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_EC_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpcomub", { XM, Vex, EXx, VPCOM }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_ED_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpcomuw", { XM, Vex, EXx, VPCOM }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_EE_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpcomud", { XM, Vex, EXx, VPCOM }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_08_EF_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vpcomuq", { XM, Vex, EXx, VPCOM }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_80 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vfrczps", { XM, EXx }, 0 },
2015-08-28 15:32:19 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_81 */
2015-08-28 15:32:19 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vfrczpd", { XM, EXx }, 0 },
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_82 */
2015-08-28 15:32:19 +00:00
{
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_82_W_0) },
2015-08-28 15:32:19 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_83 */
{
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_83_W_0) },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_C1_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vphaddbw", { XM, EXxmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_C2_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vphaddbd", { XM, EXxmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_C3_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vphaddbq", { XM, EXxmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_C6_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vphaddwd", { XM, EXxmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_C7_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vphaddwq", { XM, EXxmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_CB_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vphadddq", { XM, EXxmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_D1_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vphaddubw", { XM, EXxmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_D2_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vphaddubd", { XM, EXxmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_D3_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vphaddubq", { XM, EXxmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_D6_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vphadduwd", { XM, EXxmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_D7_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vphadduwq", { XM, EXxmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_DB_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vphaddudq", { XM, EXxmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_E1_L_0 */
2018-12-28 15:25:28 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vphsubbw", { XM, EXxmm }, 0 },
2018-12-28 15:25:28 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_E2_L_0 */
2018-12-28 15:25:28 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vphsubwd", { XM, EXxmm }, 0 },
2018-12-28 15:25:28 +00:00
},
2022-10-27 18:45:45 +00:00
/* VEX_W_0FXOP_09_E3_L_0 */
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
{ "vphsubdq", { XM, EXxmm }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
#include "i386-dis-evex-w.h"
2012-03-26 19:18:29 +00:00
};
static const struct dis386 mod_table[][2] = {
2022-10-27 18:45:45 +00:00
{
/* MOD_62_32BIT */
{ "bound{S|}", { Gv, Ma }, 0 },
{ EVEX_TABLE (EVEX_0F) },
},
2012-03-26 19:18:29 +00:00
{
/* MOD_8D */
2017-04-10 11:32:00 +00:00
{ "leaS", { Gv, M }, 0 },
},
2022-10-27 18:45:45 +00:00
{
/* MOD_C4_32BIT */
{ "lesS", { Gv, Mp }, 0 },
{ VEX_C4_TABLE (VEX_0F) },
},
{
/* MOD_C5_32BIT */
{ "ldsS", { Gv, Mp }, 0 },
{ VEX_C5_TABLE (VEX_0F) },
},
{
/* MOD_C6_REG_7 */
{ Bad_Opcode },
{ RM_TABLE (RM_C6_REG_7) },
},
{
/* MOD_C7_REG_7 */
{ Bad_Opcode },
{ RM_TABLE (RM_C7_REG_7) },
2012-03-26 19:18:29 +00:00
},
2015-08-28 15:32:19 +00:00
{
/* MOD_FF_REG_3 */
2022-10-27 18:45:45 +00:00
{ "{l|}call^", { indirEp }, 0 },
2015-08-28 15:32:19 +00:00
},
{
/* MOD_FF_REG_5 */
2022-10-27 18:45:45 +00:00
{ "{l|}jmp^", { indirEp }, 0 },
2015-08-28 15:32:19 +00:00
},
2012-03-26 19:18:29 +00:00
{
/* MOD_0F01_REG_0 */
{ X86_64_TABLE (X86_64_0F01_REG_0) },
{ RM_TABLE (RM_0F01_REG_0) },
},
{
/* MOD_0F01_REG_1 */
{ X86_64_TABLE (X86_64_0F01_REG_1) },
{ RM_TABLE (RM_0F01_REG_1) },
},
{
/* MOD_0F01_REG_2 */
{ X86_64_TABLE (X86_64_0F01_REG_2) },
{ RM_TABLE (RM_0F01_REG_2) },
},
{
/* MOD_0F01_REG_3 */
{ X86_64_TABLE (X86_64_0F01_REG_3) },
{ RM_TABLE (RM_0F01_REG_3) },
},
2017-04-10 11:32:00 +00:00
{
/* MOD_0F01_REG_5 */
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_0) },
{ RM_TABLE (RM_0F01_REG_5_MOD_3) },
2017-04-10 11:32:00 +00:00
},
2012-03-26 19:18:29 +00:00
{
/* MOD_0F01_REG_7 */
2017-04-10 11:32:00 +00:00
{ "invlpg", { Mb }, 0 },
2022-10-27 18:45:45 +00:00
{ RM_TABLE (RM_0F01_REG_7_MOD_3) },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0F12_PREFIX_0 */
2022-10-27 18:45:45 +00:00
{ "movlpX", { XM, EXq }, 0 },
{ "movhlps", { XM, EXq }, 0 },
},
{
/* MOD_0F12_PREFIX_2 */
{ "movlpX", { XM, EXq }, 0 },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0F13 */
2017-04-10 11:32:00 +00:00
{ "movlpX", { EXq, XM }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0F16_PREFIX_0 */
2022-10-27 18:45:45 +00:00
{ "movhpX", { XM, EXq }, 0 },
2017-04-10 11:32:00 +00:00
{ "movlhps", { XM, EXq }, 0 },
2012-03-26 19:18:29 +00:00
},
2022-10-27 18:45:45 +00:00
{
/* MOD_0F16_PREFIX_2 */
{ "movhpX", { XM, EXq }, 0 },
},
2012-03-26 19:18:29 +00:00
{
/* MOD_0F17 */
2017-04-10 11:32:00 +00:00
{ "movhpX", { EXq, XM }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0F18_REG_0 */
2017-04-10 11:32:00 +00:00
{ "prefetchnta", { Mb }, 0 },
2022-10-27 18:45:45 +00:00
{ "nopQ", { Ev }, 0 },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0F18_REG_1 */
2017-04-10 11:32:00 +00:00
{ "prefetcht0", { Mb }, 0 },
2022-10-27 18:45:45 +00:00
{ "nopQ", { Ev }, 0 },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0F18_REG_2 */
2017-04-10 11:32:00 +00:00
{ "prefetcht1", { Mb }, 0 },
2022-10-27 18:45:45 +00:00
{ "nopQ", { Ev }, 0 },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0F18_REG_3 */
2017-04-10 11:32:00 +00:00
{ "prefetcht2", { Mb }, 0 },
2022-10-27 18:45:45 +00:00
{ "nopQ", { Ev }, 0 },
},
{
/* MOD_0F1A_PREFIX_0 */
2022-10-27 18:45:45 +00:00
{ "bndldx", { Gbnd, Mv_bnd }, 0 },
2017-04-10 11:32:00 +00:00
{ "nopQ", { Ev }, 0 },
},
{
/* MOD_0F1B_PREFIX_0 */
2022-10-27 18:45:45 +00:00
{ "bndstx", { Mv_bnd, Gbnd }, 0 },
2017-04-10 11:32:00 +00:00
{ "nopQ", { Ev }, 0 },
},
{
/* MOD_0F1B_PREFIX_1 */
2022-10-27 18:45:45 +00:00
{ "bndmk", { Gbnd, Mv_bnd }, 0 },
{ "nopQ", { Ev }, PREFIX_IGNORED },
2012-03-26 19:18:29 +00:00
},
2018-12-28 15:25:28 +00:00
{
/* MOD_0F1C_PREFIX_0 */
2022-10-27 18:45:45 +00:00
{ REG_TABLE (REG_0F1C_P_0_MOD_0) },
2018-12-28 15:25:28 +00:00
{ "nopQ", { Ev }, 0 },
},
{
/* MOD_0F1E_PREFIX_1 */
2022-10-27 18:45:45 +00:00
{ "nopQ", { Ev }, PREFIX_IGNORED },
{ REG_TABLE (REG_0F1E_P_1_MOD_3) },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0F2B_PREFIX_0 */
2017-04-10 11:32:00 +00:00
{"movntps", { Mx, XM }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0F2B_PREFIX_1 */
2017-04-10 11:32:00 +00:00
{"movntss", { Md, XM }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0F2B_PREFIX_2 */
2017-04-10 11:32:00 +00:00
{"movntpd", { Mx, XM }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0F2B_PREFIX_3 */
2017-04-10 11:32:00 +00:00
{"movntsd", { Mq, XM }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F50 */
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "movmskpX", { Gdq, XS }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F71 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ REG_TABLE (REG_0F71_MOD_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F72 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ REG_TABLE (REG_0F72_MOD_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F73 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ REG_TABLE (REG_0F73_MOD_0) },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0FAE_REG_0 */
2017-04-10 11:32:00 +00:00
{ "fxsave", { FXSAVE }, 0 },
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_0FAE_REG_0_MOD_3) },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0FAE_REG_1 */
2017-04-10 11:32:00 +00:00
{ "fxrstor", { FXSAVE }, 0 },
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_0FAE_REG_1_MOD_3) },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0FAE_REG_2 */
2017-04-10 11:32:00 +00:00
{ "ldmxcsr", { Md }, 0 },
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_0FAE_REG_2_MOD_3) },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0FAE_REG_3 */
2017-04-10 11:32:00 +00:00
{ "stmxcsr", { Md }, 0 },
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_0FAE_REG_3_MOD_3) },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0FAE_REG_4 */
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_0FAE_REG_4_MOD_0) },
{ PREFIX_TABLE (PREFIX_0FAE_REG_4_MOD_3) },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0FAE_REG_5 */
2022-10-27 18:45:45 +00:00
{ "xrstor", { FXSAVE }, PREFIX_OPCODE },
{ PREFIX_TABLE (PREFIX_0FAE_REG_5_MOD_3) },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0FAE_REG_6 */
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_0FAE_REG_6_MOD_0) },
{ PREFIX_TABLE (PREFIX_0FAE_REG_6_MOD_3) },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0FAE_REG_7 */
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_0FAE_REG_7_MOD_0) },
{ RM_TABLE (RM_0FAE_REG_7_MOD_3) },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0FB2 */
2017-04-10 11:32:00 +00:00
{ "lssS", { Gv, Mp }, 0 },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0FB4 */
2017-04-10 11:32:00 +00:00
{ "lfsS", { Gv, Mp }, 0 },
2012-03-26 19:18:29 +00:00
},
{
/* MOD_0FB5 */
2017-04-10 11:32:00 +00:00
{ "lgsS", { Gv, Mp }, 0 },
},
{
/* MOD_0FC3 */
2022-10-27 18:45:45 +00:00
{ "movntiS", { Edq, Gdq }, PREFIX_OPCODE },
2012-03-26 19:18:29 +00:00
},
2015-08-28 15:32:19 +00:00
{
/* MOD_0FC7_REG_3 */
2017-04-10 11:32:00 +00:00
{ "xrstors", { FXSAVE }, 0 },
2015-08-28 15:32:19 +00:00
},
{
/* MOD_0FC7_REG_4 */
2017-04-10 11:32:00 +00:00
{ "xsavec", { FXSAVE }, 0 },
},
{
/* MOD_0FC7_REG_5 */
{ "xsaves", { FXSAVE }, 0 },
},
{
/* MOD_0FC7_REG_6 */
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_0FC7_REG_6_MOD_0) },
{ PREFIX_TABLE (PREFIX_0FC7_REG_6_MOD_3) }
2017-04-10 11:32:00 +00:00
},
{
/* MOD_0FC7_REG_7 */
{ "vmptrst", { Mq }, 0 },
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_0FC7_REG_7_MOD_3) }
2017-04-10 11:32:00 +00:00
},
{
/* MOD_0FD7 */
{ Bad_Opcode },
{ "pmovmskb", { Gdq, MS }, 0 },
},
{
/* MOD_0FE7_PREFIX_2 */
{ "movntdq", { Mx, XM }, 0 },
},
{
/* MOD_0FF0_PREFIX_3 */
{ "lddqu", { XM, M }, 0 },
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F382A */
{ "movntdqa", { XM, Mx }, PREFIX_DATA },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F38DC_PREFIX_1 */
{ "aesenc128kl", { XM, M }, 0 },
{ "loadiwkey", { XM, EXx }, 0 },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F38DD_PREFIX_1 */
{ "aesdec128kl", { XM, M }, 0 },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F38DE_PREFIX_1 */
{ "aesenc256kl", { XM, M }, 0 },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F38DF_PREFIX_1 */
{ "aesdec256kl", { XM, M }, 0 },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F38F5 */
{ "wrussK", { M, Gdq }, PREFIX_DATA },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F38F6_PREFIX_0 */
{ "wrssK", { M, Gdq }, PREFIX_OPCODE },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F38F8_PREFIX_1 */
{ "enqcmds", { Gva, M }, PREFIX_OPCODE },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F38F8_PREFIX_2 */
{ "movdir64b", { Gva, M }, PREFIX_OPCODE },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F38F8_PREFIX_3 */
{ "enqcmd", { Gva, M }, PREFIX_OPCODE },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F38F9 */
{ "movdiri", { Edq, Gdq }, PREFIX_OPCODE },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F38FA_PREFIX_1 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "encodekey128", { Gd, Ed }, 0 },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F38FB_PREFIX_1 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "encodekey256", { Gd, Ed }, 0 },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_0F3A0F_PREFIX_1 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ REG_TABLE (REG_0F3A0F_PREFIX_1_MOD_3) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F12_PREFIX_0 */
{ VEX_LEN_TABLE (VEX_LEN_0F12_P_0_M_0) },
{ VEX_LEN_TABLE (VEX_LEN_0F12_P_0_M_1) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F12_PREFIX_2 */
{ VEX_LEN_TABLE (VEX_LEN_0F12_P_2_M_0) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F13 */
{ VEX_LEN_TABLE (VEX_LEN_0F13_M_0) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F16_PREFIX_0 */
{ VEX_LEN_TABLE (VEX_LEN_0F16_P_0_M_0) },
{ VEX_LEN_TABLE (VEX_LEN_0F16_P_0_M_1) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F16_PREFIX_2 */
{ VEX_LEN_TABLE (VEX_LEN_0F16_P_2_M_0) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F17 */
{ VEX_LEN_TABLE (VEX_LEN_0F17_M_0) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F2B */
{ "vmovntpX", { Mx, XM }, PREFIX_OPCODE },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F41_L_1 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F41_L_1_M_1) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F42_L_1 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F42_L_1_M_1) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F44_L_0 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F44_L_0_M_1) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F45_L_1 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F45_L_1_M_1) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F46_L_1 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F46_L_1_M_1) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F47_L_1 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F47_L_1_M_1) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F4A_L_1 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F4A_L_1_M_1) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F4B_L_1 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F4B_L_1_M_1) },
2017-04-10 11:32:00 +00:00
},
{
/* MOD_VEX_0F50 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vmovmskpX", { Gdq, XS }, PREFIX_OPCODE },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F71 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ REG_TABLE (REG_VEX_0F71_M_0) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F72 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ REG_TABLE (REG_VEX_0F72_M_0) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F73 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ REG_TABLE (REG_VEX_0F73_M_0) },
2015-08-28 15:32:19 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F91_L_0 */
{ VEX_W_TABLE (VEX_W_0F91_L_0_M_0) },
2015-08-28 15:32:19 +00:00
},
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F92_L_0 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F92_L_0_M_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F93_L_0 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F93_L_0_M_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F98_L_0 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F98_L_0_M_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F99_L_0 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_W_TABLE (VEX_W_0F99_L_0_M_1) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0FAE_REG_2 */
{ VEX_LEN_TABLE (VEX_LEN_0FAE_R_2_M_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0FAE_REG_3 */
{ VEX_LEN_TABLE (VEX_LEN_0FAE_R_3_M_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0FD7 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "vpmovmskb", { Gdq, XS }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0FE7 */
{ "vmovntdq", { Mx, XM }, PREFIX_DATA },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0FF0_PREFIX_3 */
{ "vlddqu", { XM, M }, 0 },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F381A */
{ VEX_LEN_TABLE (VEX_LEN_0F381A_M_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F382A */
{ "vmovntdqa", { XM, Mx }, PREFIX_DATA },
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F382C */
{ VEX_W_TABLE (VEX_W_0F382C_M_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F382D */
{ VEX_W_TABLE (VEX_W_0F382D_M_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F382E */
{ VEX_W_TABLE (VEX_W_0F382E_M_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F382F */
{ VEX_W_TABLE (VEX_W_0F382F_M_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F3849_X86_64_P_0_W_0 */
{ VEX_LEN_TABLE (VEX_LEN_0F3849_X86_64_P_0_W_0_M_0) },
{ REG_TABLE (REG_VEX_0F3849_X86_64_P_0_W_0_M_1) },
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F3849_X86_64_P_2_W_0 */
{ VEX_LEN_TABLE (VEX_LEN_0F3849_X86_64_P_2_W_0_M_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F3849_X86_64_P_3_W_0 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0F3849_X86_64_P_3_W_0_M_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F384B_X86_64_P_1_W_0 */
{ VEX_LEN_TABLE (VEX_LEN_0F384B_X86_64_P_1_W_0_M_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F384B_X86_64_P_2_W_0 */
{ VEX_LEN_TABLE (VEX_LEN_0F384B_X86_64_P_2_W_0_M_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F384B_X86_64_P_3_W_0 */
{ VEX_LEN_TABLE (VEX_LEN_0F384B_X86_64_P_3_W_0_M_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F385A */
{ VEX_LEN_TABLE (VEX_LEN_0F385A_M_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F385C_X86_64_P_1_W_0 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0F385C_X86_64_P_1_W_0_M_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F385E_X86_64_P_0_W_0 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0F385E_X86_64_P_0_W_0_M_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F385E_X86_64_P_1_W_0 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0F385E_X86_64_P_1_W_0_M_0) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F385E_X86_64_P_2_W_0 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0F385E_X86_64_P_2_W_0_M_0) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F385E_X86_64_P_3_W_0 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0F385E_X86_64_P_3_W_0_M_0) },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F388C */
{ "vpmaskmov%DQ", { XM, Vex, Mx }, PREFIX_DATA },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F388E */
{ "vpmaskmov%DQ", { Mx, Vex, XM }, PREFIX_DATA },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F3A30_L_0 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kshiftr%BW", { MaskG, MaskE, Ib }, PREFIX_DATA },
2017-04-10 11:32:00 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F3A31_L_0 */
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kshiftr%DQ", { MaskG, MaskE, Ib }, PREFIX_DATA },
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F3A32_L_0 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kshiftl%BW", { MaskG, MaskE, Ib }, PREFIX_DATA },
},
{
2022-10-27 18:45:45 +00:00
/* MOD_VEX_0F3A33_L_0 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ "kshiftl%DQ", { MaskG, MaskE, Ib }, PREFIX_DATA },
},
{
2022-10-27 18:45:45 +00:00
/* MOD_XOP_09_12 */
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ VEX_LEN_TABLE (VEX_LEN_0FXOP_09_12_M_1) },
},
2022-10-27 18:45:45 +00:00
#include "i386-dis-evex-mod.h"
2012-03-26 19:18:29 +00:00
};
static const struct dis386 rm_table[][8] = {
{
/* RM_C6_REG_7 */
2017-04-10 11:32:00 +00:00
{ "xabort", { Skip_MODRM, Ib }, 0 },
},
{
/* RM_C7_REG_7 */
2022-10-27 18:45:45 +00:00
{ "xbeginT", { Skip_MODRM, Jdqw }, 0 },
},
2012-03-26 19:18:29 +00:00
{
/* RM_0F01_REG_0 */
2022-10-27 18:45:45 +00:00
{ "enclv", { Skip_MODRM }, 0 },
2017-04-10 11:32:00 +00:00
{ "vmcall", { Skip_MODRM }, 0 },
{ "vmlaunch", { Skip_MODRM }, 0 },
{ "vmresume", { Skip_MODRM }, 0 },
{ "vmxoff", { Skip_MODRM }, 0 },
2018-12-28 15:25:28 +00:00
{ "pconfig", { Skip_MODRM }, 0 },
2012-03-26 19:18:29 +00:00
},
{
/* RM_0F01_REG_1 */
2017-04-10 11:32:00 +00:00
{ "monitor", { { OP_Monitor, 0 } }, 0 },
{ "mwait", { { OP_Mwait, 0 } }, 0 },
{ "clac", { Skip_MODRM }, 0 },
{ "stac", { Skip_MODRM }, 0 },
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_0F01_REG_1_RM_4) },
{ PREFIX_TABLE (PREFIX_0F01_REG_1_RM_5) },
{ PREFIX_TABLE (PREFIX_0F01_REG_1_RM_6) },
{ PREFIX_TABLE (PREFIX_0F01_REG_1_RM_7) },
2012-03-26 19:18:29 +00:00
},
{
/* RM_0F01_REG_2 */
2017-04-10 11:32:00 +00:00
{ "xgetbv", { Skip_MODRM }, 0 },
{ "xsetbv", { Skip_MODRM }, 0 },
{ Bad_Opcode },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "vmfunc", { Skip_MODRM }, 0 },
{ "xend", { Skip_MODRM }, 0 },
{ "xtest", { Skip_MODRM }, 0 },
{ "enclu", { Skip_MODRM }, 0 },
2012-03-26 19:18:29 +00:00
},
{
/* RM_0F01_REG_3 */
2017-04-10 11:32:00 +00:00
{ "vmrun", { Skip_MODRM }, 0 },
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_0F01_REG_3_RM_1) },
2017-04-10 11:32:00 +00:00
{ "vmload", { Skip_MODRM }, 0 },
{ "vmsave", { Skip_MODRM }, 0 },
{ "stgi", { Skip_MODRM }, 0 },
{ "clgi", { Skip_MODRM }, 0 },
{ "skinit", { Skip_MODRM }, 0 },
{ "invlpga", { Skip_MODRM }, 0 },
},
{
2022-10-27 18:45:45 +00:00
/* RM_0F01_REG_5_MOD_3 */
{ PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_3_RM_0) },
{ PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_3_RM_1) },
{ PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_3_RM_2) },
2017-04-10 11:32:00 +00:00
{ Bad_Opcode },
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_3_RM_4) },
{ PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_3_RM_5) },
{ PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_3_RM_6) },
{ PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_3_RM_7) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* RM_0F01_REG_7_MOD_3 */
2017-04-10 11:32:00 +00:00
{ "swapgs", { Skip_MODRM }, 0 },
{ "rdtscp", { Skip_MODRM }, 0 },
2022-10-27 18:45:45 +00:00
{ PREFIX_TABLE (PREFIX_0F01_REG_7_MOD_3_RM_2) },
{ "mwaitx", { { OP_Mwait, eBX_reg } }, PREFIX_OPCODE },
2017-04-10 11:32:00 +00:00
{ "clzero", { Skip_MODRM }, 0 },
2022-10-27 18:45:45 +00:00
{ "rdpru", { Skip_MODRM }, 0 },
{ PREFIX_TABLE (PREFIX_0F01_REG_7_MOD_3_RM_6) },
{ PREFIX_TABLE (PREFIX_0F01_REG_7_MOD_3_RM_7) },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* RM_0F1E_P_1_MOD_3_REG_7 */
{ "nopQ", { Ev }, PREFIX_IGNORED },
{ "nopQ", { Ev }, PREFIX_IGNORED },
{ "endbr64", { Skip_MODRM }, 0 },
{ "endbr32", { Skip_MODRM }, 0 },
{ "nopQ", { Ev }, PREFIX_IGNORED },
{ "nopQ", { Ev }, PREFIX_IGNORED },
{ "nopQ", { Ev }, PREFIX_IGNORED },
{ "nopQ", { Ev }, PREFIX_IGNORED },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* RM_0FAE_REG_6_MOD_3 */
2017-04-10 11:32:00 +00:00
{ "mfence", { Skip_MODRM }, 0 },
2012-03-26 19:18:29 +00:00
},
{
2022-10-27 18:45:45 +00:00
/* RM_0FAE_REG_7_MOD_3 */
2017-04-10 11:32:00 +00:00
{ "sfence", { Skip_MODRM }, 0 },
2022-10-27 18:45:45 +00:00
},
{
/* RM_0F3A0F_P_1_MOD_3_REG_0 */
{ "hreset", { Skip_MODRM, Ib }, 0 },
},
{
/* RM_VEX_0F3849_X86_64_P_0_W_0_M_1_R_0 */
{ VEX_LEN_TABLE (VEX_LEN_0F3849_X86_64_P_0_W_0_M_1_REG_0_RM_0) },
2012-03-26 19:18:29 +00:00
},
};
#define INTERNAL_DISASSEMBLER_ERROR _("<internal disassembler error>")
2022-10-27 18:45:45 +00:00
/* The values used here must be non-zero, fit in 'unsigned char', and not be
in conflict with actual prefix opcodes. */
#define REP_PREFIX 0x01
#define XACQUIRE_PREFIX 0x02
#define XRELEASE_PREFIX 0x03
#define BND_PREFIX 0x04
#define NOTRACK_PREFIX 0x05
static int
2022-10-27 18:45:45 +00:00
ckprefix (instr_info *ins)
2012-03-26 19:18:29 +00:00
{
int newrex, i, length;
2022-10-27 18:45:45 +00:00
i = 0;
length = 0;
/* The maximum instruction length is 15bytes. */
while (length < MAX_CODE_LENGTH - 1)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 1);
2012-03-26 19:18:29 +00:00
newrex = 0;
2022-10-27 18:45:45 +00:00
switch (*ins->codep)
2012-03-26 19:18:29 +00:00
{
/* REX prefixes family. */
case 0x40:
case 0x41:
case 0x42:
case 0x43:
case 0x44:
case 0x45:
case 0x46:
case 0x47:
case 0x48:
case 0x49:
case 0x4a:
case 0x4b:
case 0x4c:
case 0x4d:
case 0x4e:
case 0x4f:
2022-10-27 18:45:45 +00:00
if (ins->address_mode == mode_64bit)
newrex = *ins->codep;
else
return 1;
2022-10-27 18:45:45 +00:00
ins->last_rex_prefix = i;
2012-03-26 19:18:29 +00:00
break;
case 0xf3:
2022-10-27 18:45:45 +00:00
ins->prefixes |= PREFIX_REPZ;
ins->last_repz_prefix = i;
2012-03-26 19:18:29 +00:00
break;
case 0xf2:
2022-10-27 18:45:45 +00:00
ins->prefixes |= PREFIX_REPNZ;
ins->last_repnz_prefix = i;
2012-03-26 19:18:29 +00:00
break;
case 0xf0:
2022-10-27 18:45:45 +00:00
ins->prefixes |= PREFIX_LOCK;
ins->last_lock_prefix = i;
2012-03-26 19:18:29 +00:00
break;
case 0x2e:
2022-10-27 18:45:45 +00:00
ins->prefixes |= PREFIX_CS;
ins->last_seg_prefix = i;
if (ins->address_mode != mode_64bit)
ins->active_seg_prefix = PREFIX_CS;
2012-03-26 19:18:29 +00:00
break;
case 0x36:
2022-10-27 18:45:45 +00:00
ins->prefixes |= PREFIX_SS;
ins->last_seg_prefix = i;
if (ins->address_mode != mode_64bit)
ins->active_seg_prefix = PREFIX_SS;
2012-03-26 19:18:29 +00:00
break;
case 0x3e:
2022-10-27 18:45:45 +00:00
ins->prefixes |= PREFIX_DS;
ins->last_seg_prefix = i;
if (ins->address_mode != mode_64bit)
ins->active_seg_prefix = PREFIX_DS;
2012-03-26 19:18:29 +00:00
break;
case 0x26:
2022-10-27 18:45:45 +00:00
ins->prefixes |= PREFIX_ES;
ins->last_seg_prefix = i;
if (ins->address_mode != mode_64bit)
ins->active_seg_prefix = PREFIX_ES;
2012-03-26 19:18:29 +00:00
break;
case 0x64:
2022-10-27 18:45:45 +00:00
ins->prefixes |= PREFIX_FS;
ins->last_seg_prefix = i;
ins->active_seg_prefix = PREFIX_FS;
2012-03-26 19:18:29 +00:00
break;
case 0x65:
2022-10-27 18:45:45 +00:00
ins->prefixes |= PREFIX_GS;
ins->last_seg_prefix = i;
ins->active_seg_prefix = PREFIX_GS;
2012-03-26 19:18:29 +00:00
break;
case 0x66:
2022-10-27 18:45:45 +00:00
ins->prefixes |= PREFIX_DATA;
ins->last_data_prefix = i;
2012-03-26 19:18:29 +00:00
break;
case 0x67:
2022-10-27 18:45:45 +00:00
ins->prefixes |= PREFIX_ADDR;
ins->last_addr_prefix = i;
2012-03-26 19:18:29 +00:00
break;
case FWAIT_OPCODE:
/* fwait is really an instruction. If there are prefixes
before the fwait, they belong to the fwait, *not* to the
following instruction. */
2022-10-27 18:45:45 +00:00
ins->fwait_prefix = i;
if (ins->prefixes || ins->rex)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
ins->prefixes |= PREFIX_FWAIT;
ins->codep++;
/* This ensures that the previous REX prefixes are noticed
as unused prefixes, as in the return case below. */
2022-10-27 18:45:45 +00:00
ins->rex_used = ins->rex;
return 1;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
ins->prefixes = PREFIX_FWAIT;
2012-03-26 19:18:29 +00:00
break;
default:
return 1;
2012-03-26 19:18:29 +00:00
}
/* Rex is ignored when followed by another prefix. */
2022-10-27 18:45:45 +00:00
if (ins->rex)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
ins->rex_used = ins->rex;
return 1;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
if (*ins->codep != FWAIT_OPCODE)
ins->all_prefixes[i++] = *ins->codep;
ins->rex = newrex;
ins->codep++;
length++;
}
return 0;
}
2012-03-26 19:18:29 +00:00
/* Return the name of the prefix byte PREF, or NULL if PREF is not a
prefix byte. */
static const char *
2022-10-27 18:45:45 +00:00
prefix_name (instr_info *ins, int pref, int sizeflag)
2012-03-26 19:18:29 +00:00
{
static const char *rexes [16] =
{
"rex", /* 0x40 */
"rex.B", /* 0x41 */
"rex.X", /* 0x42 */
"rex.XB", /* 0x43 */
"rex.R", /* 0x44 */
"rex.RB", /* 0x45 */
"rex.RX", /* 0x46 */
"rex.RXB", /* 0x47 */
"rex.W", /* 0x48 */
"rex.WB", /* 0x49 */
"rex.WX", /* 0x4a */
"rex.WXB", /* 0x4b */
"rex.WR", /* 0x4c */
"rex.WRB", /* 0x4d */
"rex.WRX", /* 0x4e */
"rex.WRXB", /* 0x4f */
};
switch (pref)
{
/* REX prefixes family. */
case 0x40:
case 0x41:
case 0x42:
case 0x43:
case 0x44:
case 0x45:
case 0x46:
case 0x47:
case 0x48:
case 0x49:
case 0x4a:
case 0x4b:
case 0x4c:
case 0x4d:
case 0x4e:
case 0x4f:
return rexes [pref - 0x40];
case 0xf3:
return "repz";
case 0xf2:
return "repnz";
case 0xf0:
return "lock";
case 0x2e:
return "cs";
case 0x36:
return "ss";
case 0x3e:
return "ds";
case 0x26:
return "es";
case 0x64:
return "fs";
case 0x65:
return "gs";
case 0x66:
return (sizeflag & DFLAG) ? "data16" : "data32";
case 0x67:
2022-10-27 18:45:45 +00:00
if (ins->address_mode == mode_64bit)
2012-03-26 19:18:29 +00:00
return (sizeflag & AFLAG) ? "addr32" : "addr64";
else
return (sizeflag & AFLAG) ? "addr16" : "addr32";
case FWAIT_OPCODE:
return "fwait";
case REP_PREFIX:
return "rep";
case XACQUIRE_PREFIX:
return "xacquire";
case XRELEASE_PREFIX:
return "xrelease";
case BND_PREFIX:
return "bnd";
case NOTRACK_PREFIX:
return "notrack";
2012-03-26 19:18:29 +00:00
default:
return NULL;
}
}
void
print_i386_disassembler_options (FILE *stream)
{
fprintf (stream, _("\n\
The following i386/x86-64 specific disassembler options are supported for use\n\
with the -M switch (multiple options should be separated by commas):\n"));
fprintf (stream, _(" x86-64 Disassemble in 64bit mode\n"));
fprintf (stream, _(" i386 Disassemble in 32bit mode\n"));
fprintf (stream, _(" i8086 Disassemble in 16bit mode\n"));
fprintf (stream, _(" att Display instruction in AT&T syntax\n"));
fprintf (stream, _(" intel Display instruction in Intel syntax\n"));
fprintf (stream, _(" att-mnemonic\n"
" Display instruction in AT&T mnemonic\n"));
fprintf (stream, _(" intel-mnemonic\n"
" Display instruction in Intel mnemonic\n"));
fprintf (stream, _(" addr64 Assume 64bit address size\n"));
fprintf (stream, _(" addr32 Assume 32bit address size\n"));
fprintf (stream, _(" addr16 Assume 16bit address size\n"));
fprintf (stream, _(" data32 Assume 32bit data size\n"));
fprintf (stream, _(" data16 Assume 16bit data size\n"));
fprintf (stream, _(" suffix Always display instruction suffix in AT&T syntax\n"));
2017-04-10 11:32:00 +00:00
fprintf (stream, _(" amd64 Display instruction in AMD64 ISA\n"));
fprintf (stream, _(" intel64 Display instruction in Intel64 ISA\n"));
2012-03-26 19:18:29 +00:00
}
/* Bad opcode. */
2017-04-10 11:32:00 +00:00
static const struct dis386 bad_opcode = { "(bad)", { XX }, 0 };
2012-03-26 19:18:29 +00:00
/* Get a pointer to struct dis386 with a valid name. */
static const struct dis386 *
2022-10-27 18:45:45 +00:00
get_valid_dis386 (const struct dis386 *dp, instr_info *ins)
2012-03-26 19:18:29 +00:00
{
int vindex, vex_table_index;
2012-03-26 19:18:29 +00:00
if (dp->name != NULL)
return dp;
switch (dp->op[0].bytemode)
{
case USE_REG_TABLE:
2022-10-27 18:45:45 +00:00
dp = &reg_table[dp->op[1].bytemode][ins->modrm.reg];
2012-03-26 19:18:29 +00:00
break;
case USE_MOD_TABLE:
2022-10-27 18:45:45 +00:00
vindex = ins->modrm.mod == 0x3 ? 1 : 0;
dp = &mod_table[dp->op[1].bytemode][vindex];
2012-03-26 19:18:29 +00:00
break;
case USE_RM_TABLE:
2022-10-27 18:45:45 +00:00
dp = &rm_table[dp->op[1].bytemode][ins->modrm.rm];
2012-03-26 19:18:29 +00:00
break;
case USE_PREFIX_TABLE:
2022-10-27 18:45:45 +00:00
if (ins->need_vex)
2012-03-26 19:18:29 +00:00
{
/* The prefix in VEX is implicit. */
2022-10-27 18:45:45 +00:00
switch (ins->vex.prefix)
2012-03-26 19:18:29 +00:00
{
case 0:
vindex = 0;
2012-03-26 19:18:29 +00:00
break;
case REPE_PREFIX_OPCODE:
vindex = 1;
2012-03-26 19:18:29 +00:00
break;
case DATA_PREFIX_OPCODE:
vindex = 2;
2012-03-26 19:18:29 +00:00
break;
case REPNE_PREFIX_OPCODE:
vindex = 3;
2012-03-26 19:18:29 +00:00
break;
default:
abort ();
break;
}
}
else
2012-03-26 19:18:29 +00:00
{
2015-08-28 15:32:19 +00:00
int last_prefix = -1;
int prefix = 0;
vindex = 0;
2015-08-28 15:32:19 +00:00
/* We check PREFIX_REPNZ and PREFIX_REPZ before PREFIX_DATA.
When there are multiple PREFIX_REPNZ and PREFIX_REPZ, the
last one wins. */
2022-10-27 18:45:45 +00:00
if ((ins->prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) != 0)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (ins->last_repz_prefix > ins->last_repnz_prefix)
2012-03-26 19:18:29 +00:00
{
2015-08-28 15:32:19 +00:00
vindex = 1;
prefix = PREFIX_REPZ;
2022-10-27 18:45:45 +00:00
last_prefix = ins->last_repz_prefix;
2012-03-26 19:18:29 +00:00
}
else
{
2015-08-28 15:32:19 +00:00
vindex = 3;
prefix = PREFIX_REPNZ;
2022-10-27 18:45:45 +00:00
last_prefix = ins->last_repnz_prefix;
2012-03-26 19:18:29 +00:00
}
2015-08-28 15:32:19 +00:00
2017-04-10 11:32:00 +00:00
/* Check if prefix should be ignored. */
if ((((prefix_table[dp->op[1].bytemode][vindex].prefix_requirement
& PREFIX_IGNORED) >> PREFIX_IGNORED_SHIFT)
2022-10-27 18:45:45 +00:00
& prefix) != 0
&& !prefix_table[dp->op[1].bytemode][vindex].name)
2015-08-28 15:32:19 +00:00
vindex = 0;
}
2022-10-27 18:45:45 +00:00
if (vindex == 0 && (ins->prefixes & PREFIX_DATA) != 0)
2015-08-28 15:32:19 +00:00
{
vindex = 2;
prefix = PREFIX_DATA;
2022-10-27 18:45:45 +00:00
last_prefix = ins->last_data_prefix;
2015-08-28 15:32:19 +00:00
}
if (vindex != 0)
{
2022-10-27 18:45:45 +00:00
ins->used_prefixes |= prefix;
ins->all_prefixes[last_prefix] = 0;
2012-03-26 19:18:29 +00:00
}
}
dp = &prefix_table[dp->op[1].bytemode][vindex];
2012-03-26 19:18:29 +00:00
break;
case USE_X86_64_TABLE:
2022-10-27 18:45:45 +00:00
vindex = ins->address_mode == mode_64bit ? 1 : 0;
dp = &x86_64_table[dp->op[1].bytemode][vindex];
2012-03-26 19:18:29 +00:00
break;
case USE_3BYTE_TABLE:
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 2);
vindex = *ins->codep++;
dp = &three_byte_table[dp->op[1].bytemode][vindex];
2022-10-27 18:45:45 +00:00
ins->end_codep = ins->codep;
ins->modrm.mod = (*ins->codep >> 6) & 3;
ins->modrm.reg = (*ins->codep >> 3) & 7;
ins->modrm.rm = *ins->codep & 7;
2012-03-26 19:18:29 +00:00
break;
case USE_VEX_LEN_TABLE:
2022-10-27 18:45:45 +00:00
if (!ins->need_vex)
abort ();
switch (ins->vex.length)
{
case 128:
vindex = 0;
break;
case 512:
/* This allows re-using in particular table entries where only
128-bit operand size (VEX.L=0 / EVEX.L'L=0) are valid. */
if (ins->vex.evex)
{
case 256:
vindex = 1;
break;
}
/* Fall through. */
default:
abort ();
break;
}
dp = &vex_len_table[dp->op[1].bytemode][vindex];
break;
case USE_EVEX_LEN_TABLE:
if (!ins->vex.evex)
2012-03-26 19:18:29 +00:00
abort ();
2022-10-27 18:45:45 +00:00
switch (ins->vex.length)
2012-03-26 19:18:29 +00:00
{
case 128:
vindex = 0;
2012-03-26 19:18:29 +00:00
break;
case 256:
vindex = 1;
2012-03-26 19:18:29 +00:00
break;
2022-10-27 18:45:45 +00:00
case 512:
vindex = 2;
break;
2012-03-26 19:18:29 +00:00
default:
abort ();
break;
}
2022-10-27 18:45:45 +00:00
dp = &evex_len_table[dp->op[1].bytemode][vindex];
break;
case USE_XOP_8F_TABLE:
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 3);
ins->rex = ~(*ins->codep >> 5) & 0x7;
/* VEX_TABLE_INDEX is the mmmmm part of the XOP byte 1 "RCB.mmmmm". */
2022-10-27 18:45:45 +00:00
switch ((*ins->codep & 0x1f))
{
default:
dp = &bad_opcode;
return dp;
case 0x8:
vex_table_index = XOP_08;
break;
case 0x9:
vex_table_index = XOP_09;
break;
case 0xa:
vex_table_index = XOP_0A;
break;
}
2022-10-27 18:45:45 +00:00
ins->codep++;
ins->vex.w = *ins->codep & 0x80;
if (ins->vex.w && ins->address_mode == mode_64bit)
ins->rex |= REX_W;
2022-10-27 18:45:45 +00:00
ins->vex.register_specifier = (~(*ins->codep >> 3)) & 0xf;
if (ins->address_mode != mode_64bit)
{
2017-04-10 11:32:00 +00:00
/* In 16/32-bit mode REX_B is silently ignored. */
2022-10-27 18:45:45 +00:00
ins->rex &= ~REX_B;
}
2022-10-27 18:45:45 +00:00
ins->vex.length = (*ins->codep & 0x4) ? 256 : 128;
switch ((*ins->codep & 0x3))
{
case 0:
break;
case 1:
2022-10-27 18:45:45 +00:00
ins->vex.prefix = DATA_PREFIX_OPCODE;
break;
case 2:
2022-10-27 18:45:45 +00:00
ins->vex.prefix = REPE_PREFIX_OPCODE;
break;
case 3:
2022-10-27 18:45:45 +00:00
ins->vex.prefix = REPNE_PREFIX_OPCODE;
break;
}
2022-10-27 18:45:45 +00:00
ins->need_vex = true;
ins->codep++;
vindex = *ins->codep++;
dp = &xop_table[vex_table_index][vindex];
2022-10-27 18:45:45 +00:00
ins->end_codep = ins->codep;
FETCH_DATA (ins->info, ins->codep + 1);
ins->modrm.mod = (*ins->codep >> 6) & 3;
ins->modrm.reg = (*ins->codep >> 3) & 7;
ins->modrm.rm = *ins->codep & 7;
/* No XOP encoding so far allows for a non-zero embedded prefix. Avoid
having to decode the bits for every otherwise valid encoding. */
if (ins->vex.prefix)
return &bad_opcode;
2012-03-26 19:18:29 +00:00
break;
case USE_VEX_C4_TABLE:
/* VEX prefix. */
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 3);
ins->rex = ~(*ins->codep >> 5) & 0x7;
switch ((*ins->codep & 0x1f))
2012-03-26 19:18:29 +00:00
{
default:
dp = &bad_opcode;
return dp;
2012-03-26 19:18:29 +00:00
case 0x1:
vex_table_index = VEX_0F;
2012-03-26 19:18:29 +00:00
break;
case 0x2:
vex_table_index = VEX_0F38;
2012-03-26 19:18:29 +00:00
break;
case 0x3:
vex_table_index = VEX_0F3A;
2012-03-26 19:18:29 +00:00
break;
}
2022-10-27 18:45:45 +00:00
ins->codep++;
ins->vex.w = *ins->codep & 0x80;
if (ins->address_mode == mode_64bit)
{
2022-10-27 18:45:45 +00:00
if (ins->vex.w)
ins->rex |= REX_W;
2017-04-10 11:32:00 +00:00
}
else
{
/* For the 3-byte VEX prefix in 32-bit mode, the REX_B bit
is ignored, other REX bits are 0 and the highest bit in
2018-12-28 15:25:28 +00:00
VEX.vvvv is also ignored (but we mustn't clear it here). */
2022-10-27 18:45:45 +00:00
ins->rex = 0;
}
2022-10-27 18:45:45 +00:00
ins->vex.register_specifier = (~(*ins->codep >> 3)) & 0xf;
ins->vex.length = (*ins->codep & 0x4) ? 256 : 128;
switch ((*ins->codep & 0x3))
2012-03-26 19:18:29 +00:00
{
case 0:
break;
case 1:
2022-10-27 18:45:45 +00:00
ins->vex.prefix = DATA_PREFIX_OPCODE;
2012-03-26 19:18:29 +00:00
break;
case 2:
2022-10-27 18:45:45 +00:00
ins->vex.prefix = REPE_PREFIX_OPCODE;
2012-03-26 19:18:29 +00:00
break;
case 3:
2022-10-27 18:45:45 +00:00
ins->vex.prefix = REPNE_PREFIX_OPCODE;
2012-03-26 19:18:29 +00:00
break;
}
2022-10-27 18:45:45 +00:00
ins->need_vex = true;
ins->codep++;
vindex = *ins->codep++;
dp = &vex_table[vex_table_index][vindex];
2022-10-27 18:45:45 +00:00
ins->end_codep = ins->codep;
/* There is no MODRM byte for VEX0F 77. */
if (vex_table_index != VEX_0F || vindex != 0x77)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 1);
ins->modrm.mod = (*ins->codep >> 6) & 3;
ins->modrm.reg = (*ins->codep >> 3) & 7;
ins->modrm.rm = *ins->codep & 7;
2012-03-26 19:18:29 +00:00
}
break;
case USE_VEX_C5_TABLE:
/* VEX prefix. */
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 2);
ins->rex = (*ins->codep & 0x80) ? 0 : REX_R;
2012-03-26 19:18:29 +00:00
2017-04-10 11:32:00 +00:00
/* For the 2-byte VEX prefix in 32-bit mode, the highest bit in
VEX.vvvv is 1. */
2022-10-27 18:45:45 +00:00
ins->vex.register_specifier = (~(*ins->codep >> 3)) & 0xf;
ins->vex.length = (*ins->codep & 0x4) ? 256 : 128;
switch ((*ins->codep & 0x3))
2012-03-26 19:18:29 +00:00
{
case 0:
break;
case 1:
2022-10-27 18:45:45 +00:00
ins->vex.prefix = DATA_PREFIX_OPCODE;
2012-03-26 19:18:29 +00:00
break;
case 2:
2022-10-27 18:45:45 +00:00
ins->vex.prefix = REPE_PREFIX_OPCODE;
2012-03-26 19:18:29 +00:00
break;
case 3:
2022-10-27 18:45:45 +00:00
ins->vex.prefix = REPNE_PREFIX_OPCODE;
2012-03-26 19:18:29 +00:00
break;
}
2022-10-27 18:45:45 +00:00
ins->need_vex = true;
ins->codep++;
vindex = *ins->codep++;
dp = &vex_table[dp->op[1].bytemode][vindex];
2022-10-27 18:45:45 +00:00
ins->end_codep = ins->codep;
/* There is no MODRM byte for VEX 77. */
if (vindex != 0x77)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 1);
ins->modrm.mod = (*ins->codep >> 6) & 3;
ins->modrm.reg = (*ins->codep >> 3) & 7;
ins->modrm.rm = *ins->codep & 7;
2012-03-26 19:18:29 +00:00
}
break;
case USE_VEX_W_TABLE:
2022-10-27 18:45:45 +00:00
if (!ins->need_vex)
abort ();
2022-10-27 18:45:45 +00:00
dp = &vex_w_table[dp->op[1].bytemode][ins->vex.w];
break;
case USE_EVEX_TABLE:
2022-10-27 18:45:45 +00:00
ins->two_source_ops = false;
/* EVEX prefix. */
2022-10-27 18:45:45 +00:00
ins->vex.evex = true;
FETCH_DATA (ins->info, ins->codep + 4);
/* The first byte after 0x62. */
2022-10-27 18:45:45 +00:00
ins->rex = ~(*ins->codep >> 5) & 0x7;
ins->vex.r = *ins->codep & 0x10;
switch ((*ins->codep & 0xf))
{
default:
return &bad_opcode;
case 0x1:
vex_table_index = EVEX_0F;
break;
case 0x2:
vex_table_index = EVEX_0F38;
break;
case 0x3:
vex_table_index = EVEX_0F3A;
break;
2022-10-27 18:45:45 +00:00
case 0x5:
vex_table_index = EVEX_MAP5;
break;
case 0x6:
vex_table_index = EVEX_MAP6;
break;
}
/* The second byte after 0x62. */
2022-10-27 18:45:45 +00:00
ins->codep++;
ins->vex.w = *ins->codep & 0x80;
if (ins->vex.w && ins->address_mode == mode_64bit)
ins->rex |= REX_W;
2022-10-27 18:45:45 +00:00
ins->vex.register_specifier = (~(*ins->codep >> 3)) & 0xf;
/* The U bit. */
2022-10-27 18:45:45 +00:00
if (!(*ins->codep & 0x4))
return &bad_opcode;
2022-10-27 18:45:45 +00:00
switch ((*ins->codep & 0x3))
{
case 0:
break;
case 1:
2022-10-27 18:45:45 +00:00
ins->vex.prefix = DATA_PREFIX_OPCODE;
break;
case 2:
2022-10-27 18:45:45 +00:00
ins->vex.prefix = REPE_PREFIX_OPCODE;
break;
case 3:
2022-10-27 18:45:45 +00:00
ins->vex.prefix = REPNE_PREFIX_OPCODE;
break;
}
/* The third byte after 0x62. */
2022-10-27 18:45:45 +00:00
ins->codep++;
/* Remember the static rounding bits. */
2022-10-27 18:45:45 +00:00
ins->vex.ll = (*ins->codep >> 5) & 3;
ins->vex.b = *ins->codep & 0x10;
2022-10-27 18:45:45 +00:00
ins->vex.v = *ins->codep & 0x8;
ins->vex.mask_register_specifier = *ins->codep & 0x7;
ins->vex.zeroing = *ins->codep & 0x80;
2022-10-27 18:45:45 +00:00
if (ins->address_mode != mode_64bit)
2018-12-28 15:25:28 +00:00
{
/* In 16/32-bit mode silently ignore following bits. */
2022-10-27 18:45:45 +00:00
ins->rex &= ~REX_B;
ins->vex.r = true;
2018-12-28 15:25:28 +00:00
}
2022-10-27 18:45:45 +00:00
ins->need_vex = true;
ins->codep++;
vindex = *ins->codep++;
dp = &evex_table[vex_table_index][vindex];
2022-10-27 18:45:45 +00:00
ins->end_codep = ins->codep;
FETCH_DATA (ins->info, ins->codep + 1);
ins->modrm.mod = (*ins->codep >> 6) & 3;
ins->modrm.reg = (*ins->codep >> 3) & 7;
ins->modrm.rm = *ins->codep & 7;
/* Set vector length. */
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod == 3 && ins->vex.b)
ins->vex.length = 512;
else
{
2022-10-27 18:45:45 +00:00
switch (ins->vex.ll)
{
case 0x0:
2022-10-27 18:45:45 +00:00
ins->vex.length = 128;
break;
case 0x1:
2022-10-27 18:45:45 +00:00
ins->vex.length = 256;
break;
case 0x2:
2022-10-27 18:45:45 +00:00
ins->vex.length = 512;
break;
default:
return &bad_opcode;
}
}
break;
case 0:
dp = &bad_opcode;
break;
2012-03-26 19:18:29 +00:00
default:
abort ();
}
if (dp->name != NULL)
return dp;
else
2022-10-27 18:45:45 +00:00
return get_valid_dis386 (dp, ins);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
get_sib (instr_info *ins, int sizeflag)
{
/* If modrm.mod == 3, operand must be register. */
2022-10-27 18:45:45 +00:00
if (ins->need_modrm
&& ((sizeflag & AFLAG) || ins->address_mode == mode_64bit)
&& ins->modrm.mod != 3
&& ins->modrm.rm == 4)
{
FETCH_DATA (ins->info, ins->codep + 2);
ins->sib.index = (ins->codep[1] >> 3) & 7;
ins->sib.scale = (ins->codep[1] >> 6) & 3;
ins->sib.base = ins->codep[1] & 7;
ins->has_sib = true;
}
else
ins->has_sib = false;
}
/* Like oappend (below), but S is a string starting with '%'. In
Intel syntax, the '%' is elided. */
static void
oappend_register (instr_info *ins, const char *s)
{
oappend_with_style (ins, s + ins->intel_syntax, dis_style_register);
}
/* Wrap around a call to INS->info->fprintf_styled_func, printing FMT.
STYLE is the default style to use in the fprintf_styled_func calls,
however, FMT might include embedded style markers (see oappend_style),
these embedded markers are not printed, but instead change the style
used in the next fprintf_styled_func call.
Return non-zero to indicate the print call was a success. */
static int ATTRIBUTE_PRINTF_3
i386_dis_printf (instr_info *ins, enum disassembler_style style,
const char *fmt, ...)
{
va_list ap;
enum disassembler_style curr_style = style;
char *start, *curr;
char staging_area[100];
int res;
va_start (ap, fmt);
res = vsnprintf (staging_area, sizeof (staging_area), fmt, ap);
va_end (ap);
if (res < 0)
return res;
if ((size_t) res >= sizeof (staging_area))
abort ();
start = curr = staging_area;
do
{
2022-10-27 18:45:45 +00:00
if (*curr == '\0'
|| (*curr == STYLE_MARKER_CHAR
&& ISXDIGIT (*(curr + 1))
&& *(curr + 2) == STYLE_MARKER_CHAR))
{
/* Output content between our START position and CURR. */
int len = curr - start;
int n = (*ins->info->fprintf_styled_func) (ins->info->stream,
curr_style,
"%.*s", len, start);
if (n < 0)
{
res = n;
break;
}
if (*curr == '\0')
break;
/* Skip over the initial STYLE_MARKER_CHAR. */
++curr;
/* Update the CURR_STYLE. As there are less than 16 styles, it
is possible, that if the input is corrupted in some way, that
we might set CURR_STYLE to an invalid value. Don't worry
though, we check for this situation. */
if (*curr >= '0' && *curr <= '9')
curr_style = (enum disassembler_style) (*curr - '0');
else if (*curr >= 'a' && *curr <= 'f')
curr_style = (enum disassembler_style) (*curr - 'a' + 10);
else
curr_style = dis_style_text;
/* Check for an invalid style having been selected. This should
never happen, but it doesn't hurt to be a little paranoid. */
if (curr_style > dis_style_comment_start)
curr_style = dis_style_text;
/* Skip the hex character, and the closing STYLE_MARKER_CHAR. */
curr += 2;
/* Reset the START to after the style marker. */
start = curr;
}
else
++curr;
}
2022-10-27 18:45:45 +00:00
while (true);
return res;
}
2012-03-26 19:18:29 +00:00
static int
2022-10-27 18:45:45 +00:00
print_insn (bfd_vma pc, disassemble_info *info, int intel_syntax)
2012-03-26 19:18:29 +00:00
{
const struct dis386 *dp;
int i;
char *op_txt[MAX_OPERANDS];
int needcomma;
2022-10-27 18:45:45 +00:00
bool intel_swap_2_3;
2015-08-28 15:32:19 +00:00
int sizeflag, orig_sizeflag;
2012-03-26 19:18:29 +00:00
const char *p;
struct dis_private priv;
int prefix_length;
2022-10-27 18:45:45 +00:00
int op_count;
instr_info ins = {
.info = info,
.intel_syntax = intel_syntax >= 0
? intel_syntax
: (info->mach & bfd_mach_i386_intel_syntax) != 0,
.intel_mnemonic = !SYSV386_COMPAT,
.op_index[0 ... MAX_OPERANDS - 1] = -1,
.start_pc = pc,
.start_codep = priv.the_buffer,
.codep = priv.the_buffer,
.obufp = ins.obuf,
.last_lock_prefix = -1,
.last_repz_prefix = -1,
.last_repnz_prefix = -1,
.last_data_prefix = -1,
.last_addr_prefix = -1,
.last_rex_prefix = -1,
.last_seg_prefix = -1,
.fwait_prefix = -1,
};
char op_out[MAX_OPERANDS][100];
2012-03-26 19:18:29 +00:00
priv.orig_sizeflag = AFLAG | DFLAG;
if ((info->mach & bfd_mach_i386_i386) != 0)
2022-10-27 18:45:45 +00:00
ins.address_mode = mode_32bit;
2012-03-26 19:18:29 +00:00
else if (info->mach == bfd_mach_i386_i8086)
{
2022-10-27 18:45:45 +00:00
ins.address_mode = mode_16bit;
priv.orig_sizeflag = 0;
}
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
ins.address_mode = mode_64bit;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
for (p = info->disassembler_options; p != NULL;)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (startswith (p, "amd64"))
ins.isa64 = amd64;
else if (startswith (p, "intel64"))
ins.isa64 = intel64;
else if (startswith (p, "x86-64"))
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
ins.address_mode = mode_64bit;
priv.orig_sizeflag |= AFLAG | DFLAG;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
else if (startswith (p, "i386"))
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
ins.address_mode = mode_32bit;
priv.orig_sizeflag |= AFLAG | DFLAG;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
else if (startswith (p, "i8086"))
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
ins.address_mode = mode_16bit;
priv.orig_sizeflag &= ~(AFLAG | DFLAG);
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
else if (startswith (p, "intel"))
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
ins.intel_syntax = 1;
if (startswith (p + 5, "-mnemonic"))
ins.intel_mnemonic = true;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
else if (startswith (p, "att"))
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
ins.intel_syntax = 0;
if (startswith (p + 3, "-mnemonic"))
ins.intel_mnemonic = false;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
else if (startswith (p, "addr"))
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (ins.address_mode == mode_64bit)
2012-03-26 19:18:29 +00:00
{
if (p[4] == '3' && p[5] == '2')
priv.orig_sizeflag &= ~AFLAG;
else if (p[4] == '6' && p[5] == '4')
priv.orig_sizeflag |= AFLAG;
}
else
{
if (p[4] == '1' && p[5] == '6')
priv.orig_sizeflag &= ~AFLAG;
else if (p[4] == '3' && p[5] == '2')
priv.orig_sizeflag |= AFLAG;
}
}
2022-10-27 18:45:45 +00:00
else if (startswith (p, "data"))
2012-03-26 19:18:29 +00:00
{
if (p[4] == '1' && p[5] == '6')
priv.orig_sizeflag &= ~DFLAG;
else if (p[4] == '3' && p[5] == '2')
priv.orig_sizeflag |= DFLAG;
}
2022-10-27 18:45:45 +00:00
else if (startswith (p, "suffix"))
2012-03-26 19:18:29 +00:00
priv.orig_sizeflag |= SUFFIX_ALWAYS;
p = strchr (p, ',');
if (p != NULL)
p++;
}
2022-10-27 18:45:45 +00:00
if (ins.address_mode == mode_64bit && sizeof (bfd_vma) < 8)
2017-04-10 11:32:00 +00:00
{
2022-10-27 18:45:45 +00:00
i386_dis_printf (&ins, dis_style_text, _("64-bit address is disabled"));
2017-04-10 11:32:00 +00:00
return -1;
}
2022-10-27 18:45:45 +00:00
if (ins.intel_syntax)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
ins.open_char = '[';
ins.close_char = ']';
ins.separator_char = '+';
ins.scale_char = '*';
2012-03-26 19:18:29 +00:00
}
else
{
2022-10-27 18:45:45 +00:00
ins.open_char = '(';
ins.close_char = ')';
ins.separator_char = ',';
ins.scale_char = ',';
2012-03-26 19:18:29 +00:00
}
/* The output looks better if we put 7 bytes on a line, since that
2022-10-27 18:45:45 +00:00
puts most long word instructions on a single line. */
info->bytes_per_line = 7;
2012-03-26 19:18:29 +00:00
info->private_data = &priv;
priv.max_fetched = priv.the_buffer;
priv.insn_start = pc;
for (i = 0; i < MAX_OPERANDS; ++i)
{
op_out[i][0] = 0;
2022-10-27 18:45:45 +00:00
ins.op_out[i] = op_out[i];
2012-03-26 19:18:29 +00:00
}
2015-08-28 15:32:19 +00:00
if (OPCODES_SIGSETJMP (priv.bailout) != 0)
2012-03-26 19:18:29 +00:00
{
/* Getting here means we tried for data but didn't get it. That
means we have an incomplete instruction of some sort. Just
print the first byte as a prefix or a .byte pseudo-op. */
2022-10-27 18:45:45 +00:00
if (ins.codep > priv.the_buffer)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
const char *name = NULL;
if (ins.prefixes || ins.fwait_prefix >= 0 || (ins.rex & REX_OPCODE))
name = prefix_name (&ins, priv.the_buffer[0], priv.orig_sizeflag);
2012-03-26 19:18:29 +00:00
if (name != NULL)
2022-10-27 18:45:45 +00:00
i386_dis_printf (&ins, dis_style_mnemonic, "%s", name);
2012-03-26 19:18:29 +00:00
else
{
/* Just print the first byte as a .byte instruction. */
2022-10-27 18:45:45 +00:00
i386_dis_printf (&ins, dis_style_assembler_directive,
".byte ");
i386_dis_printf (&ins, dis_style_immediate, "0x%x",
(unsigned int) priv.the_buffer[0]);
2012-03-26 19:18:29 +00:00
}
return 1;
}
return -1;
}
sizeflag = priv.orig_sizeflag;
2022-10-27 18:45:45 +00:00
if (!ckprefix (&ins) || ins.rex_used)
{
/* Too many prefixes or unused REX prefixes. */
for (i = 0;
2022-10-27 18:45:45 +00:00
i < (int) ARRAY_SIZE (ins.all_prefixes) && ins.all_prefixes[i];
i++)
2022-10-27 18:45:45 +00:00
i386_dis_printf (&ins, dis_style_mnemonic, "%s%s",
(i == 0 ? "" : " "),
prefix_name (&ins, ins.all_prefixes[i], sizeflag));
return i;
}
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
ins.insn_codep = ins.codep;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
FETCH_DATA (info, ins.codep + 1);
ins.two_source_ops = (*ins.codep == 0x62) || (*ins.codep == 0xc8);
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
if (((ins.prefixes & PREFIX_FWAIT)
&& ((*ins.codep < 0xd8) || (*ins.codep > 0xdf))))
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
/* Handle ins.prefixes before fwait. */
for (i = 0; i < ins.fwait_prefix && ins.all_prefixes[i];
2015-08-28 15:32:19 +00:00
i++)
2022-10-27 18:45:45 +00:00
i386_dis_printf (&ins, dis_style_mnemonic, "%s ",
prefix_name (&ins, ins.all_prefixes[i], sizeflag));
i386_dis_printf (&ins, dis_style_mnemonic, "fwait");
2015-08-28 15:32:19 +00:00
return i + 1;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
if (*ins.codep == 0x0f)
2012-03-26 19:18:29 +00:00
{
unsigned char threebyte;
2017-04-10 11:32:00 +00:00
2022-10-27 18:45:45 +00:00
ins.codep++;
FETCH_DATA (info, ins.codep + 1);
threebyte = *ins.codep;
2012-03-26 19:18:29 +00:00
dp = &dis386_twobyte[threebyte];
2022-10-27 18:45:45 +00:00
ins.need_modrm = twobyte_has_modrm[threebyte];
ins.codep++;
2012-03-26 19:18:29 +00:00
}
else
{
2022-10-27 18:45:45 +00:00
dp = &dis386[*ins.codep];
ins.need_modrm = onebyte_has_modrm[*ins.codep];
ins.codep++;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
/* Save sizeflag for printing the extra ins.prefixes later before updating
2015-08-28 15:32:19 +00:00
it for mnemonic and operand processing. The prefix names depend
only on the address mode. */
orig_sizeflag = sizeflag;
2022-10-27 18:45:45 +00:00
if (ins.prefixes & PREFIX_ADDR)
2015-08-28 15:32:19 +00:00
sizeflag ^= AFLAG;
2022-10-27 18:45:45 +00:00
if ((ins.prefixes & PREFIX_DATA))
2015-08-28 15:32:19 +00:00
sizeflag ^= DFLAG;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
ins.end_codep = ins.codep;
if (ins.need_modrm)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
FETCH_DATA (info, ins.codep + 1);
ins.modrm.mod = (*ins.codep >> 6) & 3;
ins.modrm.reg = (*ins.codep >> 3) & 7;
ins.modrm.rm = *ins.codep & 7;
2012-03-26 19:18:29 +00:00
}
if (dp->name == NULL && dp->op[0].bytemode == FLOATCODE)
{
2022-10-27 18:45:45 +00:00
get_sib (&ins, sizeflag);
dofloat (&ins, sizeflag);
2012-03-26 19:18:29 +00:00
}
else
{
2022-10-27 18:45:45 +00:00
dp = get_valid_dis386 (dp, &ins);
if (dp != NULL && putop (&ins, dp->name, sizeflag) == 0)
{
2022-10-27 18:45:45 +00:00
get_sib (&ins, sizeflag);
2012-03-26 19:18:29 +00:00
for (i = 0; i < MAX_OPERANDS; ++i)
{
2022-10-27 18:45:45 +00:00
ins.obufp = ins.op_out[i];
ins.op_ad = MAX_OPERANDS - 1 - i;
2012-03-26 19:18:29 +00:00
if (dp->op[i].rtn)
2022-10-27 18:45:45 +00:00
(*dp->op[i].rtn) (&ins, dp->op[i].bytemode, sizeflag);
/* For EVEX instruction after the last operand masking
should be printed. */
2022-10-27 18:45:45 +00:00
if (i == 0 && ins.vex.evex)
{
/* Don't print {%k0}. */
2022-10-27 18:45:45 +00:00
if (ins.vex.mask_register_specifier)
{
2022-10-27 18:45:45 +00:00
const char *reg_name
= att_names_mask[ins.vex.mask_register_specifier];
oappend (&ins, "{");
oappend_register (&ins, reg_name);
oappend (&ins, "}");
}
2022-10-27 18:45:45 +00:00
if (ins.vex.zeroing)
oappend (&ins, "{z}");
/* S/G insns require a mask and don't allow
zeroing-masking. */
if ((dp->op[0].bytemode == vex_vsib_d_w_dq_mode
|| dp->op[0].bytemode == vex_vsib_q_w_dq_mode)
&& (ins.vex.mask_register_specifier == 0
|| ins.vex.zeroing))
oappend (&ins, "/(bad)");
}
}
/* Check whether rounding control was enabled for an insn not
supporting it. */
if (ins.modrm.mod == 3 && ins.vex.b
&& !(ins.evex_used & EVEX_b_used))
{
for (i = 0; i < MAX_OPERANDS; ++i)
{
ins.obufp = ins.op_out[i];
if (*ins.obufp)
continue;
oappend (&ins, names_rounding[ins.vex.ll]);
oappend (&ins, "bad}");
break;
}
2012-03-26 19:18:29 +00:00
}
}
}
2022-10-27 18:45:45 +00:00
/* Clear instruction information. */
info->insn_info_valid = 0;
info->branch_delay_insns = 0;
info->data_size = 0;
info->insn_type = dis_noninsn;
info->target = 0;
info->target2 = 0;
/* Reset jump operation indicator. */
ins.op_is_jump = false;
{
int jump_detection = 0;
/* Extract flags. */
for (i = 0; i < MAX_OPERANDS; ++i)
{
if ((dp->op[i].rtn == OP_J)
|| (dp->op[i].rtn == OP_indirE))
jump_detection |= 1;
else if ((dp->op[i].rtn == BND_Fixup)
|| (!dp->op[i].rtn && !dp->op[i].bytemode))
jump_detection |= 2;
else if ((dp->op[i].bytemode == cond_jump_mode)
|| (dp->op[i].bytemode == loop_jcxz_mode))
jump_detection |= 4;
}
/* Determine if this is a jump or branch. */
if ((jump_detection & 0x3) == 0x3)
{
ins.op_is_jump = true;
if (jump_detection & 0x4)
info->insn_type = dis_condbranch;
else
info->insn_type = (dp->name && !strncmp (dp->name, "call", 4))
? dis_jsr : dis_branch;
}
}
/* If VEX.vvvv and EVEX.vvvv are unused, they must be all 1s, which
are all 0s in inverted form. */
if (ins.need_vex && ins.vex.register_specifier != 0)
{
i386_dis_printf (&ins, dis_style_text, "(bad)");
return ins.end_codep - priv.the_buffer;
}
/* If EVEX.z is set, there must be an actual mask register in use. */
if (ins.vex.zeroing && ins.vex.mask_register_specifier == 0)
{
i386_dis_printf (&ins, dis_style_text, "(bad)");
return ins.end_codep - priv.the_buffer;
}
switch (dp->prefix_requirement)
{
case PREFIX_DATA:
/* If only the data prefix is marked as mandatory, its absence renders
the encoding invalid. Most other PREFIX_OPCODE rules still apply. */
if (ins.need_vex ? !ins.vex.prefix : !(ins.prefixes & PREFIX_DATA))
{
i386_dis_printf (&ins, dis_style_text, "(bad)");
return ins.end_codep - priv.the_buffer;
}
ins.used_prefixes |= PREFIX_DATA;
/* Fall through. */
case PREFIX_OPCODE:
/* If the mandatory PREFIX_REPZ/PREFIX_REPNZ/PREFIX_DATA prefix is
unused, opcode is invalid. Since the PREFIX_DATA prefix may be
used by putop and MMX/SSE operand and may be overridden by the
PREFIX_REPZ/PREFIX_REPNZ fix, we check the PREFIX_DATA prefix
separately. */
if (((ins.need_vex
? ins.vex.prefix == REPE_PREFIX_OPCODE
|| ins.vex.prefix == REPNE_PREFIX_OPCODE
: (ins.prefixes
& (PREFIX_REPZ | PREFIX_REPNZ)) != 0)
&& (ins.used_prefixes
& (PREFIX_REPZ | PREFIX_REPNZ)) == 0)
|| (((ins.need_vex
? ins.vex.prefix == DATA_PREFIX_OPCODE
: ((ins.prefixes
& (PREFIX_REPZ | PREFIX_REPNZ | PREFIX_DATA))
== PREFIX_DATA))
&& (ins.used_prefixes & PREFIX_DATA) == 0))
|| (ins.vex.evex && dp->prefix_requirement != PREFIX_DATA
&& !ins.vex.w != !(ins.used_prefixes & PREFIX_DATA)))
{
i386_dis_printf (&ins, dis_style_text, "(bad)");
return ins.end_codep - priv.the_buffer;
}
break;
case PREFIX_IGNORED:
/* Zap data size and rep prefixes from used_prefixes and reinstate their
origins in all_prefixes. */
ins.used_prefixes &= ~PREFIX_OPCODE;
if (ins.last_data_prefix >= 0)
ins.all_prefixes[ins.last_data_prefix] = 0x66;
if (ins.last_repz_prefix >= 0)
ins.all_prefixes[ins.last_repz_prefix] = 0xf3;
if (ins.last_repnz_prefix >= 0)
ins.all_prefixes[ins.last_repnz_prefix] = 0xf2;
break;
}
/* Check if the REX prefix is used. */
2022-10-27 18:45:45 +00:00
if ((ins.rex ^ ins.rex_used) == 0
&& !ins.need_vex && ins.last_rex_prefix >= 0)
ins.all_prefixes[ins.last_rex_prefix] = 0;
/* Check if the SEG prefix is used. */
2022-10-27 18:45:45 +00:00
if ((ins.prefixes & (PREFIX_CS | PREFIX_SS | PREFIX_DS | PREFIX_ES
| PREFIX_FS | PREFIX_GS)) != 0
&& (ins.used_prefixes & ins.active_seg_prefix) != 0)
ins.all_prefixes[ins.last_seg_prefix] = 0;
/* Check if the ADDR prefix is used. */
2022-10-27 18:45:45 +00:00
if ((ins.prefixes & PREFIX_ADDR) != 0
&& (ins.used_prefixes & PREFIX_ADDR) != 0)
ins.all_prefixes[ins.last_addr_prefix] = 0;
/* Check if the DATA prefix is used. */
2022-10-27 18:45:45 +00:00
if ((ins.prefixes & PREFIX_DATA) != 0
&& (ins.used_prefixes & PREFIX_DATA) != 0
&& !ins.need_vex)
ins.all_prefixes[ins.last_data_prefix] = 0;
2022-10-27 18:45:45 +00:00
/* Print the extra ins.prefixes. */
prefix_length = 0;
2022-10-27 18:45:45 +00:00
for (i = 0; i < (int) ARRAY_SIZE (ins.all_prefixes); i++)
if (ins.all_prefixes[i])
{
const char *name;
2022-10-27 18:45:45 +00:00
name = prefix_name (&ins, ins.all_prefixes[i], orig_sizeflag);
if (name == NULL)
abort ();
prefix_length += strlen (name) + 1;
2022-10-27 18:45:45 +00:00
i386_dis_printf (&ins, dis_style_mnemonic, "%s ", name);
}
2022-10-27 18:45:45 +00:00
/* Check maximum code length. */
if ((ins.codep - ins.start_codep) > MAX_CODE_LENGTH)
{
2022-10-27 18:45:45 +00:00
i386_dis_printf (&ins, dis_style_text, "(bad)");
return MAX_CODE_LENGTH;
}
2022-10-27 18:45:45 +00:00
/* Calculate the number of operands this instruction has. */
op_count = 0;
for (i = 0; i < MAX_OPERANDS; ++i)
if (*ins.op_out[i] != '\0')
++op_count;
/* Calculate the number of spaces to print after the mnemonic. */
ins.obufp = ins.mnemonicendp;
if (op_count > 0)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
i = strlen (ins.obuf) + prefix_length;
if (i < 7)
i = 7 - i;
else
i = 1;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
else
i = 0;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
/* Print the instruction mnemonic along with any trailing whitespace. */
i386_dis_printf (&ins, dis_style_mnemonic, "%s%*s", ins.obuf, i, "");
2012-03-26 19:18:29 +00:00
/* The enter and bound instructions are printed with operands in the same
order as the intel book; everything else is printed in reverse order. */
2022-10-27 18:45:45 +00:00
intel_swap_2_3 = false;
if (ins.intel_syntax || ins.two_source_ops)
2012-03-26 19:18:29 +00:00
{
for (i = 0; i < MAX_OPERANDS; ++i)
2022-10-27 18:45:45 +00:00
op_txt[i] = ins.op_out[i];
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
if (ins.intel_syntax && dp && dp->op[2].rtn == OP_Rounding
2017-04-10 11:32:00 +00:00
&& dp->op[3].rtn == OP_E && dp->op[4].rtn == NULL)
{
2022-10-27 18:45:45 +00:00
op_txt[2] = ins.op_out[3];
op_txt[3] = ins.op_out[2];
intel_swap_2_3 = true;
2017-04-10 11:32:00 +00:00
}
2012-03-26 19:18:29 +00:00
for (i = 0; i < (MAX_OPERANDS >> 1); ++i)
{
2022-10-27 18:45:45 +00:00
bool riprel;
ins.op_ad = ins.op_index[i];
ins.op_index[i] = ins.op_index[MAX_OPERANDS - 1 - i];
ins.op_index[MAX_OPERANDS - 1 - i] = ins.op_ad;
riprel = ins.op_riprel[i];
ins.op_riprel[i] = ins.op_riprel[MAX_OPERANDS - 1 - i];
ins.op_riprel[MAX_OPERANDS - 1 - i] = riprel;
2012-03-26 19:18:29 +00:00
}
}
else
{
for (i = 0; i < MAX_OPERANDS; ++i)
2022-10-27 18:45:45 +00:00
op_txt[MAX_OPERANDS - 1 - i] = ins.op_out[i];
2012-03-26 19:18:29 +00:00
}
needcomma = 0;
for (i = 0; i < MAX_OPERANDS; ++i)
if (*op_txt[i])
{
2022-10-27 18:45:45 +00:00
/* In Intel syntax embedded rounding / SAE are not separate operands.
Instead they're attached to the prior register operand. Simply
suppress emission of the comma to achieve that effect. */
switch (i & -(ins.intel_syntax && dp))
{
case 2:
if (dp->op[2].rtn == OP_Rounding && !intel_swap_2_3)
needcomma = 0;
break;
case 3:
if (dp->op[3].rtn == OP_Rounding || intel_swap_2_3)
needcomma = 0;
break;
}
2012-03-26 19:18:29 +00:00
if (needcomma)
2022-10-27 18:45:45 +00:00
i386_dis_printf (&ins, dis_style_text, ",");
if (ins.op_index[i] != -1 && !ins.op_riprel[i])
{
bfd_vma target = (bfd_vma) ins.op_address[ins.op_index[i]];
if (ins.op_is_jump)
{
info->insn_info_valid = 1;
info->branch_delay_insns = 0;
info->data_size = 0;
info->target = target;
info->target2 = 0;
}
(*info->print_address_func) (target, info);
}
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
i386_dis_printf (&ins, dis_style_text, "%s", op_txt[i]);
2012-03-26 19:18:29 +00:00
needcomma = 1;
}
for (i = 0; i < MAX_OPERANDS; i++)
2022-10-27 18:45:45 +00:00
if (ins.op_index[i] != -1 && ins.op_riprel[i])
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
i386_dis_printf (&ins, dis_style_comment_start, " # ");
(*info->print_address_func)
((bfd_vma)(ins.start_pc + (ins.codep - ins.start_codep)
+ ins.op_address[ins.op_index[i]]),
info);
2012-03-26 19:18:29 +00:00
break;
}
2022-10-27 18:45:45 +00:00
return ins.codep - priv.the_buffer;
}
/* Here for backwards compatibility. When gdb stops using
print_insn_i386_att and print_insn_i386_intel these functions can
disappear, and print_insn_i386 be merged into print_insn. */
int
print_insn_i386_att (bfd_vma pc, disassemble_info *info)
{
return print_insn (pc, info, 0);
}
int
print_insn_i386_intel (bfd_vma pc, disassemble_info *info)
{
return print_insn (pc, info, 1);
}
int
print_insn_i386 (bfd_vma pc, disassemble_info *info)
{
return print_insn (pc, info, -1);
2012-03-26 19:18:29 +00:00
}
static const char *float_mem[] = {
/* d8 */
"fadd{s|}",
"fmul{s|}",
"fcom{s|}",
"fcomp{s|}",
"fsub{s|}",
"fsubr{s|}",
"fdiv{s|}",
"fdivr{s|}",
/* d9 */
"fld{s|}",
"(bad)",
"fst{s|}",
"fstp{s|}",
2022-10-27 18:45:45 +00:00
"fldenv{C|C}",
2012-03-26 19:18:29 +00:00
"fldcw",
2022-10-27 18:45:45 +00:00
"fNstenv{C|C}",
2012-03-26 19:18:29 +00:00
"fNstcw",
/* da */
"fiadd{l|}",
"fimul{l|}",
"ficom{l|}",
"ficomp{l|}",
"fisub{l|}",
"fisubr{l|}",
"fidiv{l|}",
"fidivr{l|}",
/* db */
"fild{l|}",
"fisttp{l|}",
"fist{l|}",
"fistp{l|}",
"(bad)",
2022-10-27 18:45:45 +00:00
"fld{t|}",
2012-03-26 19:18:29 +00:00
"(bad)",
2022-10-27 18:45:45 +00:00
"fstp{t|}",
2012-03-26 19:18:29 +00:00
/* dc */
"fadd{l|}",
"fmul{l|}",
"fcom{l|}",
"fcomp{l|}",
"fsub{l|}",
"fsubr{l|}",
"fdiv{l|}",
"fdivr{l|}",
/* dd */
"fld{l|}",
"fisttp{ll|}",
"fst{l||}",
"fstp{l|}",
2022-10-27 18:45:45 +00:00
"frstor{C|C}",
2012-03-26 19:18:29 +00:00
"(bad)",
2022-10-27 18:45:45 +00:00
"fNsave{C|C}",
2012-03-26 19:18:29 +00:00
"fNstsw",
/* de */
2018-12-28 15:25:28 +00:00
"fiadd{s|}",
"fimul{s|}",
"ficom{s|}",
"ficomp{s|}",
"fisub{s|}",
"fisubr{s|}",
"fidiv{s|}",
"fidivr{s|}",
2012-03-26 19:18:29 +00:00
/* df */
2018-12-28 15:25:28 +00:00
"fild{s|}",
"fisttp{s|}",
"fist{s|}",
"fistp{s|}",
2012-03-26 19:18:29 +00:00
"fbld",
"fild{ll|}",
"fbstp",
"fistp{ll|}",
};
static const unsigned char float_mem_mode[] = {
/* d8 */
d_mode,
d_mode,
d_mode,
d_mode,
d_mode,
d_mode,
d_mode,
d_mode,
/* d9 */
d_mode,
0,
d_mode,
d_mode,
0,
w_mode,
0,
w_mode,
/* da */
d_mode,
d_mode,
d_mode,
d_mode,
d_mode,
d_mode,
d_mode,
d_mode,
/* db */
d_mode,
d_mode,
d_mode,
d_mode,
0,
t_mode,
0,
t_mode,
/* dc */
q_mode,
q_mode,
q_mode,
q_mode,
q_mode,
q_mode,
q_mode,
q_mode,
/* dd */
q_mode,
q_mode,
q_mode,
q_mode,
0,
0,
0,
w_mode,
/* de */
w_mode,
w_mode,
w_mode,
w_mode,
w_mode,
w_mode,
w_mode,
w_mode,
/* df */
w_mode,
w_mode,
w_mode,
w_mode,
t_mode,
q_mode,
t_mode,
q_mode
};
#define ST { OP_ST, 0 }
#define STi { OP_STi, 0 }
2017-04-10 11:32:00 +00:00
#define FGRPd9_2 NULL, { { NULL, 1 } }, 0
#define FGRPd9_4 NULL, { { NULL, 2 } }, 0
#define FGRPd9_5 NULL, { { NULL, 3 } }, 0
#define FGRPd9_6 NULL, { { NULL, 4 } }, 0
#define FGRPd9_7 NULL, { { NULL, 5 } }, 0
#define FGRPda_5 NULL, { { NULL, 6 } }, 0
#define FGRPdb_4 NULL, { { NULL, 7 } }, 0
#define FGRPde_3 NULL, { { NULL, 8 } }, 0
#define FGRPdf_4 NULL, { { NULL, 9 } }, 0
2012-03-26 19:18:29 +00:00
static const struct dis386 float_reg[][8] = {
/* d8 */
{
2017-04-10 11:32:00 +00:00
{ "fadd", { ST, STi }, 0 },
{ "fmul", { ST, STi }, 0 },
{ "fcom", { STi }, 0 },
{ "fcomp", { STi }, 0 },
{ "fsub", { ST, STi }, 0 },
{ "fsubr", { ST, STi }, 0 },
{ "fdiv", { ST, STi }, 0 },
{ "fdivr", { ST, STi }, 0 },
2012-03-26 19:18:29 +00:00
},
/* d9 */
{
2017-04-10 11:32:00 +00:00
{ "fld", { STi }, 0 },
{ "fxch", { STi }, 0 },
2012-03-26 19:18:29 +00:00
{ FGRPd9_2 },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
{ FGRPd9_4 },
{ FGRPd9_5 },
{ FGRPd9_6 },
{ FGRPd9_7 },
},
/* da */
{
2017-04-10 11:32:00 +00:00
{ "fcmovb", { ST, STi }, 0 },
{ "fcmove", { ST, STi }, 0 },
{ "fcmovbe",{ ST, STi }, 0 },
{ "fcmovu", { ST, STi }, 0 },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
{ FGRPda_5 },
{ Bad_Opcode },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
},
/* db */
{
2017-04-10 11:32:00 +00:00
{ "fcmovnb",{ ST, STi }, 0 },
{ "fcmovne",{ ST, STi }, 0 },
{ "fcmovnbe",{ ST, STi }, 0 },
{ "fcmovnu",{ ST, STi }, 0 },
2012-03-26 19:18:29 +00:00
{ FGRPdb_4 },
2017-04-10 11:32:00 +00:00
{ "fucomi", { ST, STi }, 0 },
{ "fcomi", { ST, STi }, 0 },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
},
/* dc */
{
2017-04-10 11:32:00 +00:00
{ "fadd", { STi, ST }, 0 },
{ "fmul", { STi, ST }, 0 },
{ Bad_Opcode },
{ Bad_Opcode },
2018-12-28 15:25:28 +00:00
{ "fsub{!M|r}", { STi, ST }, 0 },
{ "fsub{M|}", { STi, ST }, 0 },
{ "fdiv{!M|r}", { STi, ST }, 0 },
{ "fdiv{M|}", { STi, ST }, 0 },
2012-03-26 19:18:29 +00:00
},
/* dd */
{
2017-04-10 11:32:00 +00:00
{ "ffree", { STi }, 0 },
{ Bad_Opcode },
2017-04-10 11:32:00 +00:00
{ "fst", { STi }, 0 },
{ "fstp", { STi }, 0 },
{ "fucom", { STi }, 0 },
{ "fucomp", { STi }, 0 },
{ Bad_Opcode },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
},
/* de */
{
2017-04-10 11:32:00 +00:00
{ "faddp", { STi, ST }, 0 },
{ "fmulp", { STi, ST }, 0 },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
{ FGRPde_3 },
2018-12-28 15:25:28 +00:00
{ "fsub{!M|r}p", { STi, ST }, 0 },
{ "fsub{M|}p", { STi, ST }, 0 },
{ "fdiv{!M|r}p", { STi, ST }, 0 },
{ "fdiv{M|}p", { STi, ST }, 0 },
2012-03-26 19:18:29 +00:00
},
/* df */
{
2017-04-10 11:32:00 +00:00
{ "ffreep", { STi }, 0 },
{ Bad_Opcode },
{ Bad_Opcode },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
{ FGRPdf_4 },
2017-04-10 11:32:00 +00:00
{ "fucomip", { ST, STi }, 0 },
{ "fcomip", { ST, STi }, 0 },
{ Bad_Opcode },
2012-03-26 19:18:29 +00:00
},
};
2022-10-27 18:45:45 +00:00
static const char *const fgrps[][8] = {
2017-04-10 11:32:00 +00:00
/* Bad opcode 0 */
{
"(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
},
/* d9_2 1 */
2012-03-26 19:18:29 +00:00
{
"fnop","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
},
2017-04-10 11:32:00 +00:00
/* d9_4 2 */
2012-03-26 19:18:29 +00:00
{
"fchs","fabs","(bad)","(bad)","ftst","fxam","(bad)","(bad)",
},
2017-04-10 11:32:00 +00:00
/* d9_5 3 */
2012-03-26 19:18:29 +00:00
{
"fld1","fldl2t","fldl2e","fldpi","fldlg2","fldln2","fldz","(bad)",
},
2017-04-10 11:32:00 +00:00
/* d9_6 4 */
2012-03-26 19:18:29 +00:00
{
"f2xm1","fyl2x","fptan","fpatan","fxtract","fprem1","fdecstp","fincstp",
},
2017-04-10 11:32:00 +00:00
/* d9_7 5 */
2012-03-26 19:18:29 +00:00
{
"fprem","fyl2xp1","fsqrt","fsincos","frndint","fscale","fsin","fcos",
},
2017-04-10 11:32:00 +00:00
/* da_5 6 */
2012-03-26 19:18:29 +00:00
{
"(bad)","fucompp","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
},
2017-04-10 11:32:00 +00:00
/* db_4 7 */
2012-03-26 19:18:29 +00:00
{
"fNeni(8087 only)","fNdisi(8087 only)","fNclex","fNinit",
"fNsetpm(287 only)","frstpm(287 only)","(bad)","(bad)",
},
2017-04-10 11:32:00 +00:00
/* de_3 8 */
2012-03-26 19:18:29 +00:00
{
"(bad)","fcompp","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
},
2017-04-10 11:32:00 +00:00
/* df_4 9 */
2012-03-26 19:18:29 +00:00
{
"fNstsw","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
},
};
static void
2022-10-27 18:45:45 +00:00
swap_operand (instr_info *ins)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
ins->mnemonicendp[0] = '.';
ins->mnemonicendp[1] = 's';
ins->mnemonicendp[2] = '\0';
ins->mnemonicendp += 2;
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
OP_Skip_MODRM (instr_info *ins, int bytemode ATTRIBUTE_UNUSED,
2012-03-26 19:18:29 +00:00
int sizeflag ATTRIBUTE_UNUSED)
{
/* Skip mod/rm byte. */
MODRM_CHECK;
2022-10-27 18:45:45 +00:00
ins->codep++;
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
dofloat (instr_info *ins, int sizeflag)
2012-03-26 19:18:29 +00:00
{
const struct dis386 *dp;
unsigned char floatop;
2022-10-27 18:45:45 +00:00
floatop = ins->codep[-1];
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod != 3)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
int fp_indx = (floatop - 0xd8) * 8 + ins->modrm.reg;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
putop (ins, float_mem[fp_indx], sizeflag);
ins->obufp = ins->op_out[0];
ins->op_ad = 2;
OP_E (ins, float_mem_mode[fp_indx], sizeflag);
2012-03-26 19:18:29 +00:00
return;
}
/* Skip mod/rm byte. */
MODRM_CHECK;
2022-10-27 18:45:45 +00:00
ins->codep++;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
dp = &float_reg[floatop - 0xd8][ins->modrm.reg];
2012-03-26 19:18:29 +00:00
if (dp->name == NULL)
{
2022-10-27 18:45:45 +00:00
putop (ins, fgrps[dp->op[0].bytemode][ins->modrm.rm], sizeflag);
2012-03-26 19:18:29 +00:00
/* Instruction fnstsw is only one with strange arg. */
2022-10-27 18:45:45 +00:00
if (floatop == 0xdf && ins->codep[-1] == 0xe0)
strcpy (ins->op_out[0], att_names16[0] + ins->intel_syntax);
2012-03-26 19:18:29 +00:00
}
else
{
2022-10-27 18:45:45 +00:00
putop (ins, dp->name, sizeflag);
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
ins->obufp = ins->op_out[0];
ins->op_ad = 2;
2012-03-26 19:18:29 +00:00
if (dp->op[0].rtn)
2022-10-27 18:45:45 +00:00
(*dp->op[0].rtn) (ins, dp->op[0].bytemode, sizeflag);
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
ins->obufp = ins->op_out[1];
ins->op_ad = 1;
2012-03-26 19:18:29 +00:00
if (dp->op[1].rtn)
2022-10-27 18:45:45 +00:00
(*dp->op[1].rtn) (ins, dp->op[1].bytemode, sizeflag);
2012-03-26 19:18:29 +00:00
}
}
static void
2022-10-27 18:45:45 +00:00
OP_ST (instr_info *ins, int bytemode ATTRIBUTE_UNUSED,
int sizeflag ATTRIBUTE_UNUSED)
{
2022-10-27 18:45:45 +00:00
oappend_register (ins, "%st");
}
2012-03-26 19:18:29 +00:00
static void
2022-10-27 18:45:45 +00:00
OP_STi (instr_info *ins, int bytemode ATTRIBUTE_UNUSED,
int sizeflag ATTRIBUTE_UNUSED)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
char scratch[8];
int res = snprintf (scratch, ARRAY_SIZE (scratch), "%%st(%d)", ins->modrm.rm);
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
if (res < 0 || (size_t) res >= ARRAY_SIZE (scratch))
abort ();
oappend_register (ins, scratch);
2012-03-26 19:18:29 +00:00
}
/* Capital letters in template are macros. */
static int
2022-10-27 18:45:45 +00:00
putop (instr_info *ins, const char *in_template, int sizeflag)
2012-03-26 19:18:29 +00:00
{
const char *p;
int alt = 0;
int cond = 1;
2022-10-27 18:45:45 +00:00
unsigned int l = 0, len = 0;
2012-03-26 19:18:29 +00:00
char last[4];
for (p = in_template; *p; p++)
{
2022-10-27 18:45:45 +00:00
if (len > l)
{
if (l >= sizeof (last) || !ISUPPER (*p))
abort ();
last[l++] = *p;
continue;
}
2012-03-26 19:18:29 +00:00
switch (*p)
{
default:
2022-10-27 18:45:45 +00:00
*ins->obufp++ = *p;
2012-03-26 19:18:29 +00:00
break;
case '%':
len++;
break;
case '!':
cond = 0;
break;
case '{':
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax)
2012-03-26 19:18:29 +00:00
{
while (*++p != '|')
if (*p == '}' || *p == '\0')
abort ();
2022-10-27 18:45:45 +00:00
alt = 1;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
break;
2012-03-26 19:18:29 +00:00
case '|':
while (*++p != '}')
{
if (*p == '\0')
abort ();
}
break;
case '}':
2022-10-27 18:45:45 +00:00
alt = 0;
2012-03-26 19:18:29 +00:00
break;
case 'A':
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax)
2012-03-26 19:18:29 +00:00
break;
2022-10-27 18:45:45 +00:00
if ((ins->need_modrm && ins->modrm.mod != 3)
|| (sizeflag & SUFFIX_ALWAYS))
*ins->obufp++ = 'b';
2012-03-26 19:18:29 +00:00
break;
case 'B':
2022-10-27 18:45:45 +00:00
if (l == 0)
{
2022-10-27 18:45:45 +00:00
case_B:
if (ins->intel_syntax)
break;
if (sizeflag & SUFFIX_ALWAYS)
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'b';
}
2022-10-27 18:45:45 +00:00
else if (l == 1 && last[0] == 'L')
{
2022-10-27 18:45:45 +00:00
if (ins->address_mode == mode_64bit
&& !(ins->prefixes & PREFIX_ADDR))
{
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'a';
*ins->obufp++ = 'b';
*ins->obufp++ = 's';
}
goto case_B;
}
2022-10-27 18:45:45 +00:00
else
abort ();
2012-03-26 19:18:29 +00:00
break;
case 'C':
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax && !alt)
2012-03-26 19:18:29 +00:00
break;
2022-10-27 18:45:45 +00:00
if ((ins->prefixes & PREFIX_DATA) || (sizeflag & SUFFIX_ALWAYS))
2012-03-26 19:18:29 +00:00
{
if (sizeflag & DFLAG)
2022-10-27 18:45:45 +00:00
*ins->obufp++ = ins->intel_syntax ? 'd' : 'l';
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
*ins->obufp++ = ins->intel_syntax ? 'w' : 's';
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
2012-03-26 19:18:29 +00:00
}
break;
case 'D':
2022-10-27 18:45:45 +00:00
if (l == 1)
{
switch (last[0])
{
case 'X':
if (!ins->vex.evex || ins->vex.w)
*ins->obufp++ = 'd';
else
oappend (ins, "{bad}");
break;
default:
abort ();
}
break;
}
if (l)
abort ();
if (ins->intel_syntax || !(sizeflag & SUFFIX_ALWAYS))
2012-03-26 19:18:29 +00:00
break;
USED_REX (REX_W);
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod == 3)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_W)
*ins->obufp++ = 'q';
2012-03-26 19:18:29 +00:00
else
{
if (sizeflag & DFLAG)
2022-10-27 18:45:45 +00:00
*ins->obufp++ = ins->intel_syntax ? 'd' : 'l';
else
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'w';
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
}
2012-03-26 19:18:29 +00:00
}
else
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'w';
2012-03-26 19:18:29 +00:00
break;
case 'E': /* For jcxz/jecxz */
2022-10-27 18:45:45 +00:00
if (ins->address_mode == mode_64bit)
2012-03-26 19:18:29 +00:00
{
if (sizeflag & AFLAG)
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'r';
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'e';
2012-03-26 19:18:29 +00:00
}
else
if (sizeflag & AFLAG)
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'e';
ins->used_prefixes |= (ins->prefixes & PREFIX_ADDR);
2012-03-26 19:18:29 +00:00
break;
case 'F':
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax)
2012-03-26 19:18:29 +00:00
break;
2022-10-27 18:45:45 +00:00
if ((ins->prefixes & PREFIX_ADDR) || (sizeflag & SUFFIX_ALWAYS))
2012-03-26 19:18:29 +00:00
{
if (sizeflag & AFLAG)
2022-10-27 18:45:45 +00:00
*ins->obufp++ = ins->address_mode == mode_64bit ? 'q' : 'l';
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
*ins->obufp++ = ins->address_mode == mode_64bit ? 'l' : 'w';
ins->used_prefixes |= (ins->prefixes & PREFIX_ADDR);
2012-03-26 19:18:29 +00:00
}
break;
case 'G':
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax || (ins->obufp[-1] != 's'
&& !(sizeflag & SUFFIX_ALWAYS)))
2012-03-26 19:18:29 +00:00
break;
2022-10-27 18:45:45 +00:00
if ((ins->rex & REX_W) || (sizeflag & DFLAG))
*ins->obufp++ = 'l';
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'w';
if (!(ins->rex & REX_W))
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
2012-03-26 19:18:29 +00:00
break;
2022-10-27 18:45:45 +00:00
case 'H':
if (l == 0)
{
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax)
break;
if ((ins->prefixes & (PREFIX_CS | PREFIX_DS)) == PREFIX_CS
|| (ins->prefixes & (PREFIX_CS | PREFIX_DS)) == PREFIX_DS)
{
ins->used_prefixes |= ins->prefixes & (PREFIX_CS | PREFIX_DS);
*ins->obufp++ = ',';
*ins->obufp++ = 'p';
/* Set active_seg_prefix even if not set in 64-bit mode
because here it is a valid branch hint. */
if (ins->prefixes & PREFIX_DS)
{
ins->active_seg_prefix = PREFIX_DS;
*ins->obufp++ = 't';
}
else
{
ins->active_seg_prefix = PREFIX_CS;
*ins->obufp++ = 'n';
}
}
}
2022-10-27 18:45:45 +00:00
else if (l == 1 && last[0] == 'X')
{
2022-10-27 18:45:45 +00:00
if (!ins->vex.w)
*ins->obufp++ = 'h';
else
oappend (ins, "{bad}");
}
2022-10-27 18:45:45 +00:00
else
abort ();
break;
case 'K':
USED_REX (REX_W);
if (ins->rex & REX_W)
*ins->obufp++ = 'q';
else
*ins->obufp++ = 'd';
break;
2022-10-27 18:45:45 +00:00
case 'L':
abort ();
2012-03-26 19:18:29 +00:00
case 'M':
2022-10-27 18:45:45 +00:00
if (ins->intel_mnemonic != cond)
*ins->obufp++ = 'r';
2012-03-26 19:18:29 +00:00
break;
case 'N':
2022-10-27 18:45:45 +00:00
if ((ins->prefixes & PREFIX_FWAIT) == 0)
*ins->obufp++ = 'n';
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
ins->used_prefixes |= PREFIX_FWAIT;
2012-03-26 19:18:29 +00:00
break;
case 'O':
USED_REX (REX_W);
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_W)
*ins->obufp++ = 'o';
else if (ins->intel_syntax && (sizeflag & DFLAG))
*ins->obufp++ = 'q';
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'd';
if (!(ins->rex & REX_W))
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
2012-03-26 19:18:29 +00:00
break;
2022-10-27 18:45:45 +00:00
case '@':
if (ins->address_mode == mode_64bit
&& (ins->isa64 == intel64 || (ins->rex & REX_W)
|| !(ins->prefixes & PREFIX_DATA)))
{
2022-10-27 18:45:45 +00:00
if (sizeflag & SUFFIX_ALWAYS)
*ins->obufp++ = 'q';
break;
}
/* Fall through. */
case 'P':
2022-10-27 18:45:45 +00:00
if (l == 0)
{
2022-10-27 18:45:45 +00:00
if ((ins->modrm.mod == 3 || !cond)
&& !(sizeflag & SUFFIX_ALWAYS))
break;
/* Fall through. */
case 'T':
if ((!(ins->rex & REX_W) && (ins->prefixes & PREFIX_DATA))
|| ((sizeflag & SUFFIX_ALWAYS)
&& ins->address_mode != mode_64bit))
{
2022-10-27 18:45:45 +00:00
*ins->obufp++ = (sizeflag & DFLAG)
? ins->intel_syntax ? 'd' : 'l' : 'w';
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
}
2022-10-27 18:45:45 +00:00
else if (sizeflag & SUFFIX_ALWAYS)
*ins->obufp++ = 'q';
}
2022-10-27 18:45:45 +00:00
else if (l == 1 && last[0] == 'L')
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if ((ins->prefixes & PREFIX_DATA)
|| (ins->rex & REX_W)
2015-08-28 15:32:19 +00:00
|| (sizeflag & SUFFIX_ALWAYS))
{
USED_REX (REX_W);
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_W)
*ins->obufp++ = 'q';
2015-08-28 15:32:19 +00:00
else
{
if (sizeflag & DFLAG)
2022-10-27 18:45:45 +00:00
*ins->obufp++ = ins->intel_syntax ? 'd' : 'l';
2015-08-28 15:32:19 +00:00
else
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'w';
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
2015-08-28 15:32:19 +00:00
}
2012-03-26 19:18:29 +00:00
}
}
2022-10-27 18:45:45 +00:00
else
abort ();
2012-03-26 19:18:29 +00:00
break;
case 'Q':
2022-10-27 18:45:45 +00:00
if (l == 0)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax && !alt)
2012-03-26 19:18:29 +00:00
break;
USED_REX (REX_W);
2022-10-27 18:45:45 +00:00
if ((ins->need_modrm && ins->modrm.mod != 3)
|| (sizeflag & SUFFIX_ALWAYS))
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_W)
*ins->obufp++ = 'q';
2012-03-26 19:18:29 +00:00
else
{
if (sizeflag & DFLAG)
2022-10-27 18:45:45 +00:00
*ins->obufp++ = ins->intel_syntax ? 'd' : 'l';
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'w';
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
2012-03-26 19:18:29 +00:00
}
}
}
2022-10-27 18:45:45 +00:00
else if (l == 1 && last[0] == 'D')
*ins->obufp++ = ins->vex.w ? 'q' : 'd';
else if (l == 1 && last[0] == 'L')
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (cond ? ins->modrm.mod == 3 && !(sizeflag & SUFFIX_ALWAYS)
: ins->address_mode != mode_64bit)
2012-03-26 19:18:29 +00:00
break;
2022-10-27 18:45:45 +00:00
if ((ins->rex & REX_W))
2012-03-26 19:18:29 +00:00
{
USED_REX (REX_W);
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'q';
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
else if ((ins->address_mode == mode_64bit && cond)
|| (sizeflag & SUFFIX_ALWAYS))
*ins->obufp++ = ins->intel_syntax? 'd' : 'l';
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
else
abort ();
2012-03-26 19:18:29 +00:00
break;
case 'R':
USED_REX (REX_W);
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_W)
*ins->obufp++ = 'q';
2012-03-26 19:18:29 +00:00
else if (sizeflag & DFLAG)
{
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax)
*ins->obufp++ = 'd';
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'l';
2012-03-26 19:18:29 +00:00
}
else
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'w';
if (ins->intel_syntax && !p[1]
&& ((ins->rex & REX_W) || (sizeflag & DFLAG)))
*ins->obufp++ = 'e';
if (!(ins->rex & REX_W))
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
2012-03-26 19:18:29 +00:00
break;
case 'S':
2022-10-27 18:45:45 +00:00
if (l == 0)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
case_S:
if (ins->intel_syntax)
break;
if (sizeflag & SUFFIX_ALWAYS)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_W)
*ins->obufp++ = 'q';
2012-03-26 19:18:29 +00:00
else
{
if (sizeflag & DFLAG)
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'l';
else
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'w';
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
}
}
2022-10-27 18:45:45 +00:00
break;
}
2022-10-27 18:45:45 +00:00
if (l != 1)
abort ();
switch (last[0])
{
2022-10-27 18:45:45 +00:00
case 'L':
if (ins->address_mode == mode_64bit
&& !(ins->prefixes & PREFIX_ADDR))
{
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'a';
*ins->obufp++ = 'b';
*ins->obufp++ = 's';
2012-03-26 19:18:29 +00:00
}
goto case_S;
2022-10-27 18:45:45 +00:00
case 'X':
if (!ins->vex.evex || !ins->vex.w)
*ins->obufp++ = 's';
else
oappend (ins, "{bad}");
break;
default:
abort ();
2012-03-26 19:18:29 +00:00
}
break;
2022-10-27 18:45:45 +00:00
case 'V':
if (l == 0)
abort ();
else if (l == 1
&& (last[0] == 'L' || last[0] == 'X'))
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (last[0] == 'X')
{
*ins->obufp++ = '{';
*ins->obufp++ = 'v';
*ins->obufp++ = 'e';
*ins->obufp++ = 'x';
*ins->obufp++ = '}';
}
else if (ins->rex & REX_W)
{
*ins->obufp++ = 'a';
*ins->obufp++ = 'b';
*ins->obufp++ = 's';
}
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
else
abort ();
goto case_S;
case 'W':
if (l == 0)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
/* operand size flag for cwtl, cbtw */
USED_REX (REX_W);
if (ins->rex & REX_W)
{
if (ins->intel_syntax)
*ins->obufp++ = 'd';
else
*ins->obufp++ = 'l';
}
else if (sizeflag & DFLAG)
*ins->obufp++ = 'w';
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'b';
if (!(ins->rex & REX_W))
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
else if (l == 1)
{
2022-10-27 18:45:45 +00:00
if (!ins->need_vex)
abort ();
if (last[0] == 'X')
*ins->obufp++ = ins->vex.w ? 'd': 's';
else if (last[0] == 'B')
*ins->obufp++ = ins->vex.w ? 'w': 'b';
else
2022-10-27 18:45:45 +00:00
abort ();
}
2022-10-27 18:45:45 +00:00
else
abort ();
2012-03-26 19:18:29 +00:00
break;
2022-10-27 18:45:45 +00:00
case 'X':
if (l != 0)
2018-12-28 15:25:28 +00:00
abort ();
2022-10-27 18:45:45 +00:00
if (ins->need_vex
? ins->vex.prefix == DATA_PREFIX_OPCODE
: ins->prefixes & PREFIX_DATA)
{
*ins->obufp++ = 'd';
ins->used_prefixes |= PREFIX_DATA;
}
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 's';
break;
case 'Y':
if (l == 1 && last[0] == 'X')
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (!ins->need_vex)
2012-03-26 19:18:29 +00:00
abort ();
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax
|| ((ins->modrm.mod == 3 || ins->vex.b)
&& !(sizeflag & SUFFIX_ALWAYS)))
2012-03-26 19:18:29 +00:00
break;
2022-10-27 18:45:45 +00:00
switch (ins->vex.length)
2012-03-26 19:18:29 +00:00
{
case 128:
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'x';
2012-03-26 19:18:29 +00:00
break;
case 256:
2022-10-27 18:45:45 +00:00
*ins->obufp++ = 'y';
2012-03-26 19:18:29 +00:00
break;
2017-04-10 11:32:00 +00:00
case 512:
2022-10-27 18:45:45 +00:00
if (!ins->vex.evex)
2012-03-26 19:18:29 +00:00
default:
2017-04-10 11:32:00 +00:00
abort ();
2012-03-26 19:18:29 +00:00
}
}
2022-10-27 18:45:45 +00:00
else
abort ();
2012-03-26 19:18:29 +00:00
break;
2022-10-27 18:45:45 +00:00
case 'Z':
if (l == 0)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
/* These insns ignore ModR/M.mod: Force it to 3 for OP_E(). */
ins->modrm.mod = 3;
if (!ins->intel_syntax && (sizeflag & SUFFIX_ALWAYS))
*ins->obufp++ = ins->address_mode == mode_64bit ? 'q' : 'l';
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
else if (l == 1 && last[0] == 'X')
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (!ins->vex.evex)
abort ();
if (ins->intel_syntax
|| ((ins->modrm.mod == 3 || ins->vex.b)
&& !(sizeflag & SUFFIX_ALWAYS)))
break;
switch (ins->vex.length)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
case 128:
*ins->obufp++ = 'x';
break;
case 256:
*ins->obufp++ = 'y';
break;
case 512:
*ins->obufp++ = 'z';
break;
2022-10-27 18:45:45 +00:00
default:
abort ();
2012-03-26 19:18:29 +00:00
}
}
2022-10-27 18:45:45 +00:00
else
abort ();
2012-03-26 19:18:29 +00:00
break;
2017-04-10 11:32:00 +00:00
case '^':
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax)
2017-04-10 11:32:00 +00:00
break;
2022-10-27 18:45:45 +00:00
if (ins->isa64 == intel64 && (ins->rex & REX_W))
2017-04-10 11:32:00 +00:00
{
2022-10-27 18:45:45 +00:00
USED_REX (REX_W);
*ins->obufp++ = 'q';
break;
2017-04-10 11:32:00 +00:00
}
2022-10-27 18:45:45 +00:00
if ((ins->prefixes & PREFIX_DATA) || (sizeflag & SUFFIX_ALWAYS))
{
2022-10-27 18:45:45 +00:00
if (sizeflag & DFLAG)
*ins->obufp++ = 'l';
else
*ins->obufp++ = 'w';
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
}
break;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
if (len == l)
len = l = 0;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
*ins->obufp = 0;
ins->mnemonicendp = ins->obufp;
2012-03-26 19:18:29 +00:00
return 0;
}
2022-10-27 18:45:45 +00:00
/* Add a style marker to *INS->obufp that encodes STYLE. This assumes that
the buffer pointed to by INS->obufp has space. A style marker is made
from the STYLE_MARKER_CHAR followed by STYLE converted to a single hex
digit, followed by another STYLE_MARKER_CHAR. This function assumes
that the number of styles is not greater than 16. */
static void
oappend_insert_style (instr_info *ins, enum disassembler_style style)
{
unsigned num = (unsigned) style;
/* We currently assume that STYLE can be encoded as a single hex
character. If more styles are added then this might start to fail,
and we'll need to expand this code. */
if (num > 0xf)
abort ();
*ins->obufp++ = STYLE_MARKER_CHAR;
*ins->obufp++ = (num < 10 ? ('0' + num)
: ((num < 16) ? ('a' + (num - 10)) : '0'));
*ins->obufp++ = STYLE_MARKER_CHAR;
/* This final null character is not strictly necessary, after inserting a
style marker we should always be inserting some additional content.
However, having the buffer null terminated doesn't cost much, and make
it easier to debug what's going on. Also, if we do ever forget to add
any additional content after this style marker, then the buffer will
still be well formed. */
*ins->obufp = '\0';
}
static void
oappend_with_style (instr_info *ins, const char *s,
enum disassembler_style style)
{
oappend_insert_style (ins, style);
ins->obufp = stpcpy (ins->obufp, s);
}
/* Like oappend_with_style but always with text style. */
static void
oappend (instr_info *ins, const char *s)
{
oappend_with_style (ins, s, dis_style_text);
}
/* Add a single character C to the buffer pointer to by INS->obufp, marking
the style for the character as STYLE. */
static void
oappend_char_with_style (instr_info *ins, const char c,
enum disassembler_style style)
{
oappend_insert_style (ins, style);
*ins->obufp++ = c;
*ins->obufp = '\0';
}
/* Like oappend_char_with_style, but always uses dis_style_text. */
2012-03-26 19:18:29 +00:00
static void
2022-10-27 18:45:45 +00:00
oappend_char (instr_info *ins, const char c)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
oappend_char_with_style (ins, c, dis_style_text);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
append_seg (instr_info *ins)
2012-03-26 19:18:29 +00:00
{
2015-08-28 15:32:19 +00:00
/* Only print the active segment register. */
2022-10-27 18:45:45 +00:00
if (!ins->active_seg_prefix)
2015-08-28 15:32:19 +00:00
return;
2022-10-27 18:45:45 +00:00
ins->used_prefixes |= ins->active_seg_prefix;
switch (ins->active_seg_prefix)
2012-03-26 19:18:29 +00:00
{
2015-08-28 15:32:19 +00:00
case PREFIX_CS:
2022-10-27 18:45:45 +00:00
oappend_register (ins, "%cs");
2015-08-28 15:32:19 +00:00
break;
case PREFIX_DS:
2022-10-27 18:45:45 +00:00
oappend_register (ins, "%ds");
2015-08-28 15:32:19 +00:00
break;
case PREFIX_SS:
2022-10-27 18:45:45 +00:00
oappend_register (ins, "%ss");
2015-08-28 15:32:19 +00:00
break;
case PREFIX_ES:
2022-10-27 18:45:45 +00:00
oappend_register (ins, "%es");
2015-08-28 15:32:19 +00:00
break;
case PREFIX_FS:
2022-10-27 18:45:45 +00:00
oappend_register (ins, "%fs");
2015-08-28 15:32:19 +00:00
break;
case PREFIX_GS:
2022-10-27 18:45:45 +00:00
oappend_register (ins, "%gs");
2015-08-28 15:32:19 +00:00
break;
default:
break;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
oappend_char (ins, ':');
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
OP_indirE (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (!ins->intel_syntax)
oappend (ins, "*");
OP_E (ins, bytemode, sizeflag);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
print_operand_value (instr_info *ins, bfd_vma disp,
enum disassembler_style style)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
char tmp[30];
unsigned int i = 0;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
if (ins->address_mode == mode_64bit)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
oappend_with_style (ins, "0x", style);
sprintf_vma (tmp, disp);
while (tmp[i] == '0' && tmp[i + 1])
++i;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
else
sprintf (tmp, "0x%x", (unsigned int) disp);
oappend_with_style (ins, tmp + i, style);
}
/* Like oappend, but called for immediate operands. */
static void
oappend_immediate (instr_info *ins, bfd_vma imm)
{
if (!ins->intel_syntax)
oappend_char_with_style (ins, '$', dis_style_immediate);
print_operand_value (ins, imm, dis_style_immediate);
2012-03-26 19:18:29 +00:00
}
/* Put DISP in BUF as signed hex number. */
static void
2022-10-27 18:45:45 +00:00
print_displacement (instr_info *ins, bfd_vma disp)
2012-03-26 19:18:29 +00:00
{
bfd_signed_vma val = disp;
char tmp[30];
2022-10-27 18:45:45 +00:00
unsigned int i;
2012-03-26 19:18:29 +00:00
if (val < 0)
{
2022-10-27 18:45:45 +00:00
oappend_char_with_style (ins, '-', dis_style_address_offset);
2012-03-26 19:18:29 +00:00
val = -disp;
/* Check for possible overflow. */
if (val < 0)
{
2022-10-27 18:45:45 +00:00
switch (ins->address_mode)
2012-03-26 19:18:29 +00:00
{
case mode_64bit:
2022-10-27 18:45:45 +00:00
oappend_with_style (ins, "0x8000000000000000",
dis_style_address_offset);
2012-03-26 19:18:29 +00:00
break;
case mode_32bit:
2022-10-27 18:45:45 +00:00
oappend_with_style (ins, "0x80000000",
dis_style_address_offset);
2012-03-26 19:18:29 +00:00
break;
case mode_16bit:
2022-10-27 18:45:45 +00:00
oappend_with_style (ins, "0x8000",
dis_style_address_offset);
2012-03-26 19:18:29 +00:00
break;
}
return;
}
}
2022-10-27 18:45:45 +00:00
oappend_with_style (ins, "0x", dis_style_address_offset);
2012-03-26 19:18:29 +00:00
sprintf_vma (tmp, (bfd_vma) val);
for (i = 0; tmp[i] == '0'; i++)
continue;
if (tmp[i] == '\0')
i--;
2022-10-27 18:45:45 +00:00
oappend_with_style (ins, tmp + i, dis_style_address_offset);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
intel_operand_size (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (ins->vex.b)
{
2022-10-27 18:45:45 +00:00
if (!ins->vex.no_broadcast)
switch (bytemode)
{
case x_mode:
case evex_half_bcst_xmmq_mode:
if (ins->vex.w)
oappend (ins, "QWORD BCST ");
else
oappend (ins, "DWORD BCST ");
break;
case xh_mode:
case evex_half_bcst_xmmqh_mode:
case evex_half_bcst_xmmqdh_mode:
oappend (ins, "WORD BCST ");
break;
default:
ins->vex.no_broadcast = true;
break;
}
return;
}
2012-03-26 19:18:29 +00:00
switch (bytemode)
{
case b_mode:
case b_swap_mode:
2015-08-28 15:32:19 +00:00
case db_mode:
2022-10-27 18:45:45 +00:00
oappend (ins, "BYTE PTR ");
2012-03-26 19:18:29 +00:00
break;
case w_mode:
2022-10-27 18:45:45 +00:00
case w_swap_mode:
2015-08-28 15:32:19 +00:00
case dw_mode:
2022-10-27 18:45:45 +00:00
oappend (ins, "WORD PTR ");
2012-03-26 19:18:29 +00:00
break;
2017-04-10 11:32:00 +00:00
case indir_v_mode:
2022-10-27 18:45:45 +00:00
if (ins->address_mode == mode_64bit && ins->isa64 == intel64)
2017-04-10 11:32:00 +00:00
{
2022-10-27 18:45:45 +00:00
oappend (ins, "QWORD PTR ");
2017-04-10 11:32:00 +00:00
break;
}
/* Fall through. */
2012-03-26 19:18:29 +00:00
case stack_v_mode:
2022-10-27 18:45:45 +00:00
if (ins->address_mode == mode_64bit && ((sizeflag & DFLAG)
|| (ins->rex & REX_W)))
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
oappend (ins, "QWORD PTR ");
2012-03-26 19:18:29 +00:00
break;
}
2017-04-10 11:32:00 +00:00
/* Fall through. */
2012-03-26 19:18:29 +00:00
case v_mode:
case v_swap_mode:
case dq_mode:
USED_REX (REX_W);
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_W)
oappend (ins, "QWORD PTR ");
else if (bytemode == dq_mode)
oappend (ins, "DWORD PTR ");
2012-03-26 19:18:29 +00:00
else
{
2022-10-27 18:45:45 +00:00
if (sizeflag & DFLAG)
oappend (ins, "DWORD PTR ");
else
2022-10-27 18:45:45 +00:00
oappend (ins, "WORD PTR ");
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
}
2012-03-26 19:18:29 +00:00
break;
case z_mode:
2022-10-27 18:45:45 +00:00
if ((ins->rex & REX_W) || (sizeflag & DFLAG))
*ins->obufp++ = 'D';
oappend (ins, "WORD PTR ");
if (!(ins->rex & REX_W))
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
2012-03-26 19:18:29 +00:00
break;
case a_mode:
if (sizeflag & DFLAG)
2022-10-27 18:45:45 +00:00
oappend (ins, "QWORD PTR ");
else
oappend (ins, "DWORD PTR ");
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
break;
case movsxd_mode:
if (!(sizeflag & DFLAG) && ins->isa64 == intel64)
oappend (ins, "WORD PTR ");
else
2022-10-27 18:45:45 +00:00
oappend (ins, "DWORD PTR ");
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
break;
2012-03-26 19:18:29 +00:00
case d_mode:
case d_swap_mode:
2022-10-27 18:45:45 +00:00
oappend (ins, "DWORD PTR ");
2012-03-26 19:18:29 +00:00
break;
case q_mode:
case q_swap_mode:
2022-10-27 18:45:45 +00:00
oappend (ins, "QWORD PTR ");
2012-03-26 19:18:29 +00:00
break;
case m_mode:
2022-10-27 18:45:45 +00:00
if (ins->address_mode == mode_64bit)
oappend (ins, "QWORD PTR ");
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
oappend (ins, "DWORD PTR ");
2012-03-26 19:18:29 +00:00
break;
case f_mode:
if (sizeflag & DFLAG)
2022-10-27 18:45:45 +00:00
oappend (ins, "FWORD PTR ");
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
oappend (ins, "DWORD PTR ");
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
2012-03-26 19:18:29 +00:00
break;
case t_mode:
2022-10-27 18:45:45 +00:00
oappend (ins, "TBYTE PTR ");
2012-03-26 19:18:29 +00:00
break;
case x_mode:
2022-10-27 18:45:45 +00:00
case xh_mode:
2012-03-26 19:18:29 +00:00
case x_swap_mode:
case evex_x_gscat_mode:
case evex_x_nobcst_mode:
2022-10-27 18:45:45 +00:00
case bw_unit_mode:
if (ins->need_vex)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
switch (ins->vex.length)
2012-03-26 19:18:29 +00:00
{
case 128:
2022-10-27 18:45:45 +00:00
oappend (ins, "XMMWORD PTR ");
2012-03-26 19:18:29 +00:00
break;
case 256:
2022-10-27 18:45:45 +00:00
oappend (ins, "YMMWORD PTR ");
2012-03-26 19:18:29 +00:00
break;
case 512:
2022-10-27 18:45:45 +00:00
oappend (ins, "ZMMWORD PTR ");
break;
2012-03-26 19:18:29 +00:00
default:
abort ();
2022-10-27 18:45:45 +00:00
}
}
2022-10-27 18:45:45 +00:00
else
oappend (ins, "XMMWORD PTR ");
break;
2022-10-27 18:45:45 +00:00
case xmm_mode:
oappend (ins, "XMMWORD PTR ");
break;
2022-10-27 18:45:45 +00:00
case ymm_mode:
oappend (ins, "YMMWORD PTR ");
break;
2022-10-27 18:45:45 +00:00
case xmmq_mode:
case evex_half_bcst_xmmqh_mode:
case evex_half_bcst_xmmq_mode:
if (!ins->need_vex)
abort ();
2022-10-27 18:45:45 +00:00
switch (ins->vex.length)
{
case 128:
2022-10-27 18:45:45 +00:00
oappend (ins, "QWORD PTR ");
break;
case 256:
2022-10-27 18:45:45 +00:00
oappend (ins, "XMMWORD PTR ");
break;
case 512:
2022-10-27 18:45:45 +00:00
oappend (ins, "YMMWORD PTR ");
break;
default:
abort ();
}
break;
case xmmdw_mode:
2022-10-27 18:45:45 +00:00
if (!ins->need_vex)
2012-03-26 19:18:29 +00:00
abort ();
2022-10-27 18:45:45 +00:00
switch (ins->vex.length)
2012-03-26 19:18:29 +00:00
{
case 128:
2022-10-27 18:45:45 +00:00
oappend (ins, "WORD PTR ");
break;
case 256:
2022-10-27 18:45:45 +00:00
oappend (ins, "DWORD PTR ");
break;
case 512:
2022-10-27 18:45:45 +00:00
oappend (ins, "QWORD PTR ");
2012-03-26 19:18:29 +00:00
break;
default:
abort ();
}
break;
case xmmqd_mode:
2022-10-27 18:45:45 +00:00
case evex_half_bcst_xmmqdh_mode:
if (!ins->need_vex)
abort ();
2022-10-27 18:45:45 +00:00
switch (ins->vex.length)
{
case 128:
2022-10-27 18:45:45 +00:00
oappend (ins, "DWORD PTR ");
break;
2012-03-26 19:18:29 +00:00
case 256:
2022-10-27 18:45:45 +00:00
oappend (ins, "QWORD PTR ");
break;
case 512:
2022-10-27 18:45:45 +00:00
oappend (ins, "XMMWORD PTR ");
2012-03-26 19:18:29 +00:00
break;
default:
abort ();
}
break;
case ymmq_mode:
2022-10-27 18:45:45 +00:00
if (!ins->need_vex)
2012-03-26 19:18:29 +00:00
abort ();
2022-10-27 18:45:45 +00:00
switch (ins->vex.length)
2012-03-26 19:18:29 +00:00
{
case 128:
2022-10-27 18:45:45 +00:00
oappend (ins, "QWORD PTR ");
2012-03-26 19:18:29 +00:00
break;
case 256:
2022-10-27 18:45:45 +00:00
oappend (ins, "YMMWORD PTR ");
2012-03-26 19:18:29 +00:00
break;
case 512:
2022-10-27 18:45:45 +00:00
oappend (ins, "ZMMWORD PTR ");
break;
2012-03-26 19:18:29 +00:00
default:
abort ();
}
break;
case o_mode:
2022-10-27 18:45:45 +00:00
oappend (ins, "OWORD PTR ");
break;
case vex_vsib_d_w_dq_mode:
case vex_vsib_q_w_dq_mode:
2022-10-27 18:45:45 +00:00
if (!ins->need_vex)
2012-03-26 19:18:29 +00:00
abort ();
2022-10-27 18:45:45 +00:00
if (ins->vex.w)
oappend (ins, "QWORD PTR ");
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
oappend (ins, "DWORD PTR ");
2015-08-28 15:32:19 +00:00
break;
case mask_bd_mode:
2022-10-27 18:45:45 +00:00
if (!ins->need_vex || ins->vex.length != 128)
2015-08-28 15:32:19 +00:00
abort ();
2022-10-27 18:45:45 +00:00
if (ins->vex.w)
oappend (ins, "DWORD PTR ");
2015-08-28 15:32:19 +00:00
else
2022-10-27 18:45:45 +00:00
oappend (ins, "BYTE PTR ");
2015-08-28 15:32:19 +00:00
break;
case mask_mode:
2022-10-27 18:45:45 +00:00
if (!ins->need_vex)
abort ();
2022-10-27 18:45:45 +00:00
if (ins->vex.w)
oappend (ins, "QWORD PTR ");
2015-08-28 15:32:19 +00:00
else
2022-10-27 18:45:45 +00:00
oappend (ins, "WORD PTR ");
break;
case v_bnd_mode:
2022-10-27 18:45:45 +00:00
case v_bndmk_mode:
2012-03-26 19:18:29 +00:00
default:
break;
}
}
static void
2022-10-27 18:45:45 +00:00
print_register (instr_info *ins, unsigned int reg, unsigned int rexmask,
int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
const char *const *names;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
USED_REX (rexmask);
if (ins->rex & rexmask)
2012-03-26 19:18:29 +00:00
reg += 8;
switch (bytemode)
{
case b_mode:
case b_swap_mode:
2022-10-27 18:45:45 +00:00
if (reg & 4)
USED_REX (0);
if (ins->rex)
names = att_names8rex;
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
names = att_names8;
2012-03-26 19:18:29 +00:00
break;
case w_mode:
2022-10-27 18:45:45 +00:00
names = att_names16;
2012-03-26 19:18:29 +00:00
break;
case d_mode:
2015-08-28 15:32:19 +00:00
case dw_mode:
case db_mode:
2022-10-27 18:45:45 +00:00
names = att_names32;
2012-03-26 19:18:29 +00:00
break;
case q_mode:
2022-10-27 18:45:45 +00:00
names = att_names64;
2012-03-26 19:18:29 +00:00
break;
case m_mode:
case v_bnd_mode:
2022-10-27 18:45:45 +00:00
names = ins->address_mode == mode_64bit ? att_names64 : att_names32;
2012-03-26 19:18:29 +00:00
break;
case bnd_mode:
2018-12-28 15:25:28 +00:00
case bnd_swap_mode:
if (reg > 0x3)
{
2022-10-27 18:45:45 +00:00
oappend (ins, "(bad)");
return;
}
2022-10-27 18:45:45 +00:00
names = att_names_bnd;
break;
2017-04-10 11:32:00 +00:00
case indir_v_mode:
2022-10-27 18:45:45 +00:00
if (ins->address_mode == mode_64bit && ins->isa64 == intel64)
2017-04-10 11:32:00 +00:00
{
2022-10-27 18:45:45 +00:00
names = att_names64;
2017-04-10 11:32:00 +00:00
break;
}
/* Fall through. */
2012-03-26 19:18:29 +00:00
case stack_v_mode:
2022-10-27 18:45:45 +00:00
if (ins->address_mode == mode_64bit && ((sizeflag & DFLAG)
|| (ins->rex & REX_W)))
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
names = att_names64;
2012-03-26 19:18:29 +00:00
break;
}
bytemode = v_mode;
2017-04-10 11:32:00 +00:00
/* Fall through. */
2012-03-26 19:18:29 +00:00
case v_mode:
case v_swap_mode:
case dq_mode:
USED_REX (REX_W);
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_W)
names = att_names64;
else if (bytemode != v_mode && bytemode != v_swap_mode)
names = att_names32;
2012-03-26 19:18:29 +00:00
else
{
2022-10-27 18:45:45 +00:00
if (sizeflag & DFLAG)
names = att_names32;
else
2022-10-27 18:45:45 +00:00
names = att_names16;
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
}
break;
2022-10-27 18:45:45 +00:00
case movsxd_mode:
if (!(sizeflag & DFLAG) && ins->isa64 == intel64)
names = att_names16;
else
names = att_names32;
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
break;
2018-12-28 15:25:28 +00:00
case va_mode:
2022-10-27 18:45:45 +00:00
names = (ins->address_mode == mode_64bit
? att_names64 : att_names32);
if (!(ins->prefixes & PREFIX_ADDR))
names = (ins->address_mode == mode_16bit
? att_names16 : names);
2018-12-28 15:25:28 +00:00
else
{
/* Remove "addr16/addr32". */
2022-10-27 18:45:45 +00:00
ins->all_prefixes[ins->last_addr_prefix] = 0;
names = (ins->address_mode != mode_32bit
? att_names32 : att_names16);
ins->used_prefixes |= PREFIX_ADDR;
2018-12-28 15:25:28 +00:00
}
break;
2015-08-28 15:32:19 +00:00
case mask_bd_mode:
case mask_mode:
2017-04-10 11:32:00 +00:00
if (reg > 0x7)
{
2022-10-27 18:45:45 +00:00
oappend (ins, "(bad)");
2017-04-10 11:32:00 +00:00
return;
}
2022-10-27 18:45:45 +00:00
names = att_names_mask;
2012-03-26 19:18:29 +00:00
break;
case 0:
return;
default:
2022-10-27 18:45:45 +00:00
oappend (ins, INTERNAL_DISASSEMBLER_ERROR);
2012-03-26 19:18:29 +00:00
return;
}
2022-10-27 18:45:45 +00:00
oappend_register (ins, names[reg]);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
OP_E_memory (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
bfd_vma disp = 0;
2022-10-27 18:45:45 +00:00
int add = (ins->rex & REX_B) ? 8 : 0;
2012-03-26 19:18:29 +00:00
int riprel = 0;
int shift;
2022-10-27 18:45:45 +00:00
if (ins->vex.evex)
{
switch (bytemode)
{
2015-08-28 15:32:19 +00:00
case dw_mode:
2022-10-27 18:45:45 +00:00
case w_mode:
case w_swap_mode:
2015-08-28 15:32:19 +00:00
shift = 1;
break;
case db_mode:
2022-10-27 18:45:45 +00:00
case b_mode:
2015-08-28 15:32:19 +00:00
shift = 0;
break;
2022-10-27 18:45:45 +00:00
case dq_mode:
if (ins->address_mode != mode_64bit)
{
case d_mode:
case d_swap_mode:
shift = 2;
break;
}
/* fall through */
case vex_vsib_d_w_dq_mode:
2015-08-28 15:32:19 +00:00
case vex_vsib_q_w_dq_mode:
case evex_x_gscat_mode:
2022-10-27 18:45:45 +00:00
shift = ins->vex.w ? 3 : 2;
break;
2022-10-27 18:45:45 +00:00
case xh_mode:
case evex_half_bcst_xmmqh_mode:
case evex_half_bcst_xmmqdh_mode:
if (ins->vex.b)
{
shift = ins->vex.w ? 2 : 1;
break;
}
/* Fall through. */
case x_mode:
case evex_half_bcst_xmmq_mode:
2022-10-27 18:45:45 +00:00
if (ins->vex.b)
{
2022-10-27 18:45:45 +00:00
shift = ins->vex.w ? 3 : 2;
break;
}
2017-04-10 11:32:00 +00:00
/* Fall through. */
case xmmqd_mode:
case xmmdw_mode:
2022-10-27 18:45:45 +00:00
case xmmq_mode:
case ymmq_mode:
case evex_x_nobcst_mode:
case x_swap_mode:
2022-10-27 18:45:45 +00:00
switch (ins->vex.length)
{
case 128:
shift = 4;
break;
case 256:
shift = 5;
break;
case 512:
shift = 6;
break;
default:
abort ();
}
2022-10-27 18:45:45 +00:00
/* Make necessary corrections to shift for modes that need it. */
if (bytemode == xmmq_mode
|| bytemode == evex_half_bcst_xmmqh_mode
|| bytemode == evex_half_bcst_xmmq_mode
|| (bytemode == ymmq_mode && ins->vex.length == 128))
shift -= 1;
else if (bytemode == xmmqd_mode
|| bytemode == evex_half_bcst_xmmqdh_mode)
shift -= 2;
else if (bytemode == xmmdw_mode)
shift -= 3;
break;
case ymm_mode:
shift = 5;
break;
case xmm_mode:
shift = 4;
break;
case q_mode:
case q_swap_mode:
shift = 3;
break;
2022-10-27 18:45:45 +00:00
case bw_unit_mode:
shift = ins->vex.w ? 1 : 0;
break;
default:
abort ();
}
}
else
shift = 0;
2012-03-26 19:18:29 +00:00
USED_REX (REX_B);
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax)
intel_operand_size (ins, bytemode, sizeflag);
append_seg (ins);
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
if ((sizeflag & AFLAG) || ins->address_mode == mode_64bit)
2012-03-26 19:18:29 +00:00
{
/* 32/64 bit address mode */
int havedisp;
int havebase;
int needindex;
2022-10-27 18:45:45 +00:00
int needaddr32;
2012-03-26 19:18:29 +00:00
int base, rbase;
int vindex = 0;
2012-03-26 19:18:29 +00:00
int scale = 0;
int addr32flag = !((sizeflag & AFLAG)
|| bytemode == v_bnd_mode
2022-10-27 18:45:45 +00:00
|| bytemode == v_bndmk_mode
2018-12-28 15:25:28 +00:00
|| bytemode == bnd_mode
|| bytemode == bnd_swap_mode);
2022-10-27 18:45:45 +00:00
bool check_gather = false;
const char *const *indexes = NULL;
2012-03-26 19:18:29 +00:00
havebase = 1;
2022-10-27 18:45:45 +00:00
base = ins->modrm.rm;
2012-03-26 19:18:29 +00:00
if (base == 4)
{
2022-10-27 18:45:45 +00:00
vindex = ins->sib.index;
2012-03-26 19:18:29 +00:00
USED_REX (REX_X);
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_X)
vindex += 8;
switch (bytemode)
{
case vex_vsib_d_w_dq_mode:
case vex_vsib_q_w_dq_mode:
2022-10-27 18:45:45 +00:00
if (!ins->need_vex)
abort ();
2022-10-27 18:45:45 +00:00
if (ins->vex.evex)
{
2022-10-27 18:45:45 +00:00
if (!ins->vex.v)
vindex += 16;
2022-10-27 18:45:45 +00:00
check_gather = ins->obufp == ins->op_out[1];
}
2022-10-27 18:45:45 +00:00
switch (ins->vex.length)
{
case 128:
2022-10-27 18:45:45 +00:00
indexes = att_names_xmm;
break;
case 256:
2022-10-27 18:45:45 +00:00
if (!ins->vex.w
|| bytemode == vex_vsib_q_w_dq_mode)
indexes = att_names_ymm;
else
2022-10-27 18:45:45 +00:00
indexes = att_names_xmm;
break;
case 512:
2022-10-27 18:45:45 +00:00
if (!ins->vex.w
|| bytemode == vex_vsib_q_w_dq_mode)
indexes = att_names_zmm;
else
2022-10-27 18:45:45 +00:00
indexes = att_names_ymm;
break;
default:
abort ();
}
2015-08-28 15:32:19 +00:00
break;
default:
2022-10-27 18:45:45 +00:00
if (vindex != 4)
indexes = ins->address_mode == mode_64bit && !addr32flag
? att_names64 : att_names32;
break;
}
2022-10-27 18:45:45 +00:00
scale = ins->sib.scale;
base = ins->sib.base;
ins->codep++;
}
else
{
/* Check for mandatory SIB. */
if (bytemode == vex_vsib_d_w_dq_mode
|| bytemode == vex_vsib_q_w_dq_mode
|| bytemode == vex_sibmem_mode)
{
oappend (ins, "(bad)");
return;
}
}
rbase = base + add;
2022-10-27 18:45:45 +00:00
switch (ins->modrm.mod)
{
case 0:
if (base == 5)
{
havebase = 0;
2022-10-27 18:45:45 +00:00
if (ins->address_mode == mode_64bit && !ins->has_sib)
riprel = 1;
2022-10-27 18:45:45 +00:00
disp = get32s (ins);
if (riprel && bytemode == v_bndmk_mode)
{
oappend (ins, "(bad)");
return;
}
}
break;
case 1:
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 1);
disp = *ins->codep++;
if ((disp & 0x80) != 0)
disp -= 0x100;
2022-10-27 18:45:45 +00:00
if (ins->vex.evex && shift > 0)
disp <<= shift;
break;
case 2:
2022-10-27 18:45:45 +00:00
disp = get32s (ins);
break;
}
2022-10-27 18:45:45 +00:00
needindex = 0;
needaddr32 = 0;
if (ins->has_sib
&& !havebase
&& !indexes
&& ins->address_mode != mode_16bit)
{
if (ins->address_mode == mode_64bit)
{
if (addr32flag)
{
/* Without base nor index registers, zero-extend the
lower 32-bit displacement to 64 bits. */
disp = (unsigned int) disp;
needindex = 1;
}
needaddr32 = 1;
}
else
{
/* In 32-bit mode, we need index register to tell [offset]
from [eiz*1 + offset]. */
needindex = 1;
}
}
havedisp = (havebase
|| needindex
2022-10-27 18:45:45 +00:00
|| (ins->has_sib && (indexes || scale != 0)));
2022-10-27 18:45:45 +00:00
if (!ins->intel_syntax)
if (ins->modrm.mod != 0 || base == 5)
{
if (havedisp || riprel)
2022-10-27 18:45:45 +00:00
print_displacement (ins, disp);
else
2022-10-27 18:45:45 +00:00
print_operand_value (ins, disp, dis_style_address_offset);
if (riprel)
{
2022-10-27 18:45:45 +00:00
set_op (ins, disp, true);
oappend_char (ins, '(');
oappend_with_style (ins, !addr32flag ? "%rip" : "%eip",
dis_style_register);
oappend_char (ins, ')');
}
}
2022-10-27 18:45:45 +00:00
if ((havebase || indexes || needindex || needaddr32 || riprel)
&& (ins->address_mode != mode_64bit
|| ((bytemode != v_bnd_mode)
&& (bytemode != v_bndmk_mode)
&& (bytemode != bnd_mode)
&& (bytemode != bnd_swap_mode))))
ins->used_prefixes |= PREFIX_ADDR;
2022-10-27 18:45:45 +00:00
if (havedisp || (ins->intel_syntax && riprel))
{
2022-10-27 18:45:45 +00:00
oappend_char (ins, ins->open_char);
if (ins->intel_syntax && riprel)
{
2022-10-27 18:45:45 +00:00
set_op (ins, disp, true);
oappend_with_style (ins, !addr32flag ? "rip" : "eip",
dis_style_register);
}
if (havebase)
2022-10-27 18:45:45 +00:00
oappend_register
(ins,
(ins->address_mode == mode_64bit && !addr32flag
? att_names64 : att_names32)[rbase]);
if (ins->has_sib)
{
/* ESP/RSP won't allow index. If base isn't ESP/RSP,
print index to tell base + index from base. */
if (scale != 0
|| needindex
2022-10-27 18:45:45 +00:00
|| indexes
|| (havebase && base != ESP_REG_NUM))
{
2022-10-27 18:45:45 +00:00
if (!ins->intel_syntax || havebase)
oappend_char (ins, ins->separator_char);
if (indexes)
{
2022-10-27 18:45:45 +00:00
if (ins->address_mode == mode_64bit || vindex < 16)
oappend_register (ins, indexes[vindex]);
else
oappend (ins, "(bad)");
}
else
2022-10-27 18:45:45 +00:00
oappend_register (ins,
ins->address_mode == mode_64bit
&& !addr32flag
? att_index64
: att_index32);
oappend_char (ins, ins->scale_char);
oappend_char_with_style (ins, '0' + (1 << scale),
dis_style_immediate);
}
}
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax
&& (disp || ins->modrm.mod != 0 || base == 5))
{
if (!havedisp || (bfd_signed_vma) disp >= 0)
2022-10-27 18:45:45 +00:00
oappend_char (ins, '+');
else if (ins->modrm.mod != 1 && disp != -disp)
{
2022-10-27 18:45:45 +00:00
oappend_char (ins, '-');
disp = -disp;
}
if (havedisp)
2022-10-27 18:45:45 +00:00
print_displacement (ins, disp);
else
2022-10-27 18:45:45 +00:00
print_operand_value (ins, disp, dis_style_address_offset);
}
2022-10-27 18:45:45 +00:00
oappend_char (ins, ins->close_char);
if (check_gather)
{
/* Both XMM/YMM/ZMM registers must be distinct. */
int modrm_reg = ins->modrm.reg;
if (ins->rex & REX_R)
modrm_reg += 8;
if (!ins->vex.r)
modrm_reg += 16;
if (vindex == modrm_reg)
oappend (ins, "/(bad)");
}
}
2022-10-27 18:45:45 +00:00
else if (ins->intel_syntax)
{
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod != 0 || base == 5)
{
2022-10-27 18:45:45 +00:00
if (!ins->active_seg_prefix)
{
2022-10-27 18:45:45 +00:00
oappend_register (ins, att_names_seg[ds_reg - es_reg]);
oappend (ins, ":");
}
2022-10-27 18:45:45 +00:00
print_operand_value (ins, disp, dis_style_text);
}
}
}
2022-10-27 18:45:45 +00:00
else if (bytemode == v_bnd_mode
|| bytemode == v_bndmk_mode
|| bytemode == bnd_mode
|| bytemode == bnd_swap_mode
|| bytemode == vex_vsib_d_w_dq_mode
|| bytemode == vex_vsib_q_w_dq_mode)
{
oappend (ins, "(bad)");
return;
}
else
{
/* 16 bit address mode */
2022-10-27 18:45:45 +00:00
ins->used_prefixes |= ins->prefixes & PREFIX_ADDR;
switch (ins->modrm.mod)
{
case 0:
2022-10-27 18:45:45 +00:00
if (ins->modrm.rm == 6)
{
2022-10-27 18:45:45 +00:00
disp = get16 (ins);
if ((disp & 0x8000) != 0)
disp -= 0x10000;
}
break;
case 1:
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 1);
disp = *ins->codep++;
if ((disp & 0x80) != 0)
disp -= 0x100;
2022-10-27 18:45:45 +00:00
if (ins->vex.evex && shift > 0)
disp <<= shift;
break;
case 2:
2022-10-27 18:45:45 +00:00
disp = get16 (ins);
if ((disp & 0x8000) != 0)
disp -= 0x10000;
break;
}
2022-10-27 18:45:45 +00:00
if (!ins->intel_syntax)
if (ins->modrm.mod != 0 || ins->modrm.rm == 6)
print_displacement (ins, disp);
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod != 0 || ins->modrm.rm != 6)
{
2022-10-27 18:45:45 +00:00
oappend_char (ins, ins->open_char);
oappend (ins, (ins->intel_syntax ? intel_index16
: att_index16)[ins->modrm.rm]);
if (ins->intel_syntax
&& (disp || ins->modrm.mod != 0 || ins->modrm.rm == 6))
{
if ((bfd_signed_vma) disp >= 0)
2022-10-27 18:45:45 +00:00
oappend_char (ins, '+');
else if (ins->modrm.mod != 1)
{
2022-10-27 18:45:45 +00:00
oappend_char (ins, '-');
disp = -disp;
}
2022-10-27 18:45:45 +00:00
print_displacement (ins, disp);
}
2022-10-27 18:45:45 +00:00
oappend_char (ins, ins->close_char);
}
2022-10-27 18:45:45 +00:00
else if (ins->intel_syntax)
{
2022-10-27 18:45:45 +00:00
if (!ins->active_seg_prefix)
{
2022-10-27 18:45:45 +00:00
oappend_register (ins, att_names_seg[ds_reg - es_reg]);
oappend (ins, ":");
}
2022-10-27 18:45:45 +00:00
print_operand_value (ins, disp & 0xffff, dis_style_text);
}
}
2022-10-27 18:45:45 +00:00
if (ins->vex.b)
{
2022-10-27 18:45:45 +00:00
ins->evex_used |= EVEX_b_used;
/* Broadcast can only ever be valid for memory sources. */
if (ins->obufp == ins->op_out[0])
ins->vex.no_broadcast = true;
if (!ins->vex.no_broadcast
&& (!ins->intel_syntax || !(ins->evex_used & EVEX_len_used)))
{
2022-10-27 18:45:45 +00:00
if (bytemode == xh_mode)
{
2022-10-27 18:45:45 +00:00
if (ins->vex.w)
oappend (ins, "{bad}");
else
{
switch (ins->vex.length)
{
case 128:
oappend (ins, "{1to8}");
break;
case 256:
oappend (ins, "{1to16}");
break;
case 512:
oappend (ins, "{1to32}");
break;
default:
abort ();
}
}
2015-08-28 15:32:19 +00:00
}
2022-10-27 18:45:45 +00:00
else if (bytemode == q_mode
|| bytemode == ymmq_mode)
ins->vex.no_broadcast = true;
else if (ins->vex.w
|| bytemode == evex_half_bcst_xmmqdh_mode
|| bytemode == evex_half_bcst_xmmq_mode)
2015-08-28 15:32:19 +00:00
{
2022-10-27 18:45:45 +00:00
switch (ins->vex.length)
{
case 128:
oappend (ins, "{1to2}");
break;
case 256:
oappend (ins, "{1to4}");
break;
case 512:
oappend (ins, "{1to8}");
break;
default:
abort ();
}
}
else if (bytemode == x_mode
|| bytemode == evex_half_bcst_xmmqh_mode)
{
switch (ins->vex.length)
{
case 128:
oappend (ins, "{1to4}");
break;
case 256:
oappend (ins, "{1to8}");
break;
case 512:
oappend (ins, "{1to16}");
break;
default:
abort ();
}
2015-08-28 15:32:19 +00:00
}
2022-10-27 18:45:45 +00:00
else
ins->vex.no_broadcast = true;
2015-08-28 15:32:19 +00:00
}
2022-10-27 18:45:45 +00:00
if (ins->vex.no_broadcast)
oappend (ins, "{bad}");
}
}
2012-03-26 19:18:29 +00:00
static void
2022-10-27 18:45:45 +00:00
OP_E (instr_info *ins, int bytemode, int sizeflag)
{
/* Skip mod/rm byte. */
MODRM_CHECK;
2022-10-27 18:45:45 +00:00
ins->codep++;
if (ins->modrm.mod == 3)
{
if ((sizeflag & SUFFIX_ALWAYS)
&& (bytemode == b_swap_mode
|| bytemode == bnd_swap_mode
|| bytemode == v_swap_mode))
swap_operand (ins);
2022-10-27 18:45:45 +00:00
print_register (ins, ins->modrm.rm, REX_B, bytemode, sizeflag);
}
else
2022-10-27 18:45:45 +00:00
OP_E_memory (ins, bytemode, sizeflag);
}
static void
2022-10-27 18:45:45 +00:00
OP_G (instr_info *ins, int bytemode, int sizeflag)
{
2022-10-27 18:45:45 +00:00
if (ins->vex.evex && !ins->vex.r && ins->address_mode == mode_64bit)
{
2022-10-27 18:45:45 +00:00
oappend (ins, "(bad)");
return;
}
2022-10-27 18:45:45 +00:00
print_register (ins, ins->modrm.reg, REX_R, bytemode, sizeflag);
}
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
#ifdef BFD64
static bfd_vma
2022-10-27 18:45:45 +00:00
get64 (instr_info *ins)
{
bfd_vma x;
unsigned int a;
unsigned int b;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 8);
a = *ins->codep++ & 0xff;
a |= (*ins->codep++ & 0xff) << 8;
a |= (*ins->codep++ & 0xff) << 16;
a |= (*ins->codep++ & 0xffu) << 24;
b = *ins->codep++ & 0xff;
b |= (*ins->codep++ & 0xff) << 8;
b |= (*ins->codep++ & 0xff) << 16;
b |= (*ins->codep++ & 0xffu) << 24;
x = a + ((bfd_vma) b << 32);
2022-10-27 18:45:45 +00:00
return x;
}
#else
2022-10-27 18:45:45 +00:00
static bfd_vma
get64 (instr_info *ins ATTRIBUTE_UNUSED)
{
abort ();
2022-10-27 18:45:45 +00:00
return 0;
}
2022-10-27 18:45:45 +00:00
#endif
2012-03-26 19:18:29 +00:00
static bfd_signed_vma
2022-10-27 18:45:45 +00:00
get32 (instr_info *ins)
{
2022-10-27 18:45:45 +00:00
bfd_vma x = 0;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 4);
x = *ins->codep++ & (bfd_vma) 0xff;
x |= (*ins->codep++ & (bfd_vma) 0xff) << 8;
x |= (*ins->codep++ & (bfd_vma) 0xff) << 16;
x |= (*ins->codep++ & (bfd_vma) 0xff) << 24;
return x;
}
2012-03-26 19:18:29 +00:00
static bfd_signed_vma
2022-10-27 18:45:45 +00:00
get32s (instr_info *ins)
{
2022-10-27 18:45:45 +00:00
bfd_vma x = 0;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 4);
x = *ins->codep++ & (bfd_vma) 0xff;
x |= (*ins->codep++ & (bfd_vma) 0xff) << 8;
x |= (*ins->codep++ & (bfd_vma) 0xff) << 16;
x |= (*ins->codep++ & (bfd_vma) 0xff) << 24;
2022-10-27 18:45:45 +00:00
x = (x ^ ((bfd_vma) 1 << 31)) - ((bfd_vma) 1 << 31);
return x;
}
static int
2022-10-27 18:45:45 +00:00
get16 (instr_info *ins)
{
int x = 0;
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 2);
x = *ins->codep++ & 0xff;
x |= (*ins->codep++ & 0xff) << 8;
return x;
}
static void
2022-10-27 18:45:45 +00:00
set_op (instr_info *ins, bfd_vma op, bool riprel)
{
2022-10-27 18:45:45 +00:00
ins->op_index[ins->op_ad] = ins->op_ad;
if (ins->address_mode == mode_64bit)
ins->op_address[ins->op_ad] = op;
else /* Mask to get a 32-bit address. */
ins->op_address[ins->op_ad] = op & 0xffffffff;
ins->op_riprel[ins->op_ad] = riprel;
}
static void
2022-10-27 18:45:45 +00:00
OP_REG (instr_info *ins, int code, int sizeflag)
{
const char *s;
int add;
switch (code)
{
case es_reg: case ss_reg: case cs_reg:
case ds_reg: case fs_reg: case gs_reg:
2022-10-27 18:45:45 +00:00
oappend_register (ins, att_names_seg[code - es_reg]);
return;
}
USED_REX (REX_B);
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_B)
add = 8;
2012-03-26 19:18:29 +00:00
else
add = 0;
switch (code)
2012-03-26 19:18:29 +00:00
{
case ax_reg: case cx_reg: case dx_reg: case bx_reg:
case sp_reg: case bp_reg: case si_reg: case di_reg:
2022-10-27 18:45:45 +00:00
s = att_names16[code - ax_reg + add];
break;
2022-10-27 18:45:45 +00:00
case ah_reg: case ch_reg: case dh_reg: case bh_reg:
USED_REX (0);
2022-10-27 18:45:45 +00:00
/* Fall through. */
case al_reg: case cl_reg: case dl_reg: case bl_reg:
if (ins->rex)
s = att_names8rex[code - al_reg + add];
else
2022-10-27 18:45:45 +00:00
s = att_names8[code - al_reg];
break;
case rAX_reg: case rCX_reg: case rDX_reg: case rBX_reg:
case rSP_reg: case rBP_reg: case rSI_reg: case rDI_reg:
2022-10-27 18:45:45 +00:00
if (ins->address_mode == mode_64bit
&& ((sizeflag & DFLAG) || (ins->rex & REX_W)))
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
s = att_names64[code - rAX_reg + add];
2012-03-26 19:18:29 +00:00
break;
}
code += eAX_reg - rAX_reg;
/* Fall through. */
case eAX_reg: case eCX_reg: case eDX_reg: case eBX_reg:
case eSP_reg: case eBP_reg: case eSI_reg: case eDI_reg:
USED_REX (REX_W);
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_W)
s = att_names64[code - eAX_reg + add];
else
{
if (sizeflag & DFLAG)
2022-10-27 18:45:45 +00:00
s = att_names32[code - eAX_reg + add];
else
2022-10-27 18:45:45 +00:00
s = att_names16[code - eAX_reg + add];
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
}
break;
default:
2022-10-27 18:45:45 +00:00
oappend (ins, INTERNAL_DISASSEMBLER_ERROR);
return;
}
2022-10-27 18:45:45 +00:00
oappend_register (ins, s);
}
2012-03-26 19:18:29 +00:00
static void
2022-10-27 18:45:45 +00:00
OP_IMREG (instr_info *ins, int code, int sizeflag)
{
const char *s;
2012-03-26 19:18:29 +00:00
switch (code)
{
case indir_dx_reg:
2022-10-27 18:45:45 +00:00
if (!ins->intel_syntax)
{
oappend (ins, "(%dx)");
return;
}
s = att_names16[dx_reg - ax_reg];
break;
2022-10-27 18:45:45 +00:00
case al_reg: case cl_reg:
s = att_names8[code - al_reg];
break;
2022-10-27 18:45:45 +00:00
case eAX_reg:
USED_REX (REX_W);
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_W)
{
2022-10-27 18:45:45 +00:00
s = *att_names64;
break;
}
2022-10-27 18:45:45 +00:00
/* Fall through. */
case z_mode_ax_reg:
2022-10-27 18:45:45 +00:00
if ((ins->rex & REX_W) || (sizeflag & DFLAG))
s = *att_names32;
else
2022-10-27 18:45:45 +00:00
s = *att_names16;
if (!(ins->rex & REX_W))
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
break;
default:
2022-10-27 18:45:45 +00:00
oappend (ins, INTERNAL_DISASSEMBLER_ERROR);
return;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
oappend_register (ins, s);
}
static void
2022-10-27 18:45:45 +00:00
OP_I (instr_info *ins, int bytemode, int sizeflag)
{
bfd_signed_vma op;
bfd_signed_vma mask = -1;
switch (bytemode)
2012-03-26 19:18:29 +00:00
{
case b_mode:
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 1);
op = *ins->codep++;
mask = 0xff;
break;
case v_mode:
USED_REX (REX_W);
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_W)
op = get32s (ins);
2012-03-26 19:18:29 +00:00
else
{
if (sizeflag & DFLAG)
{
2022-10-27 18:45:45 +00:00
op = get32 (ins);
mask = 0xffffffff;
}
else
{
2022-10-27 18:45:45 +00:00
op = get16 (ins);
mask = 0xfffff;
}
2022-10-27 18:45:45 +00:00
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
2012-03-26 19:18:29 +00:00
}
break;
2022-10-27 18:45:45 +00:00
case d_mode:
mask = 0xffffffff;
op = get32 (ins);
break;
case w_mode:
mask = 0xfffff;
2022-10-27 18:45:45 +00:00
op = get16 (ins);
break;
case const_1_mode:
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax)
oappend (ins, "1");
return;
default:
2022-10-27 18:45:45 +00:00
oappend (ins, INTERNAL_DISASSEMBLER_ERROR);
return;
2012-03-26 19:18:29 +00:00
}
op &= mask;
2022-10-27 18:45:45 +00:00
oappend_immediate (ins, op);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
OP_I64 (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (bytemode != v_mode || ins->address_mode != mode_64bit
|| !(ins->rex & REX_W))
{
2022-10-27 18:45:45 +00:00
OP_I (ins, bytemode, sizeflag);
return;
}
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
USED_REX (REX_W);
2022-10-27 18:45:45 +00:00
oappend_immediate (ins, get64 (ins));
}
static void
2022-10-27 18:45:45 +00:00
OP_sI (instr_info *ins, int bytemode, int sizeflag)
{
bfd_signed_vma op;
switch (bytemode)
{
case b_mode:
case b_T_mode:
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 1);
op = *ins->codep++;
if ((op & 0x80) != 0)
op -= 0x100;
if (bytemode == b_T_mode)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (ins->address_mode != mode_64bit
|| !((sizeflag & DFLAG) || (ins->rex & REX_W)))
{
/* The operand-size prefix is overridden by a REX prefix. */
2022-10-27 18:45:45 +00:00
if ((sizeflag & DFLAG) || (ins->rex & REX_W))
op &= 0xffffffff;
else
op &= 0xffff;
}
2012-03-26 19:18:29 +00:00
}
else
{
2022-10-27 18:45:45 +00:00
if (!(ins->rex & REX_W))
{
if (sizeflag & DFLAG)
op &= 0xffffffff;
else
op &= 0xffff;
}
2012-03-26 19:18:29 +00:00
}
break;
case v_mode:
/* The operand-size prefix is overridden by a REX prefix. */
2022-10-27 18:45:45 +00:00
if ((sizeflag & DFLAG) || (ins->rex & REX_W))
op = get32s (ins);
else
2022-10-27 18:45:45 +00:00
op = get16 (ins);
2012-03-26 19:18:29 +00:00
break;
default:
2022-10-27 18:45:45 +00:00
oappend (ins, INTERNAL_DISASSEMBLER_ERROR);
return;
}
2022-10-27 18:45:45 +00:00
oappend_immediate (ins, op);
}
static void
2022-10-27 18:45:45 +00:00
OP_J (instr_info *ins, int bytemode, int sizeflag)
{
bfd_vma disp;
bfd_vma mask = -1;
bfd_vma segment = 0;
switch (bytemode)
{
case b_mode:
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 1);
disp = *ins->codep++;
if ((disp & 0x80) != 0)
disp -= 0x100;
break;
case v_mode:
2022-10-27 18:45:45 +00:00
case dqw_mode:
if ((sizeflag & DFLAG)
2022-10-27 18:45:45 +00:00
|| (ins->address_mode == mode_64bit
&& ((ins->isa64 == intel64 && bytemode != dqw_mode)
|| (ins->rex & REX_W))))
disp = get32s (ins);
else
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
disp = get16 (ins);
if ((disp & 0x8000) != 0)
disp -= 0x10000;
/* In 16bit mode, address is wrapped around at 64k within
the same segment. Otherwise, a data16 prefix on a jump
instruction means that the pc is masked to 16 bits after
the displacement is added! */
mask = 0xffff;
2022-10-27 18:45:45 +00:00
if ((ins->prefixes & PREFIX_DATA) == 0)
segment = ((ins->start_pc + (ins->codep - ins->start_codep))
& ~((bfd_vma) 0xffff));
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
if (ins->address_mode != mode_64bit
|| (ins->isa64 != intel64 && !(ins->rex & REX_W)))
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
2012-03-26 19:18:29 +00:00
break;
default:
2022-10-27 18:45:45 +00:00
oappend (ins, INTERNAL_DISASSEMBLER_ERROR);
return;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
disp = ((ins->start_pc + (ins->codep - ins->start_codep) + disp) & mask)
| segment;
set_op (ins, disp, false);
print_operand_value (ins, disp, dis_style_text);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
OP_SEG (instr_info *ins, int bytemode, int sizeflag)
{
if (bytemode == w_mode)
2022-10-27 18:45:45 +00:00
oappend_register (ins, att_names_seg[ins->modrm.reg]);
else
2022-10-27 18:45:45 +00:00
OP_E (ins, ins->modrm.mod == 3 ? bytemode : w_mode, sizeflag);
}
2012-03-26 19:18:29 +00:00
static void
2022-10-27 18:45:45 +00:00
OP_DIR (instr_info *ins, int dummy ATTRIBUTE_UNUSED, int sizeflag)
{
2022-10-27 18:45:45 +00:00
int seg, offset, res;
char scratch[24];
2012-03-26 19:18:29 +00:00
if (sizeflag & DFLAG)
{
2022-10-27 18:45:45 +00:00
offset = get32 (ins);
seg = get16 (ins);
}
else
{
2022-10-27 18:45:45 +00:00
offset = get16 (ins);
seg = get16 (ins);
}
2022-10-27 18:45:45 +00:00
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
res = snprintf (scratch, ARRAY_SIZE (scratch),
ins->intel_syntax ? "0x%x:0x%x" : "$0x%x,$0x%x",
seg, offset);
if (res < 0 || (size_t) res >= ARRAY_SIZE (scratch))
abort ();
oappend (ins, scratch);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
OP_OFF (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
bfd_vma off;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax && (sizeflag & SUFFIX_ALWAYS))
intel_operand_size (ins, bytemode, sizeflag);
append_seg (ins);
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
if ((sizeflag & AFLAG) || ins->address_mode == mode_64bit)
off = get32 (ins);
else
2022-10-27 18:45:45 +00:00
off = get16 (ins);
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax)
{
2022-10-27 18:45:45 +00:00
if (!ins->active_seg_prefix)
{
2022-10-27 18:45:45 +00:00
oappend_register (ins, att_names_seg[ds_reg - es_reg]);
oappend (ins, ":");
}
}
2022-10-27 18:45:45 +00:00
print_operand_value (ins, off, dis_style_address_offset);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
OP_OFF64 (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
bfd_vma off;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
if (ins->address_mode != mode_64bit
|| (ins->prefixes & PREFIX_ADDR))
{
2022-10-27 18:45:45 +00:00
OP_OFF (ins, bytemode, sizeflag);
return;
}
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax && (sizeflag & SUFFIX_ALWAYS))
intel_operand_size (ins, bytemode, sizeflag);
append_seg (ins);
2022-10-27 18:45:45 +00:00
off = get64 (ins);
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax)
{
2022-10-27 18:45:45 +00:00
if (!ins->active_seg_prefix)
{
2022-10-27 18:45:45 +00:00
oappend_register (ins, att_names_seg[ds_reg - es_reg]);
oappend (ins, ":");
}
}
2022-10-27 18:45:45 +00:00
print_operand_value (ins, off, dis_style_address_offset);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
ptr_reg (instr_info *ins, int code, int sizeflag)
2012-03-26 19:18:29 +00:00
{
const char *s;
2022-10-27 18:45:45 +00:00
*ins->obufp++ = ins->open_char;
ins->used_prefixes |= (ins->prefixes & PREFIX_ADDR);
if (ins->address_mode == mode_64bit)
2012-03-26 19:18:29 +00:00
{
if (!(sizeflag & AFLAG))
2022-10-27 18:45:45 +00:00
s = att_names32[code - eAX_reg];
else
2022-10-27 18:45:45 +00:00
s = att_names64[code - eAX_reg];
2012-03-26 19:18:29 +00:00
}
else if (sizeflag & AFLAG)
2022-10-27 18:45:45 +00:00
s = att_names32[code - eAX_reg];
else
2022-10-27 18:45:45 +00:00
s = att_names16[code - eAX_reg];
oappend_register (ins, s);
oappend_char (ins, ins->close_char);
}
static void
2022-10-27 18:45:45 +00:00
OP_ESreg (instr_info *ins, int code, int sizeflag)
{
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
switch (ins->codep[-1])
{
case 0x6d: /* insw/insl */
2022-10-27 18:45:45 +00:00
intel_operand_size (ins, z_mode, sizeflag);
break;
case 0xa5: /* movsw/movsl/movsq */
case 0xa7: /* cmpsw/cmpsl/cmpsq */
case 0xab: /* stosw/stosl */
case 0xaf: /* scasw/scasl */
2022-10-27 18:45:45 +00:00
intel_operand_size (ins, v_mode, sizeflag);
break;
default:
2022-10-27 18:45:45 +00:00
intel_operand_size (ins, b_mode, sizeflag);
}
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
oappend_register (ins, "%es");
oappend_char (ins, ':');
ptr_reg (ins, code, sizeflag);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
OP_DSreg (instr_info *ins, int code, int sizeflag)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax)
{
2022-10-27 18:45:45 +00:00
switch (ins->codep[-1])
{
case 0x6f: /* outsw/outsl */
2022-10-27 18:45:45 +00:00
intel_operand_size (ins, z_mode, sizeflag);
break;
case 0xa5: /* movsw/movsl/movsq */
case 0xa7: /* cmpsw/cmpsl/cmpsq */
case 0xad: /* lodsw/lodsl/lodsq */
2022-10-27 18:45:45 +00:00
intel_operand_size (ins, v_mode, sizeflag);
break;
default:
2022-10-27 18:45:45 +00:00
intel_operand_size (ins, b_mode, sizeflag);
}
}
2022-10-27 18:45:45 +00:00
/* Set ins->active_seg_prefix to PREFIX_DS if it is unset so that the
default segment register DS is printed. */
2022-10-27 18:45:45 +00:00
if (!ins->active_seg_prefix)
ins->active_seg_prefix = PREFIX_DS;
append_seg (ins);
ptr_reg (ins, code, sizeflag);
}
static void
2022-10-27 18:45:45 +00:00
OP_C (instr_info *ins, int dummy ATTRIBUTE_UNUSED,
int sizeflag ATTRIBUTE_UNUSED)
{
2022-10-27 18:45:45 +00:00
int add, res;
char scratch[8];
if (ins->rex & REX_R)
2012-03-26 19:18:29 +00:00
{
USED_REX (REX_R);
add = 8;
}
2022-10-27 18:45:45 +00:00
else if (ins->address_mode != mode_64bit && (ins->prefixes & PREFIX_LOCK))
{
2022-10-27 18:45:45 +00:00
ins->all_prefixes[ins->last_lock_prefix] = 0;
ins->used_prefixes |= PREFIX_LOCK;
add = 8;
2012-03-26 19:18:29 +00:00
}
else
add = 0;
2022-10-27 18:45:45 +00:00
res = snprintf (scratch, ARRAY_SIZE (scratch), "%%cr%d",
ins->modrm.reg + add);
if (res < 0 || (size_t) res >= ARRAY_SIZE (scratch))
abort ();
oappend_register (ins, scratch);
}
2012-03-26 19:18:29 +00:00
static void
2022-10-27 18:45:45 +00:00
OP_D (instr_info *ins, int dummy ATTRIBUTE_UNUSED,
int sizeflag ATTRIBUTE_UNUSED)
{
2022-10-27 18:45:45 +00:00
int add, res;
char scratch[8];
USED_REX (REX_R);
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_R)
2012-03-26 19:18:29 +00:00
add = 8;
else
add = 0;
2022-10-27 18:45:45 +00:00
res = snprintf (scratch, ARRAY_SIZE (scratch),
ins->intel_syntax ? "dr%d" : "%%db%d",
ins->modrm.reg + add);
if (res < 0 || (size_t) res >= ARRAY_SIZE (scratch))
abort ();
oappend (ins, scratch);
}
static void
2022-10-27 18:45:45 +00:00
OP_T (instr_info *ins, int dummy ATTRIBUTE_UNUSED,
int sizeflag ATTRIBUTE_UNUSED)
{
2022-10-27 18:45:45 +00:00
int res;
char scratch[8];
2022-10-27 18:45:45 +00:00
res = snprintf (scratch, ARRAY_SIZE (scratch), "%%tr%d", ins->modrm.reg);
if (res < 0 || (size_t) res >= ARRAY_SIZE (scratch))
abort ();
oappend_register (ins, scratch);
}
static void
2022-10-27 18:45:45 +00:00
OP_MMX (instr_info *ins, int bytemode ATTRIBUTE_UNUSED,
int sizeflag ATTRIBUTE_UNUSED)
{
2022-10-27 18:45:45 +00:00
int reg = ins->modrm.reg;
const char *const *names;
2022-10-27 18:45:45 +00:00
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
if (ins->prefixes & PREFIX_DATA)
{
2022-10-27 18:45:45 +00:00
names = att_names_xmm;
USED_REX (REX_R);
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_R)
reg += 8;
2012-03-26 19:18:29 +00:00
}
else
2022-10-27 18:45:45 +00:00
names = att_names_mm;
oappend_register (ins, names[reg]);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
print_vector_reg (instr_info *ins, unsigned int reg, int bytemode)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
const char *const *names;
2022-10-27 18:45:45 +00:00
if (bytemode == xmmq_mode
|| bytemode == evex_half_bcst_xmmqh_mode
|| bytemode == evex_half_bcst_xmmq_mode)
{
2022-10-27 18:45:45 +00:00
switch (ins->vex.length)
{
case 128:
case 256:
2022-10-27 18:45:45 +00:00
names = att_names_xmm;
break;
case 512:
2022-10-27 18:45:45 +00:00
names = att_names_ymm;
ins->evex_used |= EVEX_len_used;
2012-03-26 19:18:29 +00:00
break;
default:
abort ();
2012-03-26 19:18:29 +00:00
}
}
2022-10-27 18:45:45 +00:00
else if (bytemode == ymm_mode)
names = att_names_ymm;
else if (bytemode == tmm_mode)
{
if (reg >= 8)
{
oappend (ins, "(bad)");
return;
}
names = att_names_tmm;
}
else if (ins->need_vex
&& bytemode != xmm_mode
&& bytemode != scalar_mode
&& bytemode != xmmdw_mode
&& bytemode != xmmqd_mode
&& bytemode != evex_half_bcst_xmmqdh_mode
&& bytemode != w_swap_mode
&& bytemode != b_mode
&& bytemode != w_mode
&& bytemode != d_mode
&& bytemode != q_mode)
{
2022-10-27 18:45:45 +00:00
ins->evex_used |= EVEX_len_used;
switch (ins->vex.length)
{
case 128:
2022-10-27 18:45:45 +00:00
names = att_names_xmm;
break;
case 256:
2022-10-27 18:45:45 +00:00
if (ins->vex.w
|| bytemode != vex_vsib_q_w_dq_mode)
names = att_names_ymm;
else
names = att_names_xmm;
break;
case 512:
2022-10-27 18:45:45 +00:00
if (ins->vex.w
|| bytemode != vex_vsib_q_w_dq_mode)
names = att_names_zmm;
else
names = att_names_ymm;
break;
default:
abort ();
}
}
else
2022-10-27 18:45:45 +00:00
names = att_names_xmm;
oappend_register (ins, names[reg]);
}
static void
OP_XMM (instr_info *ins, int bytemode, int sizeflag ATTRIBUTE_UNUSED)
{
unsigned int reg = ins->modrm.reg;
USED_REX (REX_R);
if (ins->rex & REX_R)
reg += 8;
if (ins->vex.evex)
{
if (!ins->vex.r)
reg += 16;
}
if (bytemode == tmm_mode)
ins->modrm.reg = reg;
else if (bytemode == scalar_mode)
ins->vex.no_broadcast = true;
print_vector_reg (ins, reg, bytemode);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
OP_EM (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
int reg;
2022-10-27 18:45:45 +00:00
const char *const *names;
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod != 3)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax
&& (bytemode == v_mode || bytemode == v_swap_mode))
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
bytemode = (ins->prefixes & PREFIX_DATA) ? x_mode : q_mode;
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
}
2022-10-27 18:45:45 +00:00
OP_E (ins, bytemode, sizeflag);
2012-03-26 19:18:29 +00:00
return;
}
if ((sizeflag & SUFFIX_ALWAYS) && bytemode == v_swap_mode)
2022-10-27 18:45:45 +00:00
swap_operand (ins);
/* Skip mod/rm byte. */
MODRM_CHECK;
2022-10-27 18:45:45 +00:00
ins->codep++;
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
reg = ins->modrm.rm;
if (ins->prefixes & PREFIX_DATA)
{
2022-10-27 18:45:45 +00:00
names = att_names_xmm;
USED_REX (REX_B);
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_B)
reg += 8;
}
else
2022-10-27 18:45:45 +00:00
names = att_names_mm;
oappend_register (ins, names[reg]);
2012-03-26 19:18:29 +00:00
}
/* cvt* are the only instructions in sse2 which have
both SSE and MMX operands and also have 0x66 prefix
in their opcode. 0x66 was originally used to differentiate
between SSE and MMX instruction(operands). So we have to handle the
cvt* separately using OP_EMC and OP_MXC */
2012-03-26 19:18:29 +00:00
static void
2022-10-27 18:45:45 +00:00
OP_EMC (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod != 3)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (ins->intel_syntax && bytemode == v_mode)
{
2022-10-27 18:45:45 +00:00
bytemode = (ins->prefixes & PREFIX_DATA) ? x_mode : q_mode;
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
}
2022-10-27 18:45:45 +00:00
OP_E (ins, bytemode, sizeflag);
2012-03-26 19:18:29 +00:00
return;
}
/* Skip mod/rm byte. */
MODRM_CHECK;
2022-10-27 18:45:45 +00:00
ins->codep++;
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
oappend_register (ins, att_names_mm[ins->modrm.rm]);
}
2012-03-26 19:18:29 +00:00
static void
2022-10-27 18:45:45 +00:00
OP_MXC (instr_info *ins, int bytemode ATTRIBUTE_UNUSED,
int sizeflag ATTRIBUTE_UNUSED)
{
2022-10-27 18:45:45 +00:00
ins->used_prefixes |= (ins->prefixes & PREFIX_DATA);
oappend_register (ins, att_names_mm[ins->modrm.reg]);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
OP_EX (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
int reg;
2012-03-26 19:18:29 +00:00
/* Skip mod/rm byte. */
MODRM_CHECK;
2022-10-27 18:45:45 +00:00
ins->codep++;
if (bytemode == dq_mode)
bytemode = ins->vex.w ? q_mode : d_mode;
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod != 3)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
OP_E_memory (ins, bytemode, sizeflag);
return;
}
2022-10-27 18:45:45 +00:00
reg = ins->modrm.rm;
USED_REX (REX_B);
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_B)
reg += 8;
2022-10-27 18:45:45 +00:00
if (ins->vex.evex)
{
USED_REX (REX_X);
2022-10-27 18:45:45 +00:00
if ((ins->rex & REX_X))
reg += 16;
}
if ((sizeflag & SUFFIX_ALWAYS)
&& (bytemode == x_swap_mode
2022-10-27 18:45:45 +00:00
|| bytemode == w_swap_mode
|| bytemode == d_swap_mode
2022-10-27 18:45:45 +00:00
|| bytemode == q_swap_mode))
swap_operand (ins);
if (bytemode == tmm_mode)
ins->modrm.rm = reg;
print_vector_reg (ins, reg, bytemode);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
OP_MS (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod == 3)
OP_EM (ins, bytemode, sizeflag);
else
2022-10-27 18:45:45 +00:00
BadOp (ins);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
OP_XS (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod == 3)
OP_EX (ins, bytemode, sizeflag);
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
BadOp (ins);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
OP_M (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod == 3)
/* bad bound,lea,lds,les,lfs,lgs,lss,cmpxchg8b,vmptrst modrm */
2022-10-27 18:45:45 +00:00
BadOp (ins);
else
2022-10-27 18:45:45 +00:00
OP_E (ins, bytemode, sizeflag);
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
OP_0f07 (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod != 3 || ins->modrm.rm != 0)
BadOp (ins);
else
2022-10-27 18:45:45 +00:00
OP_E (ins, bytemode, sizeflag);
}
2012-03-26 19:18:29 +00:00
/* NOP is an alias of "xchg %ax,%ax" in 16bit mode, "xchg %eax,%eax" in
32bit mode and "xchg %rax,%rax" in 64bit mode. */
2012-03-26 19:18:29 +00:00
static void
2022-10-27 18:45:45 +00:00
NOP_Fixup (instr_info *ins, int opnd, int sizeflag)
{
2022-10-27 18:45:45 +00:00
if ((ins->prefixes & PREFIX_DATA) == 0 && (ins->rex & REX_B) == 0)
ins->mnemonicendp = stpcpy (ins->obuf, "nop");
else if (opnd == 0)
OP_REG (ins, eAX_reg, sizeflag);
2012-03-26 19:18:29 +00:00
else
2022-10-27 18:45:45 +00:00
OP_IMREG (ins, eAX_reg, sizeflag);
2012-03-26 19:18:29 +00:00
}
static const char *const Suffix3DNow[] = {
/* 00 */ NULL, NULL, NULL, NULL,
/* 04 */ NULL, NULL, NULL, NULL,
/* 08 */ NULL, NULL, NULL, NULL,
/* 0C */ "pi2fw", "pi2fd", NULL, NULL,
/* 10 */ NULL, NULL, NULL, NULL,
/* 14 */ NULL, NULL, NULL, NULL,
/* 18 */ NULL, NULL, NULL, NULL,
/* 1C */ "pf2iw", "pf2id", NULL, NULL,
/* 20 */ NULL, NULL, NULL, NULL,
/* 24 */ NULL, NULL, NULL, NULL,
/* 28 */ NULL, NULL, NULL, NULL,
/* 2C */ NULL, NULL, NULL, NULL,
/* 30 */ NULL, NULL, NULL, NULL,
/* 34 */ NULL, NULL, NULL, NULL,
/* 38 */ NULL, NULL, NULL, NULL,
/* 3C */ NULL, NULL, NULL, NULL,
/* 40 */ NULL, NULL, NULL, NULL,
/* 44 */ NULL, NULL, NULL, NULL,
/* 48 */ NULL, NULL, NULL, NULL,
/* 4C */ NULL, NULL, NULL, NULL,
/* 50 */ NULL, NULL, NULL, NULL,
/* 54 */ NULL, NULL, NULL, NULL,
/* 58 */ NULL, NULL, NULL, NULL,
/* 5C */ NULL, NULL, NULL, NULL,
/* 60 */ NULL, NULL, NULL, NULL,
/* 64 */ NULL, NULL, NULL, NULL,
/* 68 */ NULL, NULL, NULL, NULL,
/* 6C */ NULL, NULL, NULL, NULL,
/* 70 */ NULL, NULL, NULL, NULL,
/* 74 */ NULL, NULL, NULL, NULL,
/* 78 */ NULL, NULL, NULL, NULL,
/* 7C */ NULL, NULL, NULL, NULL,
/* 80 */ NULL, NULL, NULL, NULL,
/* 84 */ NULL, NULL, NULL, NULL,
/* 88 */ NULL, NULL, "pfnacc", NULL,
/* 8C */ NULL, NULL, "pfpnacc", NULL,
/* 90 */ "pfcmpge", NULL, NULL, NULL,
/* 94 */ "pfmin", NULL, "pfrcp", "pfrsqrt",
/* 98 */ NULL, NULL, "pfsub", NULL,
/* 9C */ NULL, NULL, "pfadd", NULL,
/* A0 */ "pfcmpgt", NULL, NULL, NULL,
/* A4 */ "pfmax", NULL, "pfrcpit1", "pfrsqit1",
/* A8 */ NULL, NULL, "pfsubr", NULL,
/* AC */ NULL, NULL, "pfacc", NULL,
/* B0 */ "pfcmpeq", NULL, NULL, NULL,
/* B4 */ "pfmul", NULL, "pfrcpit2", "pmulhrw",
/* B8 */ NULL, NULL, NULL, "pswapd",
/* BC */ NULL, NULL, NULL, "pavgusb",
/* C0 */ NULL, NULL, NULL, NULL,
/* C4 */ NULL, NULL, NULL, NULL,
/* C8 */ NULL, NULL, NULL, NULL,
/* CC */ NULL, NULL, NULL, NULL,
/* D0 */ NULL, NULL, NULL, NULL,
/* D4 */ NULL, NULL, NULL, NULL,
/* D8 */ NULL, NULL, NULL, NULL,
/* DC */ NULL, NULL, NULL, NULL,
/* E0 */ NULL, NULL, NULL, NULL,
/* E4 */ NULL, NULL, NULL, NULL,
/* E8 */ NULL, NULL, NULL, NULL,
/* EC */ NULL, NULL, NULL, NULL,
/* F0 */ NULL, NULL, NULL, NULL,
/* F4 */ NULL, NULL, NULL, NULL,
/* F8 */ NULL, NULL, NULL, NULL,
/* FC */ NULL, NULL, NULL, NULL,
};
2012-03-26 19:18:29 +00:00
static void
2022-10-27 18:45:45 +00:00
OP_3DNowSuffix (instr_info *ins, int bytemode ATTRIBUTE_UNUSED,
int sizeflag ATTRIBUTE_UNUSED)
2012-03-26 19:18:29 +00:00
{
const char *mnemonic;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 1);
/* AMD 3DNow! instructions are specified by an opcode suffix in the
place where an 8-bit immediate would normally go. ie. the last
byte of the instruction. */
2022-10-27 18:45:45 +00:00
ins->obufp = ins->mnemonicendp;
mnemonic = Suffix3DNow[*ins->codep++ & 0xff];
if (mnemonic)
2022-10-27 18:45:45 +00:00
ins->obufp = stpcpy (ins->obufp, mnemonic);
else
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
/* Since a variable sized ins->modrm/ins->sib chunk is between the start
of the opcode (0x0f0f) and the opcode suffix, we need to do
2022-10-27 18:45:45 +00:00
all the ins->modrm processing first, and don't know until now that
we have a bad opcode. This necessitates some cleaning up. */
2022-10-27 18:45:45 +00:00
ins->op_out[0][0] = '\0';
ins->op_out[1][0] = '\0';
BadOp (ins);
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
ins->mnemonicendp = ins->obufp;
}
2022-10-27 18:45:45 +00:00
static const struct op simd_cmp_op[] =
{
{ STRING_COMMA_LEN ("eq") },
{ STRING_COMMA_LEN ("lt") },
{ STRING_COMMA_LEN ("le") },
{ STRING_COMMA_LEN ("unord") },
{ STRING_COMMA_LEN ("neq") },
{ STRING_COMMA_LEN ("nlt") },
{ STRING_COMMA_LEN ("nle") },
{ STRING_COMMA_LEN ("ord") }
};
2022-10-27 18:45:45 +00:00
static const struct op vex_cmp_op[] =
{
{ STRING_COMMA_LEN ("eq_uq") },
{ STRING_COMMA_LEN ("nge") },
{ STRING_COMMA_LEN ("ngt") },
{ STRING_COMMA_LEN ("false") },
{ STRING_COMMA_LEN ("neq_oq") },
{ STRING_COMMA_LEN ("ge") },
{ STRING_COMMA_LEN ("gt") },
{ STRING_COMMA_LEN ("true") },
{ STRING_COMMA_LEN ("eq_os") },
{ STRING_COMMA_LEN ("lt_oq") },
{ STRING_COMMA_LEN ("le_oq") },
{ STRING_COMMA_LEN ("unord_s") },
{ STRING_COMMA_LEN ("neq_us") },
{ STRING_COMMA_LEN ("nlt_uq") },
{ STRING_COMMA_LEN ("nle_uq") },
{ STRING_COMMA_LEN ("ord_s") },
{ STRING_COMMA_LEN ("eq_us") },
{ STRING_COMMA_LEN ("nge_uq") },
{ STRING_COMMA_LEN ("ngt_uq") },
{ STRING_COMMA_LEN ("false_os") },
{ STRING_COMMA_LEN ("neq_os") },
{ STRING_COMMA_LEN ("ge_oq") },
{ STRING_COMMA_LEN ("gt_oq") },
{ STRING_COMMA_LEN ("true_us") },
};
static void
2022-10-27 18:45:45 +00:00
CMP_Fixup (instr_info *ins, int bytemode ATTRIBUTE_UNUSED,
int sizeflag ATTRIBUTE_UNUSED)
{
unsigned int cmp_type;
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 1);
cmp_type = *ins->codep++ & 0xff;
if (cmp_type < ARRAY_SIZE (simd_cmp_op))
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
char suffix[3];
char *p = ins->mnemonicendp - 2;
suffix[0] = p[0];
suffix[1] = p[1];
suffix[2] = '\0';
sprintf (p, "%s%s", simd_cmp_op[cmp_type].name, suffix);
2022-10-27 18:45:45 +00:00
ins->mnemonicendp += simd_cmp_op[cmp_type].len;
}
2022-10-27 18:45:45 +00:00
else if (ins->need_vex
&& cmp_type < ARRAY_SIZE (simd_cmp_op) + ARRAY_SIZE (vex_cmp_op))
{
2022-10-27 18:45:45 +00:00
char suffix[3];
char *p = ins->mnemonicendp - 2;
suffix[0] = p[0];
suffix[1] = p[1];
suffix[2] = '\0';
cmp_type -= ARRAY_SIZE (simd_cmp_op);
sprintf (p, "%s%s", vex_cmp_op[cmp_type].name, suffix);
ins->mnemonicendp += vex_cmp_op[cmp_type].len;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
else
2017-04-10 11:32:00 +00:00
{
2022-10-27 18:45:45 +00:00
/* We have a reserved extension byte. Output it directly. */
oappend_immediate (ins, cmp_type);
2017-04-10 11:32:00 +00:00
}
}
2012-03-26 19:18:29 +00:00
static void
2022-10-27 18:45:45 +00:00
OP_Mwait (instr_info *ins, int bytemode, int sizeflag ATTRIBUTE_UNUSED)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
/* mwait %eax,%ecx / mwaitx %eax,%ecx,%ebx */
if (!ins->intel_syntax)
{
2022-10-27 18:45:45 +00:00
strcpy (ins->op_out[0], att_names32[0] + ins->intel_syntax);
strcpy (ins->op_out[1], att_names32[1] + ins->intel_syntax);
if (bytemode == eBX_reg)
strcpy (ins->op_out[2], att_names32[3] + ins->intel_syntax);
ins->two_source_ops = true;
}
/* Skip mod/rm byte. */
MODRM_CHECK;
2022-10-27 18:45:45 +00:00
ins->codep++;
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
OP_Monitor (instr_info *ins, int bytemode ATTRIBUTE_UNUSED,
int sizeflag ATTRIBUTE_UNUSED)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
/* monitor %{e,r,}ax,%ecx,%edx" */
if (!ins->intel_syntax)
{
2022-10-27 18:45:45 +00:00
const char *const *names = (ins->address_mode == mode_64bit
? att_names64 : att_names32);
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
if (ins->prefixes & PREFIX_ADDR)
{
/* Remove "addr16/addr32". */
2022-10-27 18:45:45 +00:00
ins->all_prefixes[ins->last_addr_prefix] = 0;
names = (ins->address_mode != mode_32bit
? att_names32 : att_names16);
ins->used_prefixes |= PREFIX_ADDR;
}
2022-10-27 18:45:45 +00:00
else if (ins->address_mode == mode_16bit)
names = att_names16;
strcpy (ins->op_out[0], names[0] + ins->intel_syntax);
strcpy (ins->op_out[1], att_names32[1] + ins->intel_syntax);
strcpy (ins->op_out[2], att_names32[2] + ins->intel_syntax);
ins->two_source_ops = true;
}
/* Skip mod/rm byte. */
MODRM_CHECK;
2022-10-27 18:45:45 +00:00
ins->codep++;
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
BadOp (instr_info *ins)
2012-03-26 19:18:29 +00:00
{
/* Throw away prefixes and 1st. opcode byte. */
2022-10-27 18:45:45 +00:00
ins->codep = ins->insn_codep + 1;
ins->obufp = stpcpy (ins->obufp, "(bad)");
2012-03-26 19:18:29 +00:00
}
static void
2022-10-27 18:45:45 +00:00
REP_Fixup (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
/* The 0xf3 prefix should be displayed as "rep" for ins, outs, movs,
lods and stos. */
2022-10-27 18:45:45 +00:00
if (ins->prefixes & PREFIX_REPZ)
ins->all_prefixes[ins->last_repz_prefix] = REP_PREFIX;
switch (bytemode)
2012-03-26 19:18:29 +00:00
{
case al_reg:
case eAX_reg:
case indir_dx_reg:
2022-10-27 18:45:45 +00:00
OP_IMREG (ins, bytemode, sizeflag);
break;
case eDI_reg:
2022-10-27 18:45:45 +00:00
OP_ESreg (ins, bytemode, sizeflag);
break;
case eSI_reg:
2022-10-27 18:45:45 +00:00
OP_DSreg (ins, bytemode, sizeflag);
break;
default:
abort ();
break;
2012-03-26 19:18:29 +00:00
}
}
2022-10-27 18:45:45 +00:00
static void
SEP_Fixup (instr_info *ins, int bytemode ATTRIBUTE_UNUSED,
int sizeflag ATTRIBUTE_UNUSED)
{
if (ins->isa64 != amd64)
return;
ins->obufp = ins->obuf;
BadOp (ins);
ins->mnemonicendp = ins->obufp;
++ins->codep;
}
/* For BND-prefixed instructions 0xF2 prefix should be displayed as
"bnd". */
static void
2022-10-27 18:45:45 +00:00
BND_Fixup (instr_info *ins, int bytemode ATTRIBUTE_UNUSED,
int sizeflag ATTRIBUTE_UNUSED)
{
2022-10-27 18:45:45 +00:00
if (ins->prefixes & PREFIX_REPNZ)
ins->all_prefixes[ins->last_repnz_prefix] = BND_PREFIX;
}
/* For NOTRACK-prefixed instructions, 0x3E prefix should be displayed as
"notrack". */
static void
2022-10-27 18:45:45 +00:00
NOTRACK_Fixup (instr_info *ins, int bytemode ATTRIBUTE_UNUSED,
int sizeflag ATTRIBUTE_UNUSED)
{
2022-10-27 18:45:45 +00:00
/* Since active_seg_prefix is not set in 64-bit mode, check whether
we've seen a PREFIX_DS. */
if ((ins->prefixes & PREFIX_DS) != 0
&& (ins->address_mode != mode_64bit || ins->last_data_prefix < 0))
{
/* NOTRACK prefix is only valid on indirect branch instructions.
NB: DATA prefix is unsupported for Intel64. */
2022-10-27 18:45:45 +00:00
ins->active_seg_prefix = 0;
ins->all_prefixes[ins->last_seg_prefix] = NOTRACK_PREFIX;
}
}
2022-10-27 18:45:45 +00:00
/* Similar to OP_E. But the 0xf2/0xf3 ins->prefixes should be displayed as
"xacquire"/"xrelease" for memory operand if there is a LOCK prefix.
*/
static void
2022-10-27 18:45:45 +00:00
HLE_Fixup1 (instr_info *ins, int bytemode, int sizeflag)
{
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod != 3
&& (ins->prefixes & PREFIX_LOCK) != 0)
{
2022-10-27 18:45:45 +00:00
if (ins->prefixes & PREFIX_REPZ)
ins->all_prefixes[ins->last_repz_prefix] = XRELEASE_PREFIX;
if (ins->prefixes & PREFIX_REPNZ)
ins->all_prefixes[ins->last_repnz_prefix] = XACQUIRE_PREFIX;
}
2022-10-27 18:45:45 +00:00
OP_E (ins, bytemode, sizeflag);
}
2022-10-27 18:45:45 +00:00
/* Similar to OP_E. But the 0xf2/0xf3 ins->prefixes should be displayed as
"xacquire"/"xrelease" for memory operand. No check for LOCK prefix.
*/
static void
2022-10-27 18:45:45 +00:00
HLE_Fixup2 (instr_info *ins, int bytemode, int sizeflag)
{
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod != 3)
{
2022-10-27 18:45:45 +00:00
if (ins->prefixes & PREFIX_REPZ)
ins->all_prefixes[ins->last_repz_prefix] = XRELEASE_PREFIX;
if (ins->prefixes & PREFIX_REPNZ)
ins->all_prefixes[ins->last_repnz_prefix] = XACQUIRE_PREFIX;
}
2022-10-27 18:45:45 +00:00
OP_E (ins, bytemode, sizeflag);
}
/* Similar to OP_E. But the 0xf3 prefixes should be displayed as
"xrelease" for memory operand. No check for LOCK prefix. */
static void
2022-10-27 18:45:45 +00:00
HLE_Fixup3 (instr_info *ins, int bytemode, int sizeflag)
{
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod != 3
&& ins->last_repz_prefix > ins->last_repnz_prefix
&& (ins->prefixes & PREFIX_REPZ) != 0)
ins->all_prefixes[ins->last_repz_prefix] = XRELEASE_PREFIX;
2022-10-27 18:45:45 +00:00
OP_E (ins, bytemode, sizeflag);
}
2012-03-26 19:18:29 +00:00
static void
2022-10-27 18:45:45 +00:00
CMPXCHG8B_Fixup (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
USED_REX (REX_W);
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_W)
2012-03-26 19:18:29 +00:00
{
/* Change cmpxchg8b to cmpxchg16b. */
2022-10-27 18:45:45 +00:00
char *p = ins->mnemonicendp - 2;
ins->mnemonicendp = stpcpy (p, "16b");
bytemode = o_mode;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
else if ((ins->prefixes & PREFIX_LOCK) != 0)
{
2022-10-27 18:45:45 +00:00
if (ins->prefixes & PREFIX_REPZ)
ins->all_prefixes[ins->last_repz_prefix] = XRELEASE_PREFIX;
if (ins->prefixes & PREFIX_REPNZ)
ins->all_prefixes[ins->last_repnz_prefix] = XACQUIRE_PREFIX;
}
2022-10-27 18:45:45 +00:00
OP_M (ins, bytemode, sizeflag);
}
static void
2022-10-27 18:45:45 +00:00
XMM_Fixup (instr_info *ins, int reg, int sizeflag ATTRIBUTE_UNUSED)
{
2022-10-27 18:45:45 +00:00
const char *const *names = att_names_xmm;
2022-10-27 18:45:45 +00:00
if (ins->need_vex)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
switch (ins->vex.length)
2012-03-26 19:18:29 +00:00
{
case 128:
break;
case 256:
2022-10-27 18:45:45 +00:00
names = att_names_ymm;
2012-03-26 19:18:29 +00:00
break;
default:
abort ();
}
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
oappend_register (ins, names[reg]);
}
2012-03-26 19:18:29 +00:00
static void
2022-10-27 18:45:45 +00:00
FXSAVE_Fixup (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
/* Add proper suffix to "fxsave" and "fxrstor". */
USED_REX (REX_W);
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_W)
{
2022-10-27 18:45:45 +00:00
char *p = ins->mnemonicendp;
*p++ = '6';
*p++ = '4';
*p = '\0';
2022-10-27 18:45:45 +00:00
ins->mnemonicendp = p;
}
2022-10-27 18:45:45 +00:00
OP_M (ins, bytemode, sizeflag);
}
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
/* Display the destination register operand for instructions with
VEX. */
static void
2022-10-27 18:45:45 +00:00
OP_VEX (instr_info *ins, int bytemode, int sizeflag ATTRIBUTE_UNUSED)
{
2022-10-27 18:45:45 +00:00
int reg, modrm_reg, sib_index = -1;
const char *const *names;
2022-10-27 18:45:45 +00:00
if (!ins->need_vex)
abort ();
2022-10-27 18:45:45 +00:00
reg = ins->vex.register_specifier;
ins->vex.register_specifier = 0;
if (ins->address_mode != mode_64bit)
{
if (ins->vex.evex && !ins->vex.v)
{
oappend (ins, "(bad)");
return;
}
reg &= 7;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
else if (ins->vex.evex && !ins->vex.v)
reg += 16;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
switch (bytemode)
{
case scalar_mode:
oappend_register (ins, att_names_xmm[reg]);
return;
2022-10-27 18:45:45 +00:00
case vex_vsib_d_w_dq_mode:
case vex_vsib_q_w_dq_mode:
/* This must be the 3rd operand. */
if (ins->obufp != ins->op_out[2])
abort ();
if (ins->vex.length == 128
|| (bytemode != vex_vsib_d_w_dq_mode
&& !ins->vex.w))
oappend_register (ins, att_names_xmm[reg]);
else
oappend_register (ins, att_names_ymm[reg]);
/* All 3 XMM/YMM registers must be distinct. */
modrm_reg = ins->modrm.reg;
if (ins->rex & REX_R)
modrm_reg += 8;
if (ins->has_sib && ins->modrm.rm == 4)
{
sib_index = ins->sib.index;
if (ins->rex & REX_X)
sib_index += 8;
}
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
if (reg == modrm_reg || reg == sib_index)
strcpy (ins->obufp, "/(bad)");
if (modrm_reg == sib_index || modrm_reg == reg)
strcat (ins->op_out[0], "/(bad)");
if (sib_index == modrm_reg || sib_index == reg)
strcat (ins->op_out[1], "/(bad)");
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
return;
2022-10-27 18:45:45 +00:00
case tmm_mode:
/* All 3 TMM registers must be distinct. */
if (reg >= 8)
oappend (ins, "(bad)");
else
{
/* This must be the 3rd operand. */
if (ins->obufp != ins->op_out[2])
abort ();
oappend_register (ins, att_names_tmm[reg]);
if (reg == ins->modrm.reg || reg == ins->modrm.rm)
strcpy (ins->obufp, "/(bad)");
}
2022-10-27 18:45:45 +00:00
if (ins->modrm.reg == ins->modrm.rm || ins->modrm.reg == reg
|| ins->modrm.rm == reg)
{
if (ins->modrm.reg <= 8
&& (ins->modrm.reg == ins->modrm.rm || ins->modrm.reg == reg))
strcat (ins->op_out[0], "/(bad)");
if (ins->modrm.rm <= 8
&& (ins->modrm.rm == ins->modrm.reg || ins->modrm.rm == reg))
strcat (ins->op_out[1], "/(bad)");
}
return;
}
2022-10-27 18:45:45 +00:00
switch (ins->vex.length)
{
case 128:
switch (bytemode)
{
2022-10-27 18:45:45 +00:00
case x_mode:
names = att_names_xmm;
ins->evex_used |= EVEX_len_used;
break;
case dq_mode:
2022-10-27 18:45:45 +00:00
if (ins->rex & REX_W)
names = att_names64;
else
2022-10-27 18:45:45 +00:00
names = att_names32;
break;
case mask_bd_mode:
case mask_mode:
if (reg > 0x7)
{
2022-10-27 18:45:45 +00:00
oappend (ins, "(bad)");
return;
}
2022-10-27 18:45:45 +00:00
names = att_names_mask;
break;
default:
abort ();
return;
}
break;
case 256:
switch (bytemode)
{
2022-10-27 18:45:45 +00:00
case x_mode:
names = att_names_ymm;
ins->evex_used |= EVEX_len_used;
break;
case mask_bd_mode:
case mask_mode:
if (reg > 0x7)
{
2022-10-27 18:45:45 +00:00
oappend (ins, "(bad)");
return;
}
2022-10-27 18:45:45 +00:00
names = att_names_mask;
break;
default:
/* See PR binutils/20893 for a reproducer. */
2022-10-27 18:45:45 +00:00
oappend (ins, "(bad)");
return;
}
break;
case 512:
2022-10-27 18:45:45 +00:00
names = att_names_zmm;
ins->evex_used |= EVEX_len_used;
break;
default:
abort ();
break;
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
oappend_register (ins, names[reg]);
}
2012-03-26 19:18:29 +00:00
static void
2022-10-27 18:45:45 +00:00
OP_VexR (instr_info *ins, int bytemode, int sizeflag)
{
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod == 3)
OP_VEX (ins, bytemode, sizeflag);
}
static void
2022-10-27 18:45:45 +00:00
OP_VexW (instr_info *ins, int bytemode, int sizeflag)
{
2022-10-27 18:45:45 +00:00
OP_VEX (ins, bytemode, sizeflag);
2022-10-27 18:45:45 +00:00
if (ins->vex.w)
{
2022-10-27 18:45:45 +00:00
/* Swap 2nd and 3rd operands. */
char *tmp = ins->op_out[2];
2022-10-27 18:45:45 +00:00
ins->op_out[2] = ins->op_out[1];
ins->op_out[1] = tmp;
2012-03-26 19:18:29 +00:00
}
}
2012-03-26 19:18:29 +00:00
static void
2022-10-27 18:45:45 +00:00
OP_REG_VexI4 (instr_info *ins, int bytemode, int sizeflag ATTRIBUTE_UNUSED)
2012-03-26 19:18:29 +00:00
{
int reg;
2022-10-27 18:45:45 +00:00
const char *const *names = att_names_xmm;
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 1);
reg = *ins->codep++;
2022-10-27 18:45:45 +00:00
if (bytemode != x_mode && bytemode != scalar_mode)
2012-03-26 19:18:29 +00:00
abort ();
reg >>= 4;
2022-10-27 18:45:45 +00:00
if (ins->address_mode != mode_64bit)
2018-12-28 15:25:28 +00:00
reg &= 7;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
if (bytemode == x_mode && ins->vex.length == 256)
names = att_names_ymm;
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
oappend_register (ins, names[reg]);
2012-03-26 19:18:29 +00:00
2022-10-27 18:45:45 +00:00
if (ins->vex.w)
{
2022-10-27 18:45:45 +00:00
/* Swap 3rd and 4th operands. */
char *tmp = ins->op_out[3];
2022-10-27 18:45:45 +00:00
ins->op_out[3] = ins->op_out[2];
ins->op_out[2] = tmp;
2012-03-26 19:18:29 +00:00
}
}
static void
2022-10-27 18:45:45 +00:00
OP_VexI4 (instr_info *ins, int bytemode ATTRIBUTE_UNUSED,
int sizeflag ATTRIBUTE_UNUSED)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
oappend_immediate (ins, ins->codep[-1] & 0xf);
}
static void
2022-10-27 18:45:45 +00:00
VPCMP_Fixup (instr_info *ins, int bytemode ATTRIBUTE_UNUSED,
int sizeflag ATTRIBUTE_UNUSED)
{
unsigned int cmp_type;
2022-10-27 18:45:45 +00:00
if (!ins->vex.evex)
abort ();
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 1);
cmp_type = *ins->codep++ & 0xff;
/* There are aliases for immediates 0, 1, 2, 4, 5, 6.
If it's the case, print suffix, otherwise - print the immediate. */
if (cmp_type < ARRAY_SIZE (simd_cmp_op)
&& cmp_type != 3
&& cmp_type != 7)
{
2022-10-27 18:45:45 +00:00
char suffix[3];
char *p = ins->mnemonicendp - 2;
/* vpcmp* can have both one- and two-lettered suffix. */
if (p[0] == 'p')
{
p++;
suffix[0] = p[0];
suffix[1] = '\0';
}
else
{
suffix[0] = p[0];
suffix[1] = p[1];
suffix[2] = '\0';
}
sprintf (p, "%s%s", simd_cmp_op[cmp_type].name, suffix);
2022-10-27 18:45:45 +00:00
ins->mnemonicendp += simd_cmp_op[cmp_type].len;
}
else
{
/* We have a reserved extension byte. Output it directly. */
2022-10-27 18:45:45 +00:00
oappend_immediate (ins, cmp_type);
2012-03-26 19:18:29 +00:00
}
}
2018-12-28 15:25:28 +00:00
static const struct op xop_cmp_op[] =
{
{ STRING_COMMA_LEN ("lt") },
{ STRING_COMMA_LEN ("le") },
{ STRING_COMMA_LEN ("gt") },
{ STRING_COMMA_LEN ("ge") },
{ STRING_COMMA_LEN ("eq") },
{ STRING_COMMA_LEN ("neq") },
{ STRING_COMMA_LEN ("false") },
{ STRING_COMMA_LEN ("true") }
};
static void
2022-10-27 18:45:45 +00:00
VPCOM_Fixup (instr_info *ins, int bytemode ATTRIBUTE_UNUSED,
2018-12-28 15:25:28 +00:00
int sizeflag ATTRIBUTE_UNUSED)
{
unsigned int cmp_type;
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 1);
cmp_type = *ins->codep++ & 0xff;
2018-12-28 15:25:28 +00:00
if (cmp_type < ARRAY_SIZE (xop_cmp_op))
{
char suffix[3];
2022-10-27 18:45:45 +00:00
char *p = ins->mnemonicendp - 2;
2018-12-28 15:25:28 +00:00
/* vpcom* can have both one- and two-lettered suffix. */
if (p[0] == 'm')
{
p++;
suffix[0] = p[0];
suffix[1] = '\0';
}
else
{
suffix[0] = p[0];
suffix[1] = p[1];
suffix[2] = '\0';
}
sprintf (p, "%s%s", xop_cmp_op[cmp_type].name, suffix);
2022-10-27 18:45:45 +00:00
ins->mnemonicendp += xop_cmp_op[cmp_type].len;
2018-12-28 15:25:28 +00:00
}
else
{
/* We have a reserved extension byte. Output it directly. */
2022-10-27 18:45:45 +00:00
oappend_immediate (ins, cmp_type);
2018-12-28 15:25:28 +00:00
}
}
2012-03-26 19:18:29 +00:00
static const struct op pclmul_op[] =
{
{ STRING_COMMA_LEN ("lql") },
{ STRING_COMMA_LEN ("hql") },
{ STRING_COMMA_LEN ("lqh") },
{ STRING_COMMA_LEN ("hqh") }
};
static void
2022-10-27 18:45:45 +00:00
PCLMUL_Fixup (instr_info *ins, int bytemode ATTRIBUTE_UNUSED,
2012-03-26 19:18:29 +00:00
int sizeflag ATTRIBUTE_UNUSED)
{
unsigned int pclmul_type;
2022-10-27 18:45:45 +00:00
FETCH_DATA (ins->info, ins->codep + 1);
pclmul_type = *ins->codep++ & 0xff;
2012-03-26 19:18:29 +00:00
switch (pclmul_type)
{
case 0x10:
pclmul_type = 2;
break;
case 0x11:
pclmul_type = 3;
break;
default:
break;
}
2012-03-26 19:18:29 +00:00
if (pclmul_type < ARRAY_SIZE (pclmul_op))
{
2022-10-27 18:45:45 +00:00
char suffix[4];
char *p = ins->mnemonicendp - 3;
2012-03-26 19:18:29 +00:00
suffix[0] = p[0];
suffix[1] = p[1];
suffix[2] = p[2];
suffix[3] = '\0';
sprintf (p, "%s%s", pclmul_op[pclmul_type].name, suffix);
2022-10-27 18:45:45 +00:00
ins->mnemonicendp += pclmul_op[pclmul_type].len;
2012-03-26 19:18:29 +00:00
}
else
{
/* We have a reserved extension byte. Output it directly. */
2022-10-27 18:45:45 +00:00
oappend_immediate (ins, pclmul_type);
2012-03-26 19:18:29 +00:00
}
}
static void
2022-10-27 18:45:45 +00:00
MOVSXD_Fixup (instr_info *ins, int bytemode, int sizeflag)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
/* Add proper suffix to "movsxd". */
char *p = ins->mnemonicendp;
2012-03-26 19:18:29 +00:00
switch (bytemode)
{
2022-10-27 18:45:45 +00:00
case movsxd_mode:
if (!ins->intel_syntax)
2012-03-26 19:18:29 +00:00
{
2022-10-27 18:45:45 +00:00
USED_REX (REX_W);
if (ins->rex & REX_W)
{
2022-10-27 18:45:45 +00:00
*p++ = 'l';
*p++ = 'q';
break;
}
2012-03-26 19:18:29 +00:00
}
2022-10-27 18:45:45 +00:00
*p++ = 'x';
*p++ = 'd';
2012-03-26 19:18:29 +00:00
break;
default:
2022-10-27 18:45:45 +00:00
oappend (ins, INTERNAL_DISASSEMBLER_ERROR);
2012-03-26 19:18:29 +00:00
break;
}
2022-10-27 18:45:45 +00:00
ins->mnemonicendp = p;
*p = '\0';
OP_E (ins, bytemode, sizeflag);
}
static void
2022-10-27 18:45:45 +00:00
DistinctDest_Fixup (instr_info *ins, int bytemode, int sizeflag)
{
2022-10-27 18:45:45 +00:00
unsigned int reg = ins->vex.register_specifier;
unsigned int modrm_reg = ins->modrm.reg;
unsigned int modrm_rm = ins->modrm.rm;
/* Calc destination register number. */
if (ins->rex & REX_R)
modrm_reg += 8;
if (!ins->vex.r)
modrm_reg += 16;
/* Calc src1 register number. */
if (ins->address_mode != mode_64bit)
reg &= 7;
else if (ins->vex.evex && !ins->vex.v)
reg += 16;
2022-10-27 18:45:45 +00:00
/* Calc src2 register number. */
if (ins->modrm.mod == 3)
{
if (ins->rex & REX_B)
modrm_rm += 8;
if (ins->rex & REX_X)
modrm_rm += 16;
}
2022-10-27 18:45:45 +00:00
/* Destination and source registers must be distinct, output bad if
dest == src1 or dest == src2. */
if (modrm_reg == reg
|| (ins->modrm.mod == 3
&& modrm_reg == modrm_rm))
{
oappend (ins, "(bad)");
}
else
2022-10-27 18:45:45 +00:00
OP_XMM (ins, bytemode, sizeflag);
}
static void
2022-10-27 18:45:45 +00:00
OP_Rounding (instr_info *ins, int bytemode, int sizeflag ATTRIBUTE_UNUSED)
{
2022-10-27 18:45:45 +00:00
if (ins->modrm.mod != 3 || !ins->vex.b)
return;
2022-10-27 18:45:45 +00:00
switch (bytemode)
{
2022-10-27 18:45:45 +00:00
case evex_rounding_64_mode:
if (ins->address_mode != mode_64bit || !ins->vex.w)
return;
/* Fall through. */
case evex_rounding_mode:
ins->evex_used |= EVEX_b_used;
oappend (ins, names_rounding[ins->vex.ll]);
break;
case evex_sae_mode:
ins->evex_used |= EVEX_b_used;
oappend (ins, "{");
break;
default:
abort ();
}
2022-10-27 18:45:45 +00:00
oappend (ins, "sae}");
}