2012-03-26 19:18:29 +00:00
|
|
|
|
/* ppc-opc.c -- PowerPC opcode list
|
2017-04-10 11:32:00 +00:00
|
|
|
|
Copyright (C) 1994-2017 Free Software Foundation, Inc.
|
2012-03-26 19:18:29 +00:00
|
|
|
|
Written by Ian Lance Taylor, Cygnus Support
|
|
|
|
|
|
|
|
|
|
This file is part of the GNU opcodes library.
|
|
|
|
|
|
|
|
|
|
This library is free software; you can redistribute it and/or modify
|
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
|
the Free Software Foundation; either version 3, or (at your option)
|
|
|
|
|
any later version.
|
|
|
|
|
|
|
|
|
|
It is distributed in the hope that it will be useful, but WITHOUT
|
|
|
|
|
ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
|
|
|
|
|
or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
|
|
|
|
|
License for more details.
|
|
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
|
along with this file; see the file COPYING. If not, write to the
|
|
|
|
|
Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
|
|
|
|
|
MA 02110-1301, USA. */
|
|
|
|
|
|
|
|
|
|
#include "sysdep.h"
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#include <stdio.h>
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#include "opcode/ppc.h"
|
|
|
|
|
#include "opintl.h"
|
|
|
|
|
|
|
|
|
|
/* This file holds the PowerPC opcode table. The opcode table
|
|
|
|
|
includes almost all of the extended instruction mnemonics. This
|
|
|
|
|
permits the disassembler to use them, and simplifies the assembler
|
|
|
|
|
logic, at the cost of increasing the table size. The table is
|
|
|
|
|
strictly constant data, so the compiler should be able to put it in
|
|
|
|
|
the .text section.
|
|
|
|
|
|
|
|
|
|
This file also holds the operand table. All knowledge about
|
|
|
|
|
inserting operands into instructions and vice-versa is kept in this
|
|
|
|
|
file. */
|
|
|
|
|
|
|
|
|
|
/* Local insertion and extraction functions. */
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
static unsigned long insert_arx (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_arx (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_ary (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_ary (unsigned long, ppc_cpu_t, int *);
|
2012-03-26 19:18:29 +00:00
|
|
|
|
static unsigned long insert_bat (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_bat (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_bba (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_bba (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_bdm (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_bdm (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_bdp (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_bdp (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_bo (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_bo (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_boe (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_boe (unsigned long, ppc_cpu_t, int *);
|
2015-08-28 15:32:19 +00:00
|
|
|
|
static unsigned long insert_esync (unsigned long, long, ppc_cpu_t, const char **);
|
2017-04-10 11:32:00 +00:00
|
|
|
|
static unsigned long insert_dcmxs (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_dcmxs (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_dxd (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_dxd (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_dxdn (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_dxdn (unsigned long, ppc_cpu_t, int *);
|
2012-03-26 19:18:29 +00:00
|
|
|
|
static unsigned long insert_fxm (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_fxm (unsigned long, ppc_cpu_t, int *);
|
2014-09-12 22:14:23 +00:00
|
|
|
|
static unsigned long insert_li20 (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_li20 (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_ls (unsigned long, long, ppc_cpu_t, const char **);
|
2012-03-26 19:18:29 +00:00
|
|
|
|
static unsigned long insert_mbe (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_mbe (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_mb6 (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_mb6 (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static long extract_nb (unsigned long, ppc_cpu_t, int *);
|
2014-09-12 22:14:23 +00:00
|
|
|
|
static unsigned long insert_nbi (unsigned long, long, ppc_cpu_t, const char **);
|
2012-03-26 19:18:29 +00:00
|
|
|
|
static unsigned long insert_nsi (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_nsi (unsigned long, ppc_cpu_t, int *);
|
2014-09-12 22:14:23 +00:00
|
|
|
|
static unsigned long insert_oimm (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_oimm (unsigned long, ppc_cpu_t, int *);
|
2012-03-26 19:18:29 +00:00
|
|
|
|
static unsigned long insert_ral (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static unsigned long insert_ram (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static unsigned long insert_raq (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static unsigned long insert_ras (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static unsigned long insert_rbs (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_rbs (unsigned long, ppc_cpu_t, int *);
|
2014-09-12 22:14:23 +00:00
|
|
|
|
static unsigned long insert_rbx (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static unsigned long insert_rx (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_rx (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_ry (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_ry (unsigned long, ppc_cpu_t, int *);
|
2012-03-26 19:18:29 +00:00
|
|
|
|
static unsigned long insert_sh6 (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_sh6 (unsigned long, ppc_cpu_t, int *);
|
2014-09-12 22:14:23 +00:00
|
|
|
|
static unsigned long insert_sci8 (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_sci8 (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_sci8n (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_sci8n (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_sd4h (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_sd4h (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_sd4w (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_sd4w (unsigned long, ppc_cpu_t, int *);
|
2012-03-26 19:18:29 +00:00
|
|
|
|
static unsigned long insert_spr (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_spr (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_sprg (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_sprg (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_tbr (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_tbr (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_xt6 (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_xt6 (unsigned long, ppc_cpu_t, int *);
|
2017-04-10 11:32:00 +00:00
|
|
|
|
static unsigned long insert_xtq6 (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_xtq6 (unsigned long, ppc_cpu_t, int *);
|
2012-03-26 19:18:29 +00:00
|
|
|
|
static unsigned long insert_xa6 (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_xa6 (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_xb6 (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_xb6 (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_xb6s (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_xb6s (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_xc6 (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_xc6 (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_dm (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_dm (unsigned long, ppc_cpu_t, int *);
|
2014-09-12 22:14:23 +00:00
|
|
|
|
static unsigned long insert_vlesi (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_vlesi (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_vlensi (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_vlensi (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_vleui (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_vleui (unsigned long, ppc_cpu_t, int *);
|
|
|
|
|
static unsigned long insert_vleil (unsigned long, long, ppc_cpu_t, const char **);
|
|
|
|
|
static long extract_vleil (unsigned long, ppc_cpu_t, int *);
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The operands table.
|
|
|
|
|
|
|
|
|
|
The fields are bitm, shift, insert, extract, flags.
|
|
|
|
|
|
|
|
|
|
We used to put parens around the various additions, like the one
|
|
|
|
|
for BA just below. However, that caused trouble with feeble
|
|
|
|
|
compilers with a limit on depth of a parenthesized expression, like
|
|
|
|
|
(reportedly) the compiler in Microsoft Developer Studio 5. So we
|
|
|
|
|
omit the parens, since the macros are never used in a context where
|
|
|
|
|
the addition will be ambiguous. */
|
|
|
|
|
|
|
|
|
|
const struct powerpc_operand powerpc_operands[] =
|
|
|
|
|
{
|
|
|
|
|
/* The zero index is used to indicate the end of the list of
|
|
|
|
|
operands. */
|
|
|
|
|
#define UNUSED 0
|
|
|
|
|
{ 0, 0, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The BA field in an XL form instruction. */
|
|
|
|
|
#define BA UNUSED + 1
|
|
|
|
|
/* The BI field in a B form or XL form instruction. */
|
|
|
|
|
#define BI BA
|
|
|
|
|
#define BI_MASK (0x1f << 16)
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{ 0x1f, 16, NULL, NULL, PPC_OPERAND_CR_BIT },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The BA field in an XL form instruction when it must be the same
|
|
|
|
|
as the BT field in the same instruction. */
|
|
|
|
|
#define BAT BA + 1
|
|
|
|
|
{ 0x1f, 16, insert_bat, extract_bat, PPC_OPERAND_FAKE },
|
|
|
|
|
|
|
|
|
|
/* The BB field in an XL form instruction. */
|
|
|
|
|
#define BB BAT + 1
|
|
|
|
|
#define BB_MASK (0x1f << 11)
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{ 0x1f, 11, NULL, NULL, PPC_OPERAND_CR_BIT },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The BB field in an XL form instruction when it must be the same
|
|
|
|
|
as the BA field in the same instruction. */
|
|
|
|
|
#define BBA BB + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The VB field in a VX form instruction when it must be the same
|
|
|
|
|
as the VA field in the same instruction. */
|
|
|
|
|
#define VBA BBA
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x1f, 11, insert_bba, extract_bba, PPC_OPERAND_FAKE },
|
|
|
|
|
|
|
|
|
|
/* The BD field in a B form instruction. The lower two bits are
|
|
|
|
|
forced to zero. */
|
|
|
|
|
#define BD BBA + 1
|
|
|
|
|
{ 0xfffc, 0, NULL, NULL, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
|
|
|
|
|
|
|
|
|
|
/* The BD field in a B form instruction when absolute addressing is
|
|
|
|
|
used. */
|
|
|
|
|
#define BDA BD + 1
|
|
|
|
|
{ 0xfffc, 0, NULL, NULL, PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
|
|
|
|
|
|
|
|
|
|
/* The BD field in a B form instruction when the - modifier is used.
|
|
|
|
|
This sets the y bit of the BO field appropriately. */
|
|
|
|
|
#define BDM BDA + 1
|
|
|
|
|
{ 0xfffc, 0, insert_bdm, extract_bdm,
|
2017-04-10 11:32:00 +00:00
|
|
|
|
PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The BD field in a B form instruction when the - modifier is used
|
|
|
|
|
and absolute address is used. */
|
|
|
|
|
#define BDMA BDM + 1
|
|
|
|
|
{ 0xfffc, 0, insert_bdm, extract_bdm,
|
2017-04-10 11:32:00 +00:00
|
|
|
|
PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The BD field in a B form instruction when the + modifier is used.
|
|
|
|
|
This sets the y bit of the BO field appropriately. */
|
|
|
|
|
#define BDP BDMA + 1
|
|
|
|
|
{ 0xfffc, 0, insert_bdp, extract_bdp,
|
2017-04-10 11:32:00 +00:00
|
|
|
|
PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The BD field in a B form instruction when the + modifier is used
|
|
|
|
|
and absolute addressing is used. */
|
|
|
|
|
#define BDPA BDP + 1
|
|
|
|
|
{ 0xfffc, 0, insert_bdp, extract_bdp,
|
2017-04-10 11:32:00 +00:00
|
|
|
|
PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The BF field in an X or XL form instruction. */
|
|
|
|
|
#define BF BDPA + 1
|
|
|
|
|
/* The CRFD field in an X form instruction. */
|
|
|
|
|
#define CRFD BF
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The CRD field in an XL form instruction. */
|
|
|
|
|
#define CRD BF
|
|
|
|
|
{ 0x7, 23, NULL, NULL, PPC_OPERAND_CR_REG },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The BF field in an X or XL form instruction. */
|
|
|
|
|
#define BFF BF + 1
|
|
|
|
|
{ 0x7, 23, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* An optional BF field. This is used for comparison instructions,
|
|
|
|
|
in which an omitted BF field is taken as zero. */
|
|
|
|
|
#define OBF BFF + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{ 0x7, 23, NULL, NULL, PPC_OPERAND_CR_REG | PPC_OPERAND_OPTIONAL },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The BFA field in an X or XL form instruction. */
|
|
|
|
|
#define BFA OBF + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{ 0x7, 18, NULL, NULL, PPC_OPERAND_CR_REG },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The BO field in a B form instruction. Certain values are
|
|
|
|
|
illegal. */
|
|
|
|
|
#define BO BFA + 1
|
|
|
|
|
#define BO_MASK (0x1f << 21)
|
|
|
|
|
{ 0x1f, 21, insert_bo, extract_bo, 0 },
|
|
|
|
|
|
|
|
|
|
/* The BO field in a B form instruction when the + or - modifier is
|
|
|
|
|
used. This is like the BO field, but it must be even. */
|
|
|
|
|
#define BOE BO + 1
|
|
|
|
|
{ 0x1e, 21, insert_boe, extract_boe, 0 },
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The RM field in an X form instruction. */
|
|
|
|
|
#define RM BOE + 1
|
|
|
|
|
{ 0x3, 11, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
#define BH RM + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x3, 11, NULL, NULL, PPC_OPERAND_OPTIONAL },
|
|
|
|
|
|
|
|
|
|
/* The BT field in an X or XL form instruction. */
|
|
|
|
|
#define BT BH + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{ 0x1f, 21, NULL, NULL, PPC_OPERAND_CR_BIT },
|
|
|
|
|
|
|
|
|
|
/* The BI16 field in a BD8 form instruction. */
|
|
|
|
|
#define BI16 BT + 1
|
|
|
|
|
{ 0x3, 8, NULL, NULL, PPC_OPERAND_CR_BIT },
|
|
|
|
|
|
|
|
|
|
/* The BI32 field in a BD15 form instruction. */
|
|
|
|
|
#define BI32 BI16 + 1
|
|
|
|
|
{ 0xf, 16, NULL, NULL, PPC_OPERAND_CR_BIT },
|
|
|
|
|
|
|
|
|
|
/* The BO32 field in a BD15 form instruction. */
|
|
|
|
|
#define BO32 BI32 + 1
|
|
|
|
|
{ 0x3, 20, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The B8 field in a BD8 form instruction. */
|
|
|
|
|
#define B8 BO32 + 1
|
|
|
|
|
{ 0x1fe, -1, NULL, NULL, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
|
|
|
|
|
|
|
|
|
|
/* The B15 field in a BD15 form instruction. The lowest bit is
|
|
|
|
|
forced to zero. */
|
|
|
|
|
#define B15 B8 + 1
|
|
|
|
|
{ 0xfffe, 0, NULL, NULL, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
|
|
|
|
|
|
|
|
|
|
/* The B24 field in a BD24 form instruction. The lowest bit is
|
|
|
|
|
forced to zero. */
|
|
|
|
|
#define B24 B15 + 1
|
|
|
|
|
{ 0x1fffffe, 0, NULL, NULL, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The condition register number portion of the BI field in a B form
|
|
|
|
|
or XL form instruction. This is used for the extended
|
|
|
|
|
conditional branch mnemonics, which set the lower two bits of the
|
|
|
|
|
BI field. This field is optional. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define CR B24 + 1
|
|
|
|
|
{ 0x7, 18, NULL, NULL, PPC_OPERAND_CR_REG | PPC_OPERAND_OPTIONAL },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The CRB field in an X form instruction. */
|
|
|
|
|
#define CRB CR + 1
|
|
|
|
|
/* The MB field in an M form instruction. */
|
|
|
|
|
#define MB CRB
|
|
|
|
|
#define MB_MASK (0x1f << 6)
|
|
|
|
|
{ 0x1f, 6, NULL, NULL, 0 },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The CRD32 field in an XL form instruction. */
|
|
|
|
|
#define CRD32 CRB + 1
|
|
|
|
|
{ 0x3, 21, NULL, NULL, PPC_OPERAND_CR_REG },
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The CRFS field in an X form instruction. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define CRFS CRD32 + 1
|
|
|
|
|
{ 0x7, 0, NULL, NULL, PPC_OPERAND_CR_REG },
|
|
|
|
|
|
|
|
|
|
#define CRS CRFS + 1
|
|
|
|
|
{ 0x3, 18, NULL, NULL, PPC_OPERAND_CR_REG | PPC_OPERAND_OPTIONAL },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The CT field in an X form instruction. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define CT CRS + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The MO field in an mbar instruction. */
|
|
|
|
|
#define MO CT
|
|
|
|
|
{ 0x1f, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
|
|
|
|
|
|
|
|
|
|
/* The D field in a D form instruction. This is a displacement off
|
|
|
|
|
a register, and implies that the next operand is a register in
|
|
|
|
|
parentheses. */
|
|
|
|
|
#define D CT + 1
|
|
|
|
|
{ 0xffff, 0, NULL, NULL, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The D8 field in a D form instruction. This is a displacement off
|
|
|
|
|
a register, and implies that the next operand is a register in
|
|
|
|
|
parentheses. */
|
|
|
|
|
#define D8 D + 1
|
|
|
|
|
{ 0xff, 0, NULL, NULL, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The DCMX field in an X form instruction. */
|
|
|
|
|
#define DCMX D8 + 1
|
|
|
|
|
{ 0x7f, 16, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The split DCMX field in an X form instruction. */
|
|
|
|
|
#define DCMXS DCMX + 1
|
|
|
|
|
{ 0x7f, PPC_OPSHIFT_INV, insert_dcmxs, extract_dcmxs, 0 },
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The DQ field in a DQ form instruction. This is like D, but the
|
|
|
|
|
lower four bits are forced to zero. */
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define DQ DCMXS + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0xfff0, 0, NULL, NULL,
|
|
|
|
|
PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED | PPC_OPERAND_DQ },
|
|
|
|
|
|
|
|
|
|
/* The DS field in a DS form instruction. This is like D, but the
|
|
|
|
|
lower two bits are forced to zero. */
|
|
|
|
|
#define DS DQ + 1
|
|
|
|
|
{ 0xfffc, 0, NULL, NULL,
|
|
|
|
|
PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED | PPC_OPERAND_DS },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The DUIS or BHRBE fields in a XFX form instruction, 10 bits
|
|
|
|
|
unsigned imediate */
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define DUIS DS + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define BHRBE DUIS
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x3ff, 11, NULL, NULL, 0 },
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The split D field in a DX form instruction. */
|
|
|
|
|
#define DXD DUIS + 1
|
|
|
|
|
{ 0xffff, PPC_OPSHIFT_INV, insert_dxd, extract_dxd,
|
|
|
|
|
PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT},
|
|
|
|
|
|
|
|
|
|
/* The split ND field in a DX form instruction.
|
|
|
|
|
This is the same as the DX field, only negated. */
|
|
|
|
|
#define NDXD DXD + 1
|
|
|
|
|
{ 0xffff, PPC_OPSHIFT_INV, insert_dxdn, extract_dxdn,
|
|
|
|
|
PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT},
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The E field in a wrteei instruction. */
|
|
|
|
|
/* And the W bit in the pair singles instructions. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* And the ST field in a VX form instruction. */
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define E NDXD + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define PSW E
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define ST E
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x1, 15, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The FL1 field in a POWER SC form instruction. */
|
|
|
|
|
#define FL1 E + 1
|
|
|
|
|
/* The U field in an X form instruction. */
|
|
|
|
|
#define U FL1
|
|
|
|
|
{ 0xf, 12, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The FL2 field in a POWER SC form instruction. */
|
|
|
|
|
#define FL2 FL1 + 1
|
|
|
|
|
{ 0x7, 2, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The FLM field in an XFL form instruction. */
|
|
|
|
|
#define FLM FL2 + 1
|
|
|
|
|
{ 0xff, 17, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The FRA field in an X or A form instruction. */
|
|
|
|
|
#define FRA FLM + 1
|
|
|
|
|
#define FRA_MASK (0x1f << 16)
|
|
|
|
|
{ 0x1f, 16, NULL, NULL, PPC_OPERAND_FPR },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The FRAp field of DFP instructions. */
|
|
|
|
|
#define FRAp FRA + 1
|
|
|
|
|
{ 0x1e, 16, NULL, NULL, PPC_OPERAND_FPR },
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The FRB field in an X or A form instruction. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define FRB FRAp + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define FRB_MASK (0x1f << 11)
|
|
|
|
|
{ 0x1f, 11, NULL, NULL, PPC_OPERAND_FPR },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The FRBp field of DFP instructions. */
|
|
|
|
|
#define FRBp FRB + 1
|
|
|
|
|
{ 0x1e, 11, NULL, NULL, PPC_OPERAND_FPR },
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The FRC field in an A form instruction. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define FRC FRBp + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define FRC_MASK (0x1f << 6)
|
|
|
|
|
{ 0x1f, 6, NULL, NULL, PPC_OPERAND_FPR },
|
|
|
|
|
|
|
|
|
|
/* The FRS field in an X form instruction or the FRT field in a D, X
|
|
|
|
|
or A form instruction. */
|
|
|
|
|
#define FRS FRC + 1
|
|
|
|
|
#define FRT FRS
|
|
|
|
|
{ 0x1f, 21, NULL, NULL, PPC_OPERAND_FPR },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The FRSp field of stfdp or the FRTp field of lfdp and DFP
|
|
|
|
|
instructions. */
|
|
|
|
|
#define FRSp FRS + 1
|
|
|
|
|
#define FRTp FRSp
|
|
|
|
|
{ 0x1e, 21, NULL, NULL, PPC_OPERAND_FPR },
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The FXM field in an XFX instruction. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define FXM FRSp + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0xff, 12, insert_fxm, extract_fxm, 0 },
|
|
|
|
|
|
|
|
|
|
/* Power4 version for mfcr. */
|
|
|
|
|
#define FXM4 FXM + 1
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{ 0xff, 12, insert_fxm, extract_fxm,
|
|
|
|
|
PPC_OPERAND_OPTIONAL | PPC_OPERAND_OPTIONAL_VALUE},
|
2015-08-28 15:32:19 +00:00
|
|
|
|
/* If the FXM4 operand is ommitted, use the sentinel value -1. */
|
|
|
|
|
{ -1, -1, NULL, NULL, 0},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The IMM20 field in an LI instruction. */
|
2015-08-28 15:32:19 +00:00
|
|
|
|
#define IMM20 FXM4 + 2
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{ 0xfffff, PPC_OPSHIFT_INV, insert_li20, extract_li20, PPC_OPERAND_SIGNED},
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The L field in a D or X form instruction. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define L IMM20 + 1
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{ 0x1, 21, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The optional L field in tlbie and tlbiel instructions. */
|
|
|
|
|
#define LOPT L + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The R field in a HTM X form instruction. */
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define HTM_R LOPT
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x1, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The optional (for 32-bit) L field in cmp[l][i] instructions. */
|
|
|
|
|
#define L32OPT LOPT + 1
|
|
|
|
|
{ 0x1, 21, NULL, NULL, PPC_OPERAND_OPTIONAL | PPC_OPERAND_OPTIONAL32 },
|
|
|
|
|
|
|
|
|
|
/* The L field in dcbf instruction. */
|
|
|
|
|
#define L2OPT L32OPT + 1
|
|
|
|
|
{ 0x3, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
|
|
|
|
|
|
|
|
|
|
/* The LEV field in a POWER SVC / POWER9 SCV form instruction. */
|
|
|
|
|
#define SVC_LEV L2OPT + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x7f, 5, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The LEV field in an SC form instruction. */
|
|
|
|
|
#define LEV SVC_LEV + 1
|
|
|
|
|
{ 0x7f, 5, NULL, NULL, PPC_OPERAND_OPTIONAL },
|
|
|
|
|
|
|
|
|
|
/* The LI field in an I form instruction. The lower two bits are
|
|
|
|
|
forced to zero. */
|
|
|
|
|
#define LI LEV + 1
|
|
|
|
|
{ 0x3fffffc, 0, NULL, NULL, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
|
|
|
|
|
|
|
|
|
|
/* The LI field in an I form instruction when used as an absolute
|
|
|
|
|
address. */
|
|
|
|
|
#define LIA LI + 1
|
|
|
|
|
{ 0x3fffffc, 0, NULL, NULL, PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
|
|
|
|
|
|
|
|
|
|
/* The LS or WC field in an X (sync or wait) form instruction. */
|
|
|
|
|
#define LS LIA + 1
|
|
|
|
|
#define WC LS
|
2015-08-28 15:32:19 +00:00
|
|
|
|
{ 0x3, 21, insert_ls, NULL, PPC_OPERAND_OPTIONAL },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The ME field in an M form instruction. */
|
|
|
|
|
#define ME LS + 1
|
|
|
|
|
#define ME_MASK (0x1f << 1)
|
|
|
|
|
{ 0x1f, 1, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The MB and ME fields in an M form instruction expressed a single
|
|
|
|
|
operand which is a bitmask indicating which bits to select. This
|
|
|
|
|
is a two operand form using PPC_OPERAND_NEXT. See the
|
|
|
|
|
description in opcode/ppc.h for what this means. */
|
|
|
|
|
#define MBE ME + 1
|
|
|
|
|
{ 0x1f, 6, NULL, NULL, PPC_OPERAND_OPTIONAL | PPC_OPERAND_NEXT },
|
|
|
|
|
{ -1, 0, insert_mbe, extract_mbe, 0 },
|
|
|
|
|
|
|
|
|
|
/* The MB or ME field in an MD or MDS form instruction. The high
|
|
|
|
|
bit is wrapped to the low end. */
|
|
|
|
|
#define MB6 MBE + 2
|
|
|
|
|
#define ME6 MB6
|
|
|
|
|
#define MB6_MASK (0x3f << 5)
|
|
|
|
|
{ 0x3f, 5, insert_mb6, extract_mb6, 0 },
|
|
|
|
|
|
|
|
|
|
/* The NB field in an X form instruction. The value 32 is stored as
|
|
|
|
|
0. */
|
|
|
|
|
#define NB MB6 + 1
|
|
|
|
|
{ 0x1f, 11, NULL, extract_nb, PPC_OPERAND_PLUS1 },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The NBI field in an lswi instruction, which has special value
|
|
|
|
|
restrictions. The value 32 is stored as 0. */
|
|
|
|
|
#define NBI NB + 1
|
|
|
|
|
{ 0x1f, 11, insert_nbi, extract_nb, PPC_OPERAND_PLUS1 },
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The NSI field in a D form instruction. This is the same as the
|
|
|
|
|
SI field, only negated. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define NSI NBI + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0xffff, 0, insert_nsi, extract_nsi,
|
2017-04-10 11:32:00 +00:00
|
|
|
|
PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED },
|
|
|
|
|
|
|
|
|
|
/* The NSI field in a D form instruction when we accept a wide range
|
|
|
|
|
of positive values. */
|
|
|
|
|
#define NSISIGNOPT NSI + 1
|
|
|
|
|
{ 0xffff, 0, insert_nsi, extract_nsi,
|
|
|
|
|
PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The RA field in an D, DS, DQ, X, XO, M, or MDS form instruction. */
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define RA NSISIGNOPT + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define RA_MASK (0x1f << 16)
|
|
|
|
|
{ 0x1f, 16, NULL, NULL, PPC_OPERAND_GPR },
|
|
|
|
|
|
|
|
|
|
/* As above, but 0 in the RA field means zero, not r0. */
|
|
|
|
|
#define RA0 RA + 1
|
|
|
|
|
{ 0x1f, 16, NULL, NULL, PPC_OPERAND_GPR_0 },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The RA field in the DQ form lq or an lswx instruction, which have special
|
2012-03-26 19:18:29 +00:00
|
|
|
|
value restrictions. */
|
|
|
|
|
#define RAQ RA0 + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define RAX RAQ
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x1f, 16, insert_raq, NULL, PPC_OPERAND_GPR_0 },
|
|
|
|
|
|
|
|
|
|
/* The RA field in a D or X form instruction which is an updating
|
|
|
|
|
load, which means that the RA field may not be zero and may not
|
|
|
|
|
equal the RT field. */
|
|
|
|
|
#define RAL RAQ + 1
|
|
|
|
|
{ 0x1f, 16, insert_ral, NULL, PPC_OPERAND_GPR_0 },
|
|
|
|
|
|
|
|
|
|
/* The RA field in an lmw instruction, which has special value
|
|
|
|
|
restrictions. */
|
|
|
|
|
#define RAM RAL + 1
|
|
|
|
|
{ 0x1f, 16, insert_ram, NULL, PPC_OPERAND_GPR_0 },
|
|
|
|
|
|
|
|
|
|
/* The RA field in a D or X form instruction which is an updating
|
|
|
|
|
store or an updating floating point load, which means that the RA
|
|
|
|
|
field may not be zero. */
|
|
|
|
|
#define RAS RAM + 1
|
|
|
|
|
{ 0x1f, 16, insert_ras, NULL, PPC_OPERAND_GPR_0 },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The RA field of the tlbwe, dccci and iccci instructions,
|
|
|
|
|
which are optional. */
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define RAOPT RAS + 1
|
|
|
|
|
{ 0x1f, 16, NULL, NULL, PPC_OPERAND_GPR | PPC_OPERAND_OPTIONAL },
|
|
|
|
|
|
|
|
|
|
/* The RB field in an X, XO, M, or MDS form instruction. */
|
|
|
|
|
#define RB RAOPT + 1
|
|
|
|
|
#define RB_MASK (0x1f << 11)
|
|
|
|
|
{ 0x1f, 11, NULL, NULL, PPC_OPERAND_GPR },
|
|
|
|
|
|
|
|
|
|
/* The RB field in an X form instruction when it must be the same as
|
|
|
|
|
the RS field in the instruction. This is used for extended
|
|
|
|
|
mnemonics like mr. */
|
|
|
|
|
#define RBS RB + 1
|
|
|
|
|
{ 0x1f, 11, insert_rbs, extract_rbs, PPC_OPERAND_FAKE },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The RB field in an lswx instruction, which has special value
|
|
|
|
|
restrictions. */
|
|
|
|
|
#define RBX RBS + 1
|
|
|
|
|
{ 0x1f, 11, insert_rbx, NULL, PPC_OPERAND_GPR },
|
|
|
|
|
|
|
|
|
|
/* The RB field of the dccci and iccci instructions, which are optional. */
|
|
|
|
|
#define RBOPT RBX + 1
|
|
|
|
|
{ 0x1f, 11, NULL, NULL, PPC_OPERAND_GPR | PPC_OPERAND_OPTIONAL },
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The RC register field in an maddld, maddhd or maddhdu instruction. */
|
|
|
|
|
#define RC RBOPT + 1
|
|
|
|
|
{ 0x1f, 6, NULL, NULL, PPC_OPERAND_GPR },
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The RS field in a D, DS, X, XFX, XS, M, MD or MDS form
|
|
|
|
|
instruction or the RT field in a D, DS, X, XFX or XO form
|
|
|
|
|
instruction. */
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define RS RC + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define RT RS
|
|
|
|
|
#define RT_MASK (0x1f << 21)
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define RD RS
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x1f, 21, NULL, NULL, PPC_OPERAND_GPR },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The RS and RT fields of the DS form stq and DQ form lq instructions,
|
|
|
|
|
which have special value restrictions. */
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define RSQ RS + 1
|
|
|
|
|
#define RTQ RSQ
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{ 0x1e, 21, NULL, NULL, PPC_OPERAND_GPR },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The RS field of the tlbwe instruction, which is optional. */
|
|
|
|
|
#define RSO RSQ + 1
|
|
|
|
|
#define RTO RSO
|
|
|
|
|
{ 0x1f, 21, NULL, NULL, PPC_OPERAND_GPR | PPC_OPERAND_OPTIONAL },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The RX field of the SE_RR form instruction. */
|
|
|
|
|
#define RX RSO + 1
|
|
|
|
|
{ 0x1f, PPC_OPSHIFT_INV, insert_rx, extract_rx, PPC_OPERAND_GPR },
|
|
|
|
|
|
|
|
|
|
/* The ARX field of the SE_RR form instruction. */
|
|
|
|
|
#define ARX RX + 1
|
|
|
|
|
{ 0x1f, PPC_OPSHIFT_INV, insert_arx, extract_arx, PPC_OPERAND_GPR },
|
|
|
|
|
|
|
|
|
|
/* The RY field of the SE_RR form instruction. */
|
|
|
|
|
#define RY ARX + 1
|
|
|
|
|
#define RZ RY
|
|
|
|
|
{ 0x1f, PPC_OPSHIFT_INV, insert_ry, extract_ry, PPC_OPERAND_GPR },
|
|
|
|
|
|
|
|
|
|
/* The ARY field of the SE_RR form instruction. */
|
|
|
|
|
#define ARY RY + 1
|
|
|
|
|
{ 0x1f, PPC_OPSHIFT_INV, insert_ary, extract_ary, PPC_OPERAND_GPR },
|
|
|
|
|
|
|
|
|
|
/* The SCLSCI8 field in a D form instruction. */
|
|
|
|
|
#define SCLSCI8 ARY + 1
|
|
|
|
|
{ 0xffffffff, PPC_OPSHIFT_INV, insert_sci8, extract_sci8, 0 },
|
|
|
|
|
|
|
|
|
|
/* The SCLSCI8N field in a D form instruction. This is the same as the
|
|
|
|
|
SCLSCI8 field, only negated. */
|
|
|
|
|
#define SCLSCI8N SCLSCI8 + 1
|
|
|
|
|
{ 0xffffffff, PPC_OPSHIFT_INV, insert_sci8n, extract_sci8n,
|
2017-04-10 11:32:00 +00:00
|
|
|
|
PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED },
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
|
|
|
|
/* The SD field of the SD4 form instruction. */
|
|
|
|
|
#define SE_SD SCLSCI8N + 1
|
|
|
|
|
{ 0xf, 8, NULL, NULL, PPC_OPERAND_PARENS },
|
|
|
|
|
|
|
|
|
|
/* The SD field of the SD4 form instruction, for halfword. */
|
|
|
|
|
#define SE_SDH SE_SD + 1
|
|
|
|
|
{ 0x1e, PPC_OPSHIFT_INV, insert_sd4h, extract_sd4h, PPC_OPERAND_PARENS },
|
|
|
|
|
|
|
|
|
|
/* The SD field of the SD4 form instruction, for word. */
|
|
|
|
|
#define SE_SDW SE_SDH + 1
|
|
|
|
|
{ 0x3c, PPC_OPSHIFT_INV, insert_sd4w, extract_sd4w, PPC_OPERAND_PARENS },
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The SH field in an X or M form instruction. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define SH SE_SDW + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define SH_MASK (0x1f << 11)
|
|
|
|
|
/* The other UIMM field in a EVX form instruction. */
|
|
|
|
|
#define EVUIMM SH
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The FC field in an atomic X form instruction. */
|
|
|
|
|
#define FC SH
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x1f, 11, NULL, NULL, 0 },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The SI field in a HTM X form instruction. */
|
|
|
|
|
#define HTM_SI SH + 1
|
|
|
|
|
{ 0x1f, 11, NULL, NULL, PPC_OPERAND_SIGNED },
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The SH field in an MD form instruction. This is split. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define SH6 HTM_SI + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define SH6_MASK ((0x1f << 11) | (1 << 1))
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{ 0x3f, PPC_OPSHIFT_INV, insert_sh6, extract_sh6, 0 },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The SH field of the tlbwe instruction, which is optional. */
|
|
|
|
|
#define SHO SH6 + 1
|
|
|
|
|
{ 0x1f, 11, NULL, NULL, PPC_OPERAND_OPTIONAL },
|
|
|
|
|
|
|
|
|
|
/* The SI field in a D form instruction. */
|
|
|
|
|
#define SI SHO + 1
|
|
|
|
|
{ 0xffff, 0, NULL, NULL, PPC_OPERAND_SIGNED },
|
|
|
|
|
|
|
|
|
|
/* The SI field in a D form instruction when we accept a wide range
|
|
|
|
|
of positive values. */
|
|
|
|
|
#define SISIGNOPT SI + 1
|
|
|
|
|
{ 0xffff, 0, NULL, NULL, PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The SI8 field in a D form instruction. */
|
|
|
|
|
#define SI8 SISIGNOPT + 1
|
|
|
|
|
{ 0xff, 0, NULL, NULL, PPC_OPERAND_SIGNED },
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The SPR field in an XFX form instruction. This is flipped--the
|
|
|
|
|
lower 5 bits are stored in the upper 5 and vice- versa. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define SPR SI8 + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define PMR SPR
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define TMR SPR
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define SPR_MASK (0x3ff << 11)
|
|
|
|
|
{ 0x3ff, 11, insert_spr, extract_spr, 0 },
|
|
|
|
|
|
|
|
|
|
/* The BAT index number in an XFX form m[ft]ibat[lu] instruction. */
|
|
|
|
|
#define SPRBAT SPR + 1
|
|
|
|
|
#define SPRBAT_MASK (0x3 << 17)
|
|
|
|
|
{ 0x3, 17, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The SPRG register number in an XFX form m[ft]sprg instruction. */
|
|
|
|
|
#define SPRG SPRBAT + 1
|
|
|
|
|
{ 0x1f, 16, insert_sprg, extract_sprg, 0 },
|
|
|
|
|
|
|
|
|
|
/* The SR field in an X form instruction. */
|
|
|
|
|
#define SR SPRG + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The 4-bit UIMM field in a VX form instruction. */
|
|
|
|
|
#define UIMM4 SR
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0xf, 16, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The STRM field in an X AltiVec form instruction. */
|
|
|
|
|
#define STRM SR + 1
|
|
|
|
|
/* The T field in a tlbilx form instruction. */
|
|
|
|
|
#define T STRM
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The L field in wclr instructions. */
|
|
|
|
|
#define L2 STRM
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x3, 21, NULL, NULL, 0 },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The ESYNC field in an X (sync) form instruction. */
|
|
|
|
|
#define ESYNC STRM + 1
|
2015-08-28 15:32:19 +00:00
|
|
|
|
{ 0xf, 16, insert_esync, NULL, PPC_OPERAND_OPTIONAL },
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The SV field in a POWER SC form instruction. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define SV ESYNC + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x3fff, 2, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The TBR field in an XFX form instruction. This is like the SPR
|
|
|
|
|
field, but it is optional. */
|
|
|
|
|
#define TBR SV + 1
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{ 0x3ff, 11, insert_tbr, extract_tbr,
|
|
|
|
|
PPC_OPERAND_OPTIONAL | PPC_OPERAND_OPTIONAL_VALUE},
|
2015-08-28 15:32:19 +00:00
|
|
|
|
/* If the TBR operand is ommitted, use the value 268. */
|
|
|
|
|
{ -1, 268, NULL, NULL, 0},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The TO field in a D or X form instruction. */
|
2015-08-28 15:32:19 +00:00
|
|
|
|
#define TO TBR + 2
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define DUI TO
|
|
|
|
|
#define TO_MASK (0x1f << 21)
|
|
|
|
|
{ 0x1f, 21, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The UI field in a D form instruction. */
|
|
|
|
|
#define UI TO + 1
|
|
|
|
|
{ 0xffff, 0, NULL, NULL, 0 },
|
|
|
|
|
|
2015-08-28 15:32:19 +00:00
|
|
|
|
#define UISIGNOPT UI + 1
|
|
|
|
|
{ 0xffff, 0, NULL, NULL, PPC_OPERAND_SIGNOPT },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The IMM field in an SE_IM5 instruction. */
|
2015-08-28 15:32:19 +00:00
|
|
|
|
#define UI5 UISIGNOPT + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{ 0x1f, 4, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The OIMM field in an SE_OIM5 instruction. */
|
|
|
|
|
#define OIMM5 UI5 + 1
|
|
|
|
|
{ 0x1f, PPC_OPSHIFT_INV, insert_oimm, extract_oimm, PPC_OPERAND_PLUS1 },
|
|
|
|
|
|
|
|
|
|
/* The UI7 field in an SE_LI instruction. */
|
|
|
|
|
#define UI7 OIMM5 + 1
|
|
|
|
|
{ 0x7f, 4, NULL, NULL, 0 },
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The VA field in a VA, VX or VXR form instruction. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define VA UI7 + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x1f, 16, NULL, NULL, PPC_OPERAND_VR },
|
|
|
|
|
|
|
|
|
|
/* The VB field in a VA, VX or VXR form instruction. */
|
|
|
|
|
#define VB VA + 1
|
|
|
|
|
{ 0x1f, 11, NULL, NULL, PPC_OPERAND_VR },
|
|
|
|
|
|
|
|
|
|
/* The VC field in a VA form instruction. */
|
|
|
|
|
#define VC VB + 1
|
|
|
|
|
{ 0x1f, 6, NULL, NULL, PPC_OPERAND_VR },
|
|
|
|
|
|
|
|
|
|
/* The VD or VS field in a VA, VX, VXR or X form instruction. */
|
|
|
|
|
#define VD VC + 1
|
|
|
|
|
#define VS VD
|
|
|
|
|
{ 0x1f, 21, NULL, NULL, PPC_OPERAND_VR },
|
|
|
|
|
|
|
|
|
|
/* The SIMM field in a VX form instruction, and TE in Z form. */
|
|
|
|
|
#define SIMM VD + 1
|
|
|
|
|
#define TE SIMM
|
|
|
|
|
{ 0x1f, 16, NULL, NULL, PPC_OPERAND_SIGNED},
|
|
|
|
|
|
|
|
|
|
/* The UIMM field in a VX form instruction. */
|
|
|
|
|
#define UIMM SIMM + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define DCTL UIMM
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x1f, 16, NULL, NULL, 0 },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The 3-bit UIMM field in a VX form instruction. */
|
|
|
|
|
#define UIMM3 UIMM + 1
|
|
|
|
|
{ 0x7, 16, NULL, NULL, 0 },
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The 6-bit UIM field in a X form instruction. */
|
|
|
|
|
#define UIM6 UIMM3 + 1
|
|
|
|
|
{ 0x3f, 16, NULL, NULL, 0 },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The SIX field in a VX form instruction. */
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define SIX UIM6 + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{ 0xf, 11, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The PS field in a VX form instruction. */
|
|
|
|
|
#define PS SIX + 1
|
|
|
|
|
{ 0x1, 9, NULL, NULL, 0 },
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The SHB field in a VA form instruction. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define SHB PS + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0xf, 6, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The other UIMM field in a half word EVX form instruction. */
|
|
|
|
|
#define EVUIMM_2 SHB + 1
|
|
|
|
|
{ 0x3e, 10, NULL, NULL, PPC_OPERAND_PARENS },
|
|
|
|
|
|
|
|
|
|
/* The other UIMM field in a word EVX form instruction. */
|
|
|
|
|
#define EVUIMM_4 EVUIMM_2 + 1
|
|
|
|
|
{ 0x7c, 9, NULL, NULL, PPC_OPERAND_PARENS },
|
|
|
|
|
|
|
|
|
|
/* The other UIMM field in a double EVX form instruction. */
|
|
|
|
|
#define EVUIMM_8 EVUIMM_4 + 1
|
|
|
|
|
{ 0xf8, 8, NULL, NULL, PPC_OPERAND_PARENS },
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The WS or DRM field in an X form instruction. */
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define WS EVUIMM_8 + 1
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define DRM WS
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x7, 11, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* PowerPC paired singles extensions. */
|
|
|
|
|
/* W bit in the pair singles instructions for x type instructions. */
|
|
|
|
|
#define PSWM WS + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The BO16 field in a BD8 form instruction. */
|
|
|
|
|
#define BO16 PSWM
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x1, 10, 0, 0, 0 },
|
|
|
|
|
|
|
|
|
|
/* IDX bits for quantization in the pair singles instructions. */
|
|
|
|
|
#define PSQ PSWM + 1
|
|
|
|
|
{ 0x7, 12, 0, 0, 0 },
|
|
|
|
|
|
|
|
|
|
/* IDX bits for quantization in the pair singles x-type instructions. */
|
|
|
|
|
#define PSQM PSQ + 1
|
|
|
|
|
{ 0x7, 7, 0, 0, 0 },
|
|
|
|
|
|
|
|
|
|
/* Smaller D field for quantization in the pair singles instructions. */
|
|
|
|
|
#define PSD PSQM + 1
|
|
|
|
|
{ 0xfff, 0, 0, 0, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The L field in an mtmsrd or A form instruction or R or W in an X form. */
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define A_L PSD + 1
|
|
|
|
|
#define W A_L
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define X_R A_L
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x1, 16, NULL, NULL, PPC_OPERAND_OPTIONAL },
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The RMC or CY field in a Z23 form instruction. */
|
2015-08-28 15:32:19 +00:00
|
|
|
|
#define RMC A_L + 1
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define CY RMC
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x3, 9, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
#define R RMC + 1
|
|
|
|
|
{ 0x1, 16, NULL, NULL, 0 },
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define RIC R + 1
|
|
|
|
|
{ 0x3, 18, NULL, NULL, PPC_OPERAND_OPTIONAL },
|
|
|
|
|
|
|
|
|
|
#define PRS RIC + 1
|
|
|
|
|
{ 0x1, 17, NULL, NULL, PPC_OPERAND_OPTIONAL },
|
|
|
|
|
|
|
|
|
|
#define SP PRS + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x3, 19, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
#define S SP + 1
|
|
|
|
|
{ 0x1, 20, NULL, NULL, 0 },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The S field in a XL form instruction. */
|
|
|
|
|
#define SXL S + 1
|
2015-08-28 15:32:19 +00:00
|
|
|
|
{ 0x1, 11, NULL, NULL, PPC_OPERAND_OPTIONAL | PPC_OPERAND_OPTIONAL_VALUE},
|
|
|
|
|
/* If the SXL operand is ommitted, use the value 1. */
|
|
|
|
|
{ -1, 1, NULL, NULL, 0},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* SH field starting at bit position 16. */
|
2015-08-28 15:32:19 +00:00
|
|
|
|
#define SH16 SXL + 2
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The DCM and DGM fields in a Z form instruction. */
|
|
|
|
|
#define DCM SH16
|
|
|
|
|
#define DGM DCM
|
|
|
|
|
{ 0x3f, 10, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The EH field in larx instruction. */
|
|
|
|
|
#define EH SH16 + 1
|
|
|
|
|
{ 0x1, 0, NULL, NULL, PPC_OPERAND_OPTIONAL },
|
|
|
|
|
|
|
|
|
|
/* The L field in an mtfsf or XFL form instruction. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The A field in a HTM X form instruction. */
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define XFL_L EH + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define HTM_A XFL_L
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x1, 25, NULL, NULL, PPC_OPERAND_OPTIONAL},
|
|
|
|
|
|
|
|
|
|
/* Xilinx APU related masks and macros */
|
|
|
|
|
#define FCRT XFL_L + 1
|
|
|
|
|
#define FCRT_MASK (0x1f << 21)
|
|
|
|
|
{ 0x1f, 21, 0, 0, PPC_OPERAND_FCR },
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* Xilinx FSL related masks and macros */
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define FSL FCRT + 1
|
|
|
|
|
#define FSL_MASK (0x1f << 11)
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{ 0x1f, 11, 0, 0, PPC_OPERAND_FSL },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* Xilinx UDI related masks and macros */
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define URT FSL + 1
|
|
|
|
|
{ 0x1f, 21, 0, 0, PPC_OPERAND_UDI },
|
|
|
|
|
|
|
|
|
|
#define URA URT + 1
|
|
|
|
|
{ 0x1f, 16, 0, 0, PPC_OPERAND_UDI },
|
|
|
|
|
|
|
|
|
|
#define URB URA + 1
|
|
|
|
|
{ 0x1f, 11, 0, 0, PPC_OPERAND_UDI },
|
|
|
|
|
|
|
|
|
|
#define URC URB + 1
|
|
|
|
|
{ 0x1f, 6, 0, 0, PPC_OPERAND_UDI },
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The VLESIMM field in a D form instruction. */
|
|
|
|
|
#define VLESIMM URC + 1
|
|
|
|
|
{ 0xffff, PPC_OPSHIFT_INV, insert_vlesi, extract_vlesi,
|
2017-04-10 11:32:00 +00:00
|
|
|
|
PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT },
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
|
|
|
|
/* The VLENSIMM field in a D form instruction. */
|
|
|
|
|
#define VLENSIMM VLESIMM + 1
|
|
|
|
|
{ 0xffff, PPC_OPSHIFT_INV, insert_vlensi, extract_vlensi,
|
2017-04-10 11:32:00 +00:00
|
|
|
|
PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT },
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
|
|
|
|
/* The VLEUIMM field in a D form instruction. */
|
|
|
|
|
#define VLEUIMM VLENSIMM + 1
|
|
|
|
|
{ 0xffff, PPC_OPSHIFT_INV, insert_vleui, extract_vleui, 0 },
|
|
|
|
|
|
|
|
|
|
/* The VLEUIMML field in a D form instruction. */
|
|
|
|
|
#define VLEUIMML VLEUIMM + 1
|
|
|
|
|
{ 0xffff, PPC_OPSHIFT_INV, insert_vleil, extract_vleil, 0 },
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The XT and XS fields in an XX1 or XX3 form instruction. This is split. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define XS6 VLEUIMML + 1
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define XT6 XS6
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{ 0x3f, PPC_OPSHIFT_INV, insert_xt6, extract_xt6, PPC_OPERAND_VSR },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The XT and XS fields in an DQ form VSX instruction. This is split. */
|
|
|
|
|
#define XSQ6 XT6 + 1
|
|
|
|
|
#define XTQ6 XSQ6
|
|
|
|
|
{ 0x3f, PPC_OPSHIFT_INV, insert_xtq6, extract_xtq6, PPC_OPERAND_VSR },
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The XA field in an XX3 form instruction. This is split. */
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define XA6 XTQ6 + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{ 0x3f, PPC_OPSHIFT_INV, insert_xa6, extract_xa6, PPC_OPERAND_VSR },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The XB field in an XX2 or XX3 form instruction. This is split. */
|
|
|
|
|
#define XB6 XA6 + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{ 0x3f, PPC_OPSHIFT_INV, insert_xb6, extract_xb6, PPC_OPERAND_VSR },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The XB field in an XX3 form instruction when it must be the same as
|
|
|
|
|
the XA field in the instruction. This is used in extended mnemonics
|
|
|
|
|
like xvmovdp. This is split. */
|
|
|
|
|
#define XB6S XB6 + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{ 0x3f, PPC_OPSHIFT_INV, insert_xb6s, extract_xb6s, PPC_OPERAND_FAKE },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The XC field in an XX4 form instruction. This is split. */
|
|
|
|
|
#define XC6 XB6S + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{ 0x3f, PPC_OPSHIFT_INV, insert_xc6, extract_xc6, PPC_OPERAND_VSR },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The DM or SHW field in an XX3 form instruction. */
|
|
|
|
|
#define DM XC6 + 1
|
|
|
|
|
#define SHW DM
|
|
|
|
|
{ 0x3, 8, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
/* The DM field in an extended mnemonic XX3 form instruction. */
|
|
|
|
|
#define DMEX DM + 1
|
|
|
|
|
{ 0x3, 8, insert_dm, extract_dm, 0 },
|
|
|
|
|
|
|
|
|
|
/* The UIM field in an XX2 form instruction. */
|
|
|
|
|
#define UIM DMEX + 1
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The 2-bit UIMM field in a VX form instruction. */
|
|
|
|
|
#define UIMM2 UIM
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The 2-bit L field in a darn instruction. */
|
|
|
|
|
#define LRAND UIM
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{ 0x3, 16, NULL, NULL, 0 },
|
|
|
|
|
|
|
|
|
|
#define ERAT_T UIM + 1
|
|
|
|
|
{ 0x7, 21, NULL, NULL, 0 },
|
2015-08-28 15:32:19 +00:00
|
|
|
|
|
|
|
|
|
#define IH ERAT_T + 1
|
|
|
|
|
{ 0x7, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
|
2017-04-10 11:32:00 +00:00
|
|
|
|
|
|
|
|
|
/* The 8-bit IMM8 field in a XX1 form instruction. */
|
|
|
|
|
#define IMM8 IH + 1
|
|
|
|
|
{ 0xff, 11, NULL, NULL, PPC_OPERAND_SIGNOPT },
|
2012-03-26 19:18:29 +00:00
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
const unsigned int num_powerpc_operands = (sizeof (powerpc_operands)
|
|
|
|
|
/ sizeof (powerpc_operands[0]));
|
|
|
|
|
|
|
|
|
|
/* The functions used to insert and extract complicated operands. */
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The ARX, ARY, RX and RY operands are alternate encodings of GPRs. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_arx (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
if (value >= 8 && value < 24)
|
|
|
|
|
return insn | ((value - 8) & 0xf);
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
*errmsg = _("invalid register");
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_arx (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{
|
2014-09-12 22:14:23 +00:00
|
|
|
|
return (insn & 0xf) + 8;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_ary (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
if (value >= 8 && value < 24)
|
|
|
|
|
return insn | (((value - 8) & 0xf) << 4);
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
*errmsg = _("invalid register");
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_ary (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return ((insn >> 4) & 0xf) + 8;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_rx (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg)
|
|
|
|
|
{
|
|
|
|
|
if (value >= 0 && value < 8)
|
|
|
|
|
return insn | value;
|
|
|
|
|
else if (value >= 24 && value <= 31)
|
|
|
|
|
return insn | (value - 16);
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
*errmsg = _("invalid register");
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_rx (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
int value = insn & 0xf;
|
|
|
|
|
if (value >= 0 && value < 8)
|
|
|
|
|
return value;
|
|
|
|
|
else
|
|
|
|
|
return value + 16;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_ry (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg)
|
|
|
|
|
{
|
|
|
|
|
if (value >= 0 && value < 8)
|
|
|
|
|
return insn | (value << 4);
|
|
|
|
|
else if (value >= 24 && value <= 31)
|
|
|
|
|
return insn | ((value - 16) << 4);
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
*errmsg = _("invalid register");
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_ry (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
int value = (insn >> 4) & 0xf;
|
|
|
|
|
if (value >= 0 && value < 8)
|
|
|
|
|
return value;
|
|
|
|
|
else
|
|
|
|
|
return value + 16;
|
|
|
|
|
}
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The BA field in an XL form instruction when it must be the same as
|
|
|
|
|
the BT field in the same instruction. This operand is marked FAKE.
|
|
|
|
|
The insertion function just copies the BT field into the BA field,
|
|
|
|
|
and the extraction function just checks that the fields are the
|
|
|
|
|
same. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_bat (unsigned long insn,
|
|
|
|
|
long value ATTRIBUTE_UNUSED,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | (((insn >> 21) & 0x1f) << 16);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_bat (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid)
|
|
|
|
|
{
|
|
|
|
|
if (((insn >> 21) & 0x1f) != ((insn >> 16) & 0x1f))
|
|
|
|
|
*invalid = 1;
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The BB field in an XL form instruction when it must be the same as
|
|
|
|
|
the BA field in the same instruction. This operand is marked FAKE.
|
|
|
|
|
The insertion function just copies the BA field into the BB field,
|
|
|
|
|
and the extraction function just checks that the fields are the
|
|
|
|
|
same. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_bba (unsigned long insn,
|
|
|
|
|
long value ATTRIBUTE_UNUSED,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | (((insn >> 16) & 0x1f) << 11);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_bba (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid)
|
|
|
|
|
{
|
|
|
|
|
if (((insn >> 16) & 0x1f) != ((insn >> 11) & 0x1f))
|
|
|
|
|
*invalid = 1;
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The BD field in a B form instruction when the - modifier is used.
|
|
|
|
|
This modifier means that the branch is not expected to be taken.
|
|
|
|
|
For chips built to versions of the architecture prior to version 2
|
|
|
|
|
(ie. not Power4 compatible), we set the y bit of the BO field to 1
|
|
|
|
|
if the offset is negative. When extracting, we require that the y
|
|
|
|
|
bit be 1 and that the offset be positive, since if the y bit is 0
|
|
|
|
|
we just want to print the normal form of the instruction.
|
|
|
|
|
Power4 compatible targets use two bits, "a", and "t", instead of
|
|
|
|
|
the "y" bit. "at" == 00 => no hint, "at" == 01 => unpredictable,
|
|
|
|
|
"at" == 10 => not taken, "at" == 11 => taken. The "t" bit is 00001
|
|
|
|
|
in BO field, the "a" bit is 00010 for branch on CR(BI) and 01000
|
|
|
|
|
for branch on CTR. We only handle the taken/not-taken hint here.
|
|
|
|
|
Note that we don't relax the conditions tested here when
|
|
|
|
|
disassembling with -Many because insns using extract_bdm and
|
|
|
|
|
extract_bdp always occur in pairs. One or the other will always
|
|
|
|
|
be valid. */
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define ISA_V2 (PPC_OPCODE_POWER4 | PPC_OPCODE_E500MC | PPC_OPCODE_TITAN)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
static unsigned long
|
|
|
|
|
insert_bdm (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
2014-09-12 22:14:23 +00:00
|
|
|
|
if ((dialect & ISA_V2) == 0)
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{
|
|
|
|
|
if ((value & 0x8000) != 0)
|
|
|
|
|
insn |= 1 << 21;
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
if ((insn & (0x14 << 21)) == (0x04 << 21))
|
|
|
|
|
insn |= 0x02 << 21;
|
|
|
|
|
else if ((insn & (0x14 << 21)) == (0x10 << 21))
|
|
|
|
|
insn |= 0x08 << 21;
|
|
|
|
|
}
|
|
|
|
|
return insn | (value & 0xfffc);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_bdm (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect,
|
|
|
|
|
int *invalid)
|
|
|
|
|
{
|
2014-09-12 22:14:23 +00:00
|
|
|
|
if ((dialect & ISA_V2) == 0)
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{
|
|
|
|
|
if (((insn & (1 << 21)) == 0) != ((insn & (1 << 15)) == 0))
|
|
|
|
|
*invalid = 1;
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
if ((insn & (0x17 << 21)) != (0x06 << 21)
|
|
|
|
|
&& (insn & (0x1d << 21)) != (0x18 << 21))
|
|
|
|
|
*invalid = 1;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The BD field in a B form instruction when the + modifier is used.
|
|
|
|
|
This is like BDM, above, except that the branch is expected to be
|
|
|
|
|
taken. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_bdp (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
2014-09-12 22:14:23 +00:00
|
|
|
|
if ((dialect & ISA_V2) == 0)
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{
|
|
|
|
|
if ((value & 0x8000) == 0)
|
|
|
|
|
insn |= 1 << 21;
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
if ((insn & (0x14 << 21)) == (0x04 << 21))
|
|
|
|
|
insn |= 0x03 << 21;
|
|
|
|
|
else if ((insn & (0x14 << 21)) == (0x10 << 21))
|
|
|
|
|
insn |= 0x09 << 21;
|
|
|
|
|
}
|
|
|
|
|
return insn | (value & 0xfffc);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_bdp (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect,
|
|
|
|
|
int *invalid)
|
|
|
|
|
{
|
2014-09-12 22:14:23 +00:00
|
|
|
|
if ((dialect & ISA_V2) == 0)
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{
|
|
|
|
|
if (((insn & (1 << 21)) == 0) == ((insn & (1 << 15)) == 0))
|
|
|
|
|
*invalid = 1;
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
if ((insn & (0x17 << 21)) != (0x07 << 21)
|
|
|
|
|
&& (insn & (0x1d << 21)) != (0x19 << 21))
|
|
|
|
|
*invalid = 1;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
|
|
|
|
|
}
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
static inline int
|
|
|
|
|
valid_bo_pre_v2 (long value)
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* Certain encodings have bits that are required to be zero.
|
|
|
|
|
These are (z must be zero, y may be anything):
|
2017-04-10 11:32:00 +00:00
|
|
|
|
0000y
|
|
|
|
|
0001y
|
2014-09-12 22:14:23 +00:00
|
|
|
|
001zy
|
2017-04-10 11:32:00 +00:00
|
|
|
|
0100y
|
|
|
|
|
0101y
|
2014-09-12 22:14:23 +00:00
|
|
|
|
011zy
|
|
|
|
|
1z00y
|
|
|
|
|
1z01y
|
|
|
|
|
1z1zz
|
|
|
|
|
*/
|
|
|
|
|
if ((value & 0x14) == 0)
|
|
|
|
|
return 1;
|
|
|
|
|
else if ((value & 0x14) == 0x4)
|
|
|
|
|
return (value & 0x2) == 0;
|
|
|
|
|
else if ((value & 0x14) == 0x10)
|
|
|
|
|
return (value & 0x8) == 0;
|
|
|
|
|
else
|
|
|
|
|
return value == 0x14;
|
|
|
|
|
}
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
static inline int
|
|
|
|
|
valid_bo_post_v2 (long value)
|
|
|
|
|
{
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* Certain encodings have bits that are required to be zero.
|
|
|
|
|
These are (z must be zero, a & t may be anything):
|
|
|
|
|
0000z
|
|
|
|
|
0001z
|
2014-09-12 22:14:23 +00:00
|
|
|
|
001at
|
2012-03-26 19:18:29 +00:00
|
|
|
|
0100z
|
|
|
|
|
0101z
|
|
|
|
|
011at
|
|
|
|
|
1a00t
|
|
|
|
|
1a01t
|
|
|
|
|
1z1zz
|
|
|
|
|
*/
|
|
|
|
|
if ((value & 0x14) == 0)
|
|
|
|
|
return (value & 0x1) == 0;
|
|
|
|
|
else if ((value & 0x14) == 0x14)
|
|
|
|
|
return value == 0x14;
|
|
|
|
|
else
|
|
|
|
|
return 1;
|
|
|
|
|
}
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* Check for legal values of a BO field. */
|
|
|
|
|
|
|
|
|
|
static int
|
|
|
|
|
valid_bo (long value, ppc_cpu_t dialect, int extract)
|
|
|
|
|
{
|
|
|
|
|
int valid_y = valid_bo_pre_v2 (value);
|
|
|
|
|
int valid_at = valid_bo_post_v2 (value);
|
|
|
|
|
|
|
|
|
|
/* When disassembling with -Many, accept either encoding on the
|
|
|
|
|
second pass through opcodes. */
|
|
|
|
|
if (extract && dialect == ~(ppc_cpu_t) PPC_OPCODE_ANY)
|
|
|
|
|
return valid_y || valid_at;
|
|
|
|
|
if ((dialect & ISA_V2) == 0)
|
|
|
|
|
return valid_y;
|
|
|
|
|
else
|
|
|
|
|
return valid_at;
|
|
|
|
|
}
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The BO field in a B form instruction. Warn about attempts to set
|
|
|
|
|
the field to an illegal value. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_bo (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect,
|
|
|
|
|
const char **errmsg)
|
|
|
|
|
{
|
|
|
|
|
if (!valid_bo (value, dialect, 0))
|
|
|
|
|
*errmsg = _("invalid conditional option");
|
2014-09-12 22:14:23 +00:00
|
|
|
|
else if (PPC_OP (insn) == 19 && (insn & 0x400) && ! (value & 4))
|
|
|
|
|
*errmsg = _("invalid counter access");
|
2012-03-26 19:18:29 +00:00
|
|
|
|
return insn | ((value & 0x1f) << 21);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_bo (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect,
|
|
|
|
|
int *invalid)
|
|
|
|
|
{
|
|
|
|
|
long value;
|
|
|
|
|
|
|
|
|
|
value = (insn >> 21) & 0x1f;
|
|
|
|
|
if (!valid_bo (value, dialect, 1))
|
|
|
|
|
*invalid = 1;
|
|
|
|
|
return value;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The BO field in a B form instruction when the + or - modifier is
|
|
|
|
|
used. This is like the BO field, but it must be even. When
|
|
|
|
|
extracting it, we force it to be even. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_boe (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect,
|
|
|
|
|
const char **errmsg)
|
|
|
|
|
{
|
|
|
|
|
if (!valid_bo (value, dialect, 0))
|
|
|
|
|
*errmsg = _("invalid conditional option");
|
2014-09-12 22:14:23 +00:00
|
|
|
|
else if (PPC_OP (insn) == 19 && (insn & 0x400) && ! (value & 4))
|
|
|
|
|
*errmsg = _("invalid counter access");
|
2012-03-26 19:18:29 +00:00
|
|
|
|
else if ((value & 1) != 0)
|
|
|
|
|
*errmsg = _("attempt to set y bit when using + or - modifier");
|
|
|
|
|
|
|
|
|
|
return insn | ((value & 0x1f) << 21);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_boe (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect,
|
|
|
|
|
int *invalid)
|
|
|
|
|
{
|
|
|
|
|
long value;
|
|
|
|
|
|
|
|
|
|
value = (insn >> 21) & 0x1f;
|
|
|
|
|
if (!valid_bo (value, dialect, 1))
|
|
|
|
|
*invalid = 1;
|
|
|
|
|
return value & 0x1e;
|
|
|
|
|
}
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The DCMX field in a X form instruction when the field is split
|
|
|
|
|
into separate DC, DM and DX fields. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_dcmxs (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | ((value & 0x1f) << 16) | ((value & 0x20) >> 3) | (value & 0x40);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_dcmxs (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return (insn & 0x40) | ((insn << 3) & 0x20) | ((insn >> 16) & 0x1f);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The D field in a DX form instruction when the field is split
|
|
|
|
|
into separate D0, D1 and D2 fields. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_dxd (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | (value & 0xffc1) | ((value & 0x3e) << 15);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_dxd (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
unsigned long dxd = (insn & 0xffc1) | ((insn >> 15) & 0x3e);
|
|
|
|
|
return (dxd ^ 0x8000) - 0x8000;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_dxdn (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insert_dxd (insn, -value, dialect, errmsg);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_dxdn (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return -extract_dxd (insn, dialect, invalid);
|
|
|
|
|
}
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* FXM mask in mfcr and mtcrf instructions. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_fxm (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect,
|
|
|
|
|
const char **errmsg)
|
|
|
|
|
{
|
|
|
|
|
/* If we're handling the mfocrf and mtocrf insns ensure that exactly
|
|
|
|
|
one bit of the mask field is set. */
|
|
|
|
|
if ((insn & (1 << 20)) != 0)
|
|
|
|
|
{
|
|
|
|
|
if (value == 0 || (value & -value) != value)
|
|
|
|
|
{
|
|
|
|
|
*errmsg = _("invalid mask field");
|
|
|
|
|
value = 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* If only one bit of the FXM field is set, we can use the new form
|
|
|
|
|
of the instruction, which is faster. Unlike the Power4 branch hint
|
|
|
|
|
encoding, this is not backward compatible. Do not generate the
|
|
|
|
|
new form unless -mpower4 has been given, or -many and the two
|
|
|
|
|
operand form of mfcr was used. */
|
2015-08-28 15:32:19 +00:00
|
|
|
|
else if (value > 0
|
|
|
|
|
&& (value & -value) == value
|
2012-03-26 19:18:29 +00:00
|
|
|
|
&& ((dialect & PPC_OPCODE_POWER4) != 0
|
|
|
|
|
|| ((dialect & PPC_OPCODE_ANY) != 0
|
|
|
|
|
&& (insn & (0x3ff << 1)) == 19 << 1)))
|
|
|
|
|
insn |= 1 << 20;
|
|
|
|
|
|
|
|
|
|
/* Any other value on mfcr is an error. */
|
|
|
|
|
else if ((insn & (0x3ff << 1)) == 19 << 1)
|
|
|
|
|
{
|
2015-08-28 15:32:19 +00:00
|
|
|
|
/* A value of -1 means we used the one operand form of
|
|
|
|
|
mfcr which is valid. */
|
|
|
|
|
if (value != -1)
|
2017-04-10 11:32:00 +00:00
|
|
|
|
*errmsg = _("invalid mfcr mask");
|
2012-03-26 19:18:29 +00:00
|
|
|
|
value = 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return insn | ((value & 0xff) << 12);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_fxm (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid)
|
|
|
|
|
{
|
|
|
|
|
long mask = (insn >> 12) & 0xff;
|
|
|
|
|
|
|
|
|
|
/* Is this a Power4 insn? */
|
|
|
|
|
if ((insn & (1 << 20)) != 0)
|
|
|
|
|
{
|
|
|
|
|
/* Exactly one bit of MASK should be set. */
|
|
|
|
|
if (mask == 0 || (mask & -mask) != mask)
|
|
|
|
|
*invalid = 1;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Check that non-power4 form of mfcr has a zero MASK. */
|
|
|
|
|
else if ((insn & (0x3ff << 1)) == 19 << 1)
|
|
|
|
|
{
|
|
|
|
|
if (mask != 0)
|
|
|
|
|
*invalid = 1;
|
2015-08-28 15:32:19 +00:00
|
|
|
|
else
|
|
|
|
|
mask = -1;
|
2012-03-26 19:18:29 +00:00
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return mask;
|
|
|
|
|
}
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
static unsigned long
|
|
|
|
|
insert_li20 (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | ((value & 0xf0000) >> 5) | ((value & 0x0f800) << 5) | (value & 0x7ff);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_li20 (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
long ext = ((insn & 0x4000) == 0x4000) ? 0xfff00000 : 0x00000000;
|
|
|
|
|
|
|
|
|
|
return ext
|
|
|
|
|
| (((insn >> 11) & 0xf) << 16)
|
|
|
|
|
| (((insn >> 17) & 0xf) << 12)
|
|
|
|
|
| (((insn >> 16) & 0x1) << 11)
|
|
|
|
|
| (insn & 0x7ff);
|
|
|
|
|
}
|
|
|
|
|
|
2015-08-28 15:32:19 +00:00
|
|
|
|
/* The 2-bit L field in a SYNC or WC field in a WAIT instruction.
|
|
|
|
|
For SYNC, some L values are reserved:
|
|
|
|
|
* Value 3 is reserved on newer server cpus.
|
|
|
|
|
* Values 2 and 3 are reserved on all other cpus. */
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_ls (unsigned long insn,
|
|
|
|
|
long value,
|
2015-08-28 15:32:19 +00:00
|
|
|
|
ppc_cpu_t dialect,
|
|
|
|
|
const char **errmsg)
|
|
|
|
|
{
|
|
|
|
|
/* For SYNC, some L values are illegal. */
|
|
|
|
|
if (((insn >> 1) & 0x3ff) == 598)
|
|
|
|
|
{
|
|
|
|
|
long max_lvalue = (dialect & PPC_OPCODE_POWER4) ? 2 : 1;
|
|
|
|
|
if (value > max_lvalue)
|
|
|
|
|
{
|
|
|
|
|
*errmsg = _("illegal L operand value");
|
|
|
|
|
return insn;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return insn | ((value & 0x3) << 21);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The 4-bit E field in a sync instruction that accepts 2 operands.
|
|
|
|
|
If ESYNC is non-zero, then the L field must be either 0 or 1 and
|
|
|
|
|
the complement of ESYNC-bit2. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_esync (unsigned long insn,
|
|
|
|
|
long value,
|
2017-04-10 11:32:00 +00:00
|
|
|
|
ppc_cpu_t dialect,
|
2015-08-28 15:32:19 +00:00
|
|
|
|
const char **errmsg)
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{
|
2017-04-10 11:32:00 +00:00
|
|
|
|
unsigned long ls = (insn >> 21) & 0x03;
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
|
|
|
|
if (value == 0)
|
|
|
|
|
{
|
2017-04-10 11:32:00 +00:00
|
|
|
|
if (((dialect & PPC_OPCODE_E6500) != 0 && ls > 1)
|
|
|
|
|
|| ((dialect & PPC_OPCODE_POWER9) != 0 && ls > 2))
|
|
|
|
|
*errmsg = _("illegal L operand value");
|
2014-09-12 22:14:23 +00:00
|
|
|
|
return insn;
|
|
|
|
|
}
|
2015-08-28 15:32:19 +00:00
|
|
|
|
|
|
|
|
|
if ((ls & ~0x1)
|
|
|
|
|
|| (((value >> 1) & 0x1) ^ ls) == 0)
|
|
|
|
|
*errmsg = _("incompatible L operand value");
|
|
|
|
|
|
|
|
|
|
return insn | ((value & 0xf) << 16);
|
2014-09-12 22:14:23 +00:00
|
|
|
|
}
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The MB and ME fields in an M form instruction expressed as a single
|
|
|
|
|
operand which is itself a bitmask. The extraction function always
|
|
|
|
|
marks it as invalid, since we never want to recognize an
|
|
|
|
|
instruction which uses a field of this type. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_mbe (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg)
|
|
|
|
|
{
|
|
|
|
|
unsigned long uval, mask;
|
|
|
|
|
int mb, me, mx, count, last;
|
|
|
|
|
|
|
|
|
|
uval = value;
|
|
|
|
|
|
|
|
|
|
if (uval == 0)
|
|
|
|
|
{
|
|
|
|
|
*errmsg = _("illegal bitmask");
|
|
|
|
|
return insn;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
mb = 0;
|
|
|
|
|
me = 32;
|
|
|
|
|
if ((uval & 1) != 0)
|
|
|
|
|
last = 1;
|
|
|
|
|
else
|
|
|
|
|
last = 0;
|
|
|
|
|
count = 0;
|
|
|
|
|
|
|
|
|
|
/* mb: location of last 0->1 transition */
|
|
|
|
|
/* me: location of last 1->0 transition */
|
|
|
|
|
/* count: # transitions */
|
|
|
|
|
|
|
|
|
|
for (mx = 0, mask = 1L << 31; mx < 32; ++mx, mask >>= 1)
|
|
|
|
|
{
|
|
|
|
|
if ((uval & mask) && !last)
|
|
|
|
|
{
|
|
|
|
|
++count;
|
|
|
|
|
mb = mx;
|
|
|
|
|
last = 1;
|
|
|
|
|
}
|
|
|
|
|
else if (!(uval & mask) && last)
|
|
|
|
|
{
|
|
|
|
|
++count;
|
|
|
|
|
me = mx;
|
|
|
|
|
last = 0;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
if (me == 0)
|
|
|
|
|
me = 32;
|
|
|
|
|
|
|
|
|
|
if (count != 2 && (count != 0 || ! last))
|
|
|
|
|
*errmsg = _("illegal bitmask");
|
|
|
|
|
|
|
|
|
|
return insn | (mb << 6) | ((me - 1) << 1);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_mbe (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid)
|
|
|
|
|
{
|
|
|
|
|
long ret;
|
|
|
|
|
int mb, me;
|
|
|
|
|
int i;
|
|
|
|
|
|
|
|
|
|
*invalid = 1;
|
|
|
|
|
|
|
|
|
|
mb = (insn >> 6) & 0x1f;
|
|
|
|
|
me = (insn >> 1) & 0x1f;
|
|
|
|
|
if (mb < me + 1)
|
|
|
|
|
{
|
|
|
|
|
ret = 0;
|
|
|
|
|
for (i = mb; i <= me; i++)
|
|
|
|
|
ret |= 1L << (31 - i);
|
|
|
|
|
}
|
|
|
|
|
else if (mb == me + 1)
|
|
|
|
|
ret = ~0;
|
|
|
|
|
else /* (mb > me + 1) */
|
|
|
|
|
{
|
|
|
|
|
ret = ~0;
|
|
|
|
|
for (i = me + 1; i < mb; i++)
|
|
|
|
|
ret &= ~(1L << (31 - i));
|
|
|
|
|
}
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The MB or ME field in an MD or MDS form instruction. The high bit
|
|
|
|
|
is wrapped to the low end. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_mb6 (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | ((value & 0x1f) << 6) | (value & 0x20);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_mb6 (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return ((insn >> 6) & 0x1f) | (insn & 0x20);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The NB field in an X form instruction. The value 32 is stored as
|
|
|
|
|
0. */
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_nb (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
long ret;
|
|
|
|
|
|
|
|
|
|
ret = (insn >> 11) & 0x1f;
|
|
|
|
|
if (ret == 0)
|
|
|
|
|
ret = 32;
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The NB field in an lswi instruction, which has special value
|
|
|
|
|
restrictions. The value 32 is stored as 0. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_nbi (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
long rtvalue = (insn & RT_MASK) >> 21;
|
|
|
|
|
long ravalue = (insn & RA_MASK) >> 16;
|
|
|
|
|
|
|
|
|
|
if (value == 0)
|
|
|
|
|
value = 32;
|
|
|
|
|
if (rtvalue + (value + 3) / 4 > (rtvalue > ravalue ? ravalue + 32
|
|
|
|
|
: ravalue))
|
|
|
|
|
*errmsg = _("address register in load range");
|
|
|
|
|
return insn | ((value & 0x1f) << 11);
|
|
|
|
|
}
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The NSI field in a D form instruction. This is the same as the SI
|
|
|
|
|
field, only negated. The extraction function always marks it as
|
|
|
|
|
invalid, since we never want to recognize an instruction which uses
|
|
|
|
|
a field of this type. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_nsi (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | (-value & 0xffff);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_nsi (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid)
|
|
|
|
|
{
|
|
|
|
|
*invalid = 1;
|
|
|
|
|
return -(((insn & 0xffff) ^ 0x8000) - 0x8000);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The RA field in a D or X form instruction which is an updating
|
|
|
|
|
load, which means that the RA field may not be zero and may not
|
|
|
|
|
equal the RT field. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_ral (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg)
|
|
|
|
|
{
|
|
|
|
|
if (value == 0
|
|
|
|
|
|| (unsigned long) value == ((insn >> 21) & 0x1f))
|
|
|
|
|
*errmsg = "invalid register operand when updating";
|
|
|
|
|
return insn | ((value & 0x1f) << 16);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The RA field in an lmw instruction, which has special value
|
|
|
|
|
restrictions. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_ram (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg)
|
|
|
|
|
{
|
|
|
|
|
if ((unsigned long) value >= ((insn >> 21) & 0x1f))
|
|
|
|
|
*errmsg = _("index register in load range");
|
|
|
|
|
return insn | ((value & 0x1f) << 16);
|
|
|
|
|
}
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The RA field in the DQ form lq or an lswx instruction, which have special
|
2012-03-26 19:18:29 +00:00
|
|
|
|
value restrictions. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_raq (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg)
|
|
|
|
|
{
|
|
|
|
|
long rtvalue = (insn & RT_MASK) >> 21;
|
|
|
|
|
|
|
|
|
|
if (value == rtvalue)
|
|
|
|
|
*errmsg = _("source and target register operands must be different");
|
|
|
|
|
return insn | ((value & 0x1f) << 16);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The RA field in a D or X form instruction which is an updating
|
|
|
|
|
store or an updating floating point load, which means that the RA
|
|
|
|
|
field may not be zero. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_ras (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg)
|
|
|
|
|
{
|
|
|
|
|
if (value == 0)
|
|
|
|
|
*errmsg = _("invalid register operand when updating");
|
|
|
|
|
return insn | ((value & 0x1f) << 16);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The RB field in an X form instruction when it must be the same as
|
|
|
|
|
the RS field in the instruction. This is used for extended
|
|
|
|
|
mnemonics like mr. This operand is marked FAKE. The insertion
|
|
|
|
|
function just copies the BT field into the BA field, and the
|
|
|
|
|
extraction function just checks that the fields are the same. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_rbs (unsigned long insn,
|
|
|
|
|
long value ATTRIBUTE_UNUSED,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | (((insn >> 21) & 0x1f) << 11);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_rbs (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid)
|
|
|
|
|
{
|
|
|
|
|
if (((insn >> 21) & 0x1f) != ((insn >> 11) & 0x1f))
|
|
|
|
|
*invalid = 1;
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The RB field in an lswx instruction, which has special value
|
|
|
|
|
restrictions. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_rbx (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg)
|
|
|
|
|
{
|
|
|
|
|
long rtvalue = (insn & RT_MASK) >> 21;
|
|
|
|
|
|
|
|
|
|
if (value == rtvalue)
|
|
|
|
|
*errmsg = _("source and target register operands must be different");
|
|
|
|
|
return insn | ((value & 0x1f) << 11);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The SCI8 field is made up of SCL and {U,N}I8 fields. */
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_sci8 (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg)
|
|
|
|
|
{
|
|
|
|
|
unsigned int fill_scale = 0;
|
|
|
|
|
unsigned long ui8 = value;
|
|
|
|
|
|
|
|
|
|
if ((ui8 & 0xffffff00) == 0)
|
|
|
|
|
;
|
|
|
|
|
else if ((ui8 & 0xffffff00) == 0xffffff00)
|
|
|
|
|
fill_scale = 0x400;
|
|
|
|
|
else if ((ui8 & 0xffff00ff) == 0)
|
|
|
|
|
{
|
|
|
|
|
fill_scale = 1 << 8;
|
|
|
|
|
ui8 >>= 8;
|
|
|
|
|
}
|
|
|
|
|
else if ((ui8 & 0xffff00ff) == 0xffff00ff)
|
|
|
|
|
{
|
|
|
|
|
fill_scale = 0x400 | (1 << 8);
|
|
|
|
|
ui8 >>= 8;
|
|
|
|
|
}
|
|
|
|
|
else if ((ui8 & 0xff00ffff) == 0)
|
|
|
|
|
{
|
|
|
|
|
fill_scale = 2 << 8;
|
|
|
|
|
ui8 >>= 16;
|
|
|
|
|
}
|
|
|
|
|
else if ((ui8 & 0xff00ffff) == 0xff00ffff)
|
|
|
|
|
{
|
|
|
|
|
fill_scale = 0x400 | (2 << 8);
|
|
|
|
|
ui8 >>= 16;
|
|
|
|
|
}
|
|
|
|
|
else if ((ui8 & 0x00ffffff) == 0)
|
|
|
|
|
{
|
|
|
|
|
fill_scale = 3 << 8;
|
|
|
|
|
ui8 >>= 24;
|
|
|
|
|
}
|
|
|
|
|
else if ((ui8 & 0x00ffffff) == 0x00ffffff)
|
|
|
|
|
{
|
|
|
|
|
fill_scale = 0x400 | (3 << 8);
|
|
|
|
|
ui8 >>= 24;
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
*errmsg = _("illegal immediate value");
|
|
|
|
|
ui8 = 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return insn | fill_scale | (ui8 & 0xff);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_sci8 (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
int fill = insn & 0x400;
|
|
|
|
|
int scale_factor = (insn & 0x300) >> 5;
|
|
|
|
|
long value = (insn & 0xff) << scale_factor;
|
|
|
|
|
|
|
|
|
|
if (fill != 0)
|
|
|
|
|
value |= ~((long) 0xff << scale_factor);
|
|
|
|
|
return value;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_sci8n (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect,
|
|
|
|
|
const char **errmsg)
|
|
|
|
|
{
|
|
|
|
|
return insert_sci8 (insn, -value, dialect, errmsg);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_sci8n (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect,
|
|
|
|
|
int *invalid)
|
|
|
|
|
{
|
|
|
|
|
return -extract_sci8 (insn, dialect, invalid);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_sd4h (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | ((value & 0x1e) << 7);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_sd4h (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return ((insn >> 8) & 0xf) << 1;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_sd4w (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | ((value & 0x3c) << 6);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_sd4w (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return ((insn >> 8) & 0xf) << 2;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_oimm (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | (((value - 1) & 0x1f) << 4);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_oimm (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return ((insn >> 4) & 0x1f) + 1;
|
|
|
|
|
}
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The SH field in an MD form instruction. This is split. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_sh6 (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* SH6 operand in the rldixor instructions. */
|
|
|
|
|
if (PPC_OP (insn) == 4)
|
|
|
|
|
return insn | ((value & 0x1f) << 6) | ((value & 0x20) >> 5);
|
|
|
|
|
else
|
|
|
|
|
return insn | ((value & 0x1f) << 11) | ((value & 0x20) >> 4);
|
2012-03-26 19:18:29 +00:00
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_sh6 (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* SH6 operand in the rldixor instructions. */
|
|
|
|
|
if (PPC_OP (insn) == 4)
|
|
|
|
|
return ((insn >> 6) & 0x1f) | ((insn << 5) & 0x20);
|
|
|
|
|
else
|
|
|
|
|
return ((insn >> 11) & 0x1f) | ((insn << 4) & 0x20);
|
2012-03-26 19:18:29 +00:00
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The SPR field in an XFX form instruction. This is flipped--the
|
|
|
|
|
lower 5 bits are stored in the upper 5 and vice- versa. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_spr (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | ((value & 0x1f) << 16) | ((value & 0x3e0) << 6);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_spr (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return ((insn >> 16) & 0x1f) | ((insn >> 6) & 0x3e0);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Some dialects have 8 SPRG registers instead of the standard 4. */
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define ALLOW8_SPRG (PPC_OPCODE_BOOKE | PPC_OPCODE_405)
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_sprg (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect,
|
|
|
|
|
const char **errmsg)
|
|
|
|
|
{
|
|
|
|
|
if (value > 7
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|| (value > 3 && (dialect & ALLOW8_SPRG) == 0))
|
2012-03-26 19:18:29 +00:00
|
|
|
|
*errmsg = _("invalid sprg number");
|
|
|
|
|
|
|
|
|
|
/* If this is mfsprg4..7 then use spr 260..263 which can be read in
|
|
|
|
|
user mode. Anything else must use spr 272..279. */
|
|
|
|
|
if (value <= 3 || (insn & 0x100) != 0)
|
|
|
|
|
value |= 0x10;
|
|
|
|
|
|
|
|
|
|
return insn | ((value & 0x17) << 16);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_sprg (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect,
|
|
|
|
|
int *invalid)
|
|
|
|
|
{
|
|
|
|
|
unsigned long val = (insn >> 16) & 0x1f;
|
|
|
|
|
|
|
|
|
|
/* mfsprg can use 260..263 and 272..279. mtsprg only uses spr 272..279
|
2014-09-12 22:14:23 +00:00
|
|
|
|
If not BOOKE, 405 or VLE, then both use only 272..275. */
|
|
|
|
|
if ((val - 0x10 > 3 && (dialect & ALLOW8_SPRG) == 0)
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|| (val - 0x10 > 7 && (insn & 0x100) != 0)
|
|
|
|
|
|| val <= 3
|
|
|
|
|
|| (val & 8) != 0)
|
|
|
|
|
*invalid = 1;
|
|
|
|
|
return val & 7;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The TBR field in an XFX instruction. This is just like SPR, but it
|
2015-08-28 15:32:19 +00:00
|
|
|
|
is optional. */
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_tbr (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
2015-08-28 15:32:19 +00:00
|
|
|
|
const char **errmsg)
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{
|
2015-08-28 15:32:19 +00:00
|
|
|
|
if (value != 268 && value != 269)
|
|
|
|
|
*errmsg = _("invalid tbr number");
|
2012-03-26 19:18:29 +00:00
|
|
|
|
return insn | ((value & 0x1f) << 16) | ((value & 0x3e0) << 6);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_tbr (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
2015-08-28 15:32:19 +00:00
|
|
|
|
int *invalid)
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{
|
|
|
|
|
long ret;
|
|
|
|
|
|
|
|
|
|
ret = ((insn >> 16) & 0x1f) | ((insn >> 6) & 0x3e0);
|
2015-08-28 15:32:19 +00:00
|
|
|
|
if (ret != 268 && ret != 269)
|
|
|
|
|
*invalid = 1;
|
2012-03-26 19:18:29 +00:00
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The XT and XS fields in an XX1 or XX3 form instruction. This is split. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_xt6 (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | ((value & 0x1f) << 21) | ((value & 0x20) >> 5);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_xt6 (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return ((insn << 5) & 0x20) | ((insn >> 21) & 0x1f);
|
|
|
|
|
}
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The XT and XS fields in an DQ form VSX instruction. This is split. */
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_xtq6 (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | ((value & 0x1f) << 21) | ((value & 0x20) >> 2);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_xtq6 (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return ((insn << 2) & 0x20) | ((insn >> 21) & 0x1f);
|
|
|
|
|
}
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The XA field in an XX3 form instruction. This is split. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_xa6 (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | ((value & 0x1f) << 16) | ((value & 0x20) >> 3);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_xa6 (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return ((insn << 3) & 0x20) | ((insn >> 16) & 0x1f);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The XB field in an XX3 form instruction. This is split. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_xb6 (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | ((value & 0x1f) << 11) | ((value & 0x20) >> 4);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_xb6 (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return ((insn << 4) & 0x20) | ((insn >> 11) & 0x1f);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The XB field in an XX3 form instruction when it must be the same as
|
|
|
|
|
the XA field in the instruction. This is used for extended
|
|
|
|
|
mnemonics like xvmovdp. This operand is marked FAKE. The insertion
|
|
|
|
|
function just copies the XA field into the XB field, and the
|
|
|
|
|
extraction function just checks that the fields are the same. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_xb6s (unsigned long insn,
|
|
|
|
|
long value ATTRIBUTE_UNUSED,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | (((insn >> 16) & 0x1f) << 11) | (((insn >> 2) & 0x1) << 1);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_xb6s (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid)
|
|
|
|
|
{
|
|
|
|
|
if ((((insn >> 16) & 0x1f) != ((insn >> 11) & 0x1f))
|
|
|
|
|
|| (((insn >> 2) & 0x1) != ((insn >> 1) & 0x1)))
|
|
|
|
|
*invalid = 1;
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The XC field in an XX4 form instruction. This is split. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_xc6 (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | ((value & 0x1f) << 6) | ((value & 0x20) >> 2);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_xc6 (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return ((insn << 2) & 0x20) | ((insn >> 6) & 0x1f);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_dm (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg)
|
|
|
|
|
{
|
|
|
|
|
if (value != 0 && value != 1)
|
|
|
|
|
*errmsg = _("invalid constant");
|
|
|
|
|
return insn | (((value) ? 3 : 0) << 8);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_dm (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid)
|
|
|
|
|
{
|
|
|
|
|
long value;
|
|
|
|
|
|
|
|
|
|
value = (insn >> 8) & 3;
|
|
|
|
|
if (value != 0 && value != 3)
|
|
|
|
|
*invalid = 1;
|
|
|
|
|
return (value) ? 1 : 0;
|
|
|
|
|
}
|
2015-08-28 15:32:19 +00:00
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The VLESIMM field in an I16A form instruction. This is split. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_vlesi (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | ((value & 0xf800) << 10) | (value & 0x7ff);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_vlesi (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
long value = ((insn >> 10) & 0xf800) | (insn & 0x7ff);
|
|
|
|
|
value = (value ^ 0x8000) - 0x8000;
|
|
|
|
|
return value;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_vlensi (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
value = -value;
|
|
|
|
|
return insn | ((value & 0xf800) << 10) | (value & 0x7ff);
|
|
|
|
|
}
|
|
|
|
|
static long
|
|
|
|
|
extract_vlensi (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
long value = ((insn >> 10) & 0xf800) | (insn & 0x7ff);
|
|
|
|
|
value = (value ^ 0x8000) - 0x8000;
|
|
|
|
|
/* Don't use for disassembly. */
|
|
|
|
|
*invalid = 1;
|
|
|
|
|
return -value;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The VLEUIMM field in an I16A form instruction. This is split. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_vleui (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | ((value & 0xf800) << 10) | (value & 0x7ff);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_vleui (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return ((insn >> 10) & 0xf800) | (insn & 0x7ff);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* The VLEUIMML field in an I16L form instruction. This is split. */
|
|
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
|
insert_vleil (unsigned long insn,
|
|
|
|
|
long value,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
const char **errmsg ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return insn | ((value & 0xf800) << 5) | (value & 0x7ff);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static long
|
|
|
|
|
extract_vleil (unsigned long insn,
|
|
|
|
|
ppc_cpu_t dialect ATTRIBUTE_UNUSED,
|
|
|
|
|
int *invalid ATTRIBUTE_UNUSED)
|
|
|
|
|
{
|
|
|
|
|
return ((insn >> 5) & 0xf800) | (insn & 0x7ff);
|
|
|
|
|
}
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* Macros used to form opcodes. */
|
|
|
|
|
|
|
|
|
|
/* The main opcode. */
|
|
|
|
|
#define OP(x) ((((unsigned long)(x)) & 0x3f) << 26)
|
|
|
|
|
#define OP_MASK OP (0x3f)
|
|
|
|
|
|
|
|
|
|
/* The main opcode combined with a trap code in the TO field of a D
|
|
|
|
|
form instruction. Used for extended mnemonics for the trap
|
|
|
|
|
instructions. */
|
|
|
|
|
#define OPTO(x,to) (OP (x) | ((((unsigned long)(to)) & 0x1f) << 21))
|
|
|
|
|
#define OPTO_MASK (OP_MASK | TO_MASK)
|
|
|
|
|
|
|
|
|
|
/* The main opcode combined with a comparison size bit in the L field
|
|
|
|
|
of a D form or X form instruction. Used for extended mnemonics for
|
|
|
|
|
the comparison instructions. */
|
|
|
|
|
#define OPL(x,l) (OP (x) | ((((unsigned long)(l)) & 1) << 21))
|
|
|
|
|
#define OPL_MASK OPL (0x3f,1)
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The main opcode combined with an update code in D form instruction.
|
|
|
|
|
Used for extended mnemonics for VLE memory instructions. */
|
|
|
|
|
#define OPVUP(x,vup) (OP (x) | ((((unsigned long)(vup)) & 0xff) << 8))
|
|
|
|
|
#define OPVUP_MASK OPVUP (0x3f, 0xff)
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The main opcode combined with an update code and the RT fields specified in
|
|
|
|
|
D form instruction. Used for VLE volatile context save/restore
|
|
|
|
|
instructions. */
|
|
|
|
|
#define OPVUPRT(x,vup,rt) (OPVUP (x, vup) | ((((unsigned long)(rt)) & 0x1f) << 21))
|
|
|
|
|
#define OPVUPRT_MASK OPVUPRT (0x3f, 0xff, 0x1f)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An A form instruction. */
|
|
|
|
|
#define A(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 1) | (((unsigned long)(rc)) & 1))
|
|
|
|
|
#define A_MASK A (0x3f, 0x1f, 1)
|
|
|
|
|
|
|
|
|
|
/* An A_MASK with the FRB field fixed. */
|
|
|
|
|
#define AFRB_MASK (A_MASK | FRB_MASK)
|
|
|
|
|
|
|
|
|
|
/* An A_MASK with the FRC field fixed. */
|
|
|
|
|
#define AFRC_MASK (A_MASK | FRC_MASK)
|
|
|
|
|
|
|
|
|
|
/* An A_MASK with the FRA and FRC fields fixed. */
|
|
|
|
|
#define AFRAFRC_MASK (A_MASK | FRA_MASK | FRC_MASK)
|
|
|
|
|
|
|
|
|
|
/* An AFRAFRC_MASK, but with L bit clear. */
|
|
|
|
|
#define AFRALFRC_MASK (AFRAFRC_MASK & ~((unsigned long) 1 << 16))
|
|
|
|
|
|
|
|
|
|
/* A B form instruction. */
|
|
|
|
|
#define B(op, aa, lk) (OP (op) | ((((unsigned long)(aa)) & 1) << 1) | ((lk) & 1))
|
|
|
|
|
#define B_MASK B (0x3f, 1, 1)
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* A BD8 form instruction. This is a 16-bit instruction. */
|
|
|
|
|
#define BD8(op, aa, lk) (((((unsigned long)(op)) & 0x3f) << 10) | (((aa) & 1) << 9) | (((lk) & 1) << 8))
|
|
|
|
|
#define BD8_MASK BD8 (0x3f, 1, 1)
|
|
|
|
|
|
|
|
|
|
/* Another BD8 form instruction. This is a 16-bit instruction. */
|
|
|
|
|
#define BD8IO(op) ((((unsigned long)(op)) & 0x1f) << 11)
|
|
|
|
|
#define BD8IO_MASK BD8IO (0x1f)
|
|
|
|
|
|
|
|
|
|
/* A BD8 form instruction for simplified mnemonics. */
|
|
|
|
|
#define EBD8IO(op, bo, bi) (BD8IO ((op)) | ((bo) << 10) | ((bi) << 8))
|
|
|
|
|
/* A mask that excludes BO32 and BI32. */
|
|
|
|
|
#define EBD8IO1_MASK 0xf800
|
|
|
|
|
/* A mask that includes BO32 and excludes BI32. */
|
|
|
|
|
#define EBD8IO2_MASK 0xfc00
|
|
|
|
|
/* A mask that include BO32 AND BI32. */
|
|
|
|
|
#define EBD8IO3_MASK 0xff00
|
|
|
|
|
|
|
|
|
|
/* A BD15 form instruction. */
|
|
|
|
|
#define BD15(op, aa, lk) (OP (op) | ((((unsigned long)(aa)) & 0xf) << 22) | ((lk) & 1))
|
|
|
|
|
#define BD15_MASK BD15 (0x3f, 0xf, 1)
|
|
|
|
|
|
|
|
|
|
/* A BD15 form instruction for extended conditional branch mnemonics. */
|
|
|
|
|
#define EBD15(op, aa, bo, lk) (((op) & 0x3f) << 26) | (((aa) & 0xf) << 22) | (((bo) & 0x3) << 20) | ((lk) & 1)
|
|
|
|
|
#define EBD15_MASK 0xfff00001
|
|
|
|
|
|
|
|
|
|
/* A BD15 form instruction for extended conditional branch mnemonics with BI. */
|
|
|
|
|
#define EBD15BI(op, aa, bo, bi, lk) (((op) & 0x3f) << 26) \
|
|
|
|
|
| (((aa) & 0xf) << 22) \
|
|
|
|
|
| (((bo) & 0x3) << 20) \
|
|
|
|
|
| (((bi) & 0x3) << 16) \
|
|
|
|
|
| ((lk) & 1)
|
|
|
|
|
#define EBD15BI_MASK 0xfff30001
|
|
|
|
|
|
|
|
|
|
/* A BD24 form instruction. */
|
|
|
|
|
#define BD24(op, aa, lk) (OP (op) | ((((unsigned long)(aa)) & 1) << 25) | ((lk) & 1))
|
|
|
|
|
#define BD24_MASK BD24 (0x3f, 1, 1)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* A B form instruction setting the BO field. */
|
|
|
|
|
#define BBO(op, bo, aa, lk) (B ((op), (aa), (lk)) | ((((unsigned long)(bo)) & 0x1f) << 21))
|
|
|
|
|
#define BBO_MASK BBO (0x3f, 0x1f, 1, 1)
|
|
|
|
|
|
|
|
|
|
/* A BBO_MASK with the y bit of the BO field removed. This permits
|
|
|
|
|
matching a conditional branch regardless of the setting of the y
|
|
|
|
|
bit. Similarly for the 'at' bits used for power4 branch hints. */
|
|
|
|
|
#define Y_MASK (((unsigned long) 1) << 21)
|
|
|
|
|
#define AT1_MASK (((unsigned long) 3) << 21)
|
|
|
|
|
#define AT2_MASK (((unsigned long) 9) << 21)
|
|
|
|
|
#define BBOY_MASK (BBO_MASK &~ Y_MASK)
|
|
|
|
|
#define BBOAT_MASK (BBO_MASK &~ AT1_MASK)
|
|
|
|
|
|
|
|
|
|
/* A B form instruction setting the BO field and the condition bits of
|
|
|
|
|
the BI field. */
|
|
|
|
|
#define BBOCB(op, bo, cb, aa, lk) \
|
|
|
|
|
(BBO ((op), (bo), (aa), (lk)) | ((((unsigned long)(cb)) & 0x3) << 16))
|
|
|
|
|
#define BBOCB_MASK BBOCB (0x3f, 0x1f, 0x3, 1, 1)
|
|
|
|
|
|
|
|
|
|
/* A BBOCB_MASK with the y bit of the BO field removed. */
|
|
|
|
|
#define BBOYCB_MASK (BBOCB_MASK &~ Y_MASK)
|
|
|
|
|
#define BBOATCB_MASK (BBOCB_MASK &~ AT1_MASK)
|
|
|
|
|
#define BBOAT2CB_MASK (BBOCB_MASK &~ AT2_MASK)
|
|
|
|
|
|
|
|
|
|
/* A BBOYCB_MASK in which the BI field is fixed. */
|
|
|
|
|
#define BBOYBI_MASK (BBOYCB_MASK | BI_MASK)
|
|
|
|
|
#define BBOATBI_MASK (BBOAT2CB_MASK | BI_MASK)
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* A VLE C form instruction. */
|
|
|
|
|
#define C_LK(x, lk) (((((unsigned long)(x)) & 0x7fff) << 1) | ((lk) & 1))
|
|
|
|
|
#define C_LK_MASK C_LK(0x7fff, 1)
|
|
|
|
|
#define C(x) ((((unsigned long)(x)) & 0xffff))
|
|
|
|
|
#define C_MASK C(0xffff)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An Context form instruction. */
|
|
|
|
|
#define CTX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x7))
|
|
|
|
|
#define CTX_MASK CTX(0x3f, 0x7)
|
|
|
|
|
|
|
|
|
|
/* An User Context form instruction. */
|
|
|
|
|
#define UCTX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1f))
|
|
|
|
|
#define UCTX_MASK UCTX(0x3f, 0x1f)
|
|
|
|
|
|
|
|
|
|
/* The main opcode mask with the RA field clear. */
|
|
|
|
|
#define DRA_MASK (OP_MASK | RA_MASK)
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* A DQ form VSX instruction. */
|
|
|
|
|
#define DQX(op, xop) (OP (op) | ((xop) & 0x7))
|
|
|
|
|
#define DQX_MASK DQX (0x3f, 7)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* A DS form instruction. */
|
|
|
|
|
#define DSO(op, xop) (OP (op) | ((xop) & 0x3))
|
|
|
|
|
#define DS_MASK DSO (0x3f, 3)
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* An DX form instruction. */
|
|
|
|
|
#define DX(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 1))
|
|
|
|
|
#define DX_MASK DX (0x3f, 0x1f)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An EVSEL form instruction. */
|
|
|
|
|
#define EVSEL(op, xop) (OP (op) | (((unsigned long)(xop)) & 0xff) << 3)
|
|
|
|
|
#define EVSEL_MASK EVSEL(0x3f, 0xff)
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* An IA16 form instruction. */
|
|
|
|
|
#define IA16(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1f) << 11)
|
|
|
|
|
#define IA16_MASK IA16(0x3f, 0x1f)
|
|
|
|
|
|
|
|
|
|
/* An I16A form instruction. */
|
|
|
|
|
#define I16A(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1f) << 11)
|
|
|
|
|
#define I16A_MASK I16A(0x3f, 0x1f)
|
|
|
|
|
|
|
|
|
|
/* An I16L form instruction. */
|
|
|
|
|
#define I16L(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1f) << 11)
|
|
|
|
|
#define I16L_MASK I16L(0x3f, 0x1f)
|
|
|
|
|
|
|
|
|
|
/* An IM7 form instruction. */
|
|
|
|
|
#define IM7(op) ((((unsigned long)(op)) & 0x1f) << 11)
|
|
|
|
|
#define IM7_MASK IM7(0x1f)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An M form instruction. */
|
|
|
|
|
#define M(op, rc) (OP (op) | ((rc) & 1))
|
|
|
|
|
#define M_MASK M (0x3f, 1)
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* An LI20 form instruction. */
|
|
|
|
|
#define LI20(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1) << 15)
|
|
|
|
|
#define LI20_MASK LI20(0x3f, 0x1)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An M form instruction with the ME field specified. */
|
|
|
|
|
#define MME(op, me, rc) (M ((op), (rc)) | ((((unsigned long)(me)) & 0x1f) << 1))
|
|
|
|
|
|
|
|
|
|
/* An M_MASK with the MB and ME fields fixed. */
|
|
|
|
|
#define MMBME_MASK (M_MASK | MB_MASK | ME_MASK)
|
|
|
|
|
|
|
|
|
|
/* An M_MASK with the SH and ME fields fixed. */
|
|
|
|
|
#define MSHME_MASK (M_MASK | SH_MASK | ME_MASK)
|
|
|
|
|
|
|
|
|
|
/* An MD form instruction. */
|
|
|
|
|
#define MD(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x7) << 2) | ((rc) & 1))
|
|
|
|
|
#define MD_MASK MD (0x3f, 0x7, 1)
|
|
|
|
|
|
|
|
|
|
/* An MD_MASK with the MB field fixed. */
|
|
|
|
|
#define MDMB_MASK (MD_MASK | MB6_MASK)
|
|
|
|
|
|
|
|
|
|
/* An MD_MASK with the SH field fixed. */
|
|
|
|
|
#define MDSH_MASK (MD_MASK | SH6_MASK)
|
|
|
|
|
|
|
|
|
|
/* An MDS form instruction. */
|
|
|
|
|
#define MDS(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0xf) << 1) | ((rc) & 1))
|
|
|
|
|
#define MDS_MASK MDS (0x3f, 0xf, 1)
|
|
|
|
|
|
|
|
|
|
/* An MDS_MASK with the MB field fixed. */
|
|
|
|
|
#define MDSMB_MASK (MDS_MASK | MB6_MASK)
|
|
|
|
|
|
|
|
|
|
/* An SC form instruction. */
|
|
|
|
|
#define SC(op, sa, lk) (OP (op) | ((((unsigned long)(sa)) & 1) << 1) | ((lk) & 1))
|
|
|
|
|
#define SC_MASK (OP_MASK | (((unsigned long)0x3ff) << 16) | (((unsigned long)1) << 1) | 1)
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* An SCI8 form instruction. */
|
|
|
|
|
#define SCI8(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 11))
|
|
|
|
|
#define SCI8_MASK SCI8(0x3f, 0x1f)
|
|
|
|
|
|
|
|
|
|
/* An SCI8 form instruction. */
|
|
|
|
|
#define SCI8BF(op, fop, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 11) | (((fop) & 7) << 23))
|
|
|
|
|
#define SCI8BF_MASK SCI8BF(0x3f, 7, 0x1f)
|
|
|
|
|
|
|
|
|
|
/* An SD4 form instruction. This is a 16-bit instruction. */
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define SD4(op) ((((unsigned long)(op)) & 0xf) << 12)
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define SD4_MASK SD4(0xf)
|
|
|
|
|
|
|
|
|
|
/* An SE_IM5 form instruction. This is a 16-bit instruction. */
|
|
|
|
|
#define SE_IM5(op, xop) (((((unsigned long)(op)) & 0x3f) << 10) | (((xop) & 0x1) << 9))
|
|
|
|
|
#define SE_IM5_MASK SE_IM5(0x3f, 1)
|
|
|
|
|
|
|
|
|
|
/* An SE_R form instruction. This is a 16-bit instruction. */
|
|
|
|
|
#define SE_R(op, xop) (((((unsigned long)(op)) & 0x3f) << 10) | (((xop) & 0x3f) << 4))
|
|
|
|
|
#define SE_R_MASK SE_R(0x3f, 0x3f)
|
|
|
|
|
|
|
|
|
|
/* An SE_RR form instruction. This is a 16-bit instruction. */
|
|
|
|
|
#define SE_RR(op, xop) (((((unsigned long)(op)) & 0x3f) << 10) | (((xop) & 0x3) << 8))
|
|
|
|
|
#define SE_RR_MASK SE_RR(0x3f, 3)
|
|
|
|
|
|
|
|
|
|
/* A VX form instruction. */
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define VX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x7ff))
|
|
|
|
|
|
|
|
|
|
/* The mask for an VX form instruction. */
|
|
|
|
|
#define VX_MASK VX(0x3f, 0x7ff)
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* A VX_MASK with the VA field fixed. */
|
|
|
|
|
#define VXVA_MASK (VX_MASK | (0x1f << 16))
|
|
|
|
|
|
|
|
|
|
/* A VX_MASK with the VB field fixed. */
|
|
|
|
|
#define VXVB_MASK (VX_MASK | (0x1f << 11))
|
|
|
|
|
|
|
|
|
|
/* A VX_MASK with the VA and VB fields fixed. */
|
|
|
|
|
#define VXVAVB_MASK (VX_MASK | (0x1f << 16) | (0x1f << 11))
|
|
|
|
|
|
|
|
|
|
/* A VX_MASK with the VD and VA fields fixed. */
|
|
|
|
|
#define VXVDVA_MASK (VX_MASK | (0x1f << 21) | (0x1f << 16))
|
|
|
|
|
|
|
|
|
|
/* A VX_MASK with a UIMM4 field. */
|
|
|
|
|
#define VXUIMM4_MASK (VX_MASK | (0x1 << 20))
|
|
|
|
|
|
|
|
|
|
/* A VX_MASK with a UIMM3 field. */
|
|
|
|
|
#define VXUIMM3_MASK (VX_MASK | (0x3 << 19))
|
|
|
|
|
|
|
|
|
|
/* A VX_MASK with a UIMM2 field. */
|
|
|
|
|
#define VXUIMM2_MASK (VX_MASK | (0x7 << 18))
|
|
|
|
|
|
|
|
|
|
/* A VX_MASK with a PS field. */
|
|
|
|
|
#define VXPS_MASK (VX_MASK & ~(0x1 << 9))
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* A VX_MASK with the VA field fixed with a PS field. */
|
|
|
|
|
#define VXVAPS_MASK ((VX_MASK | (0x1f << 16)) & ~(0x1 << 9))
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* A VA form instruction. */
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define VXA(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x03f))
|
|
|
|
|
|
|
|
|
|
/* The mask for an VA form instruction. */
|
|
|
|
|
#define VXA_MASK VXA(0x3f, 0x3f)
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* A VXA_MASK with a SHB field. */
|
|
|
|
|
#define VXASHB_MASK (VXA_MASK | (1 << 10))
|
|
|
|
|
|
|
|
|
|
/* A VXR form instruction. */
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define VXR(op, xop, rc) (OP (op) | (((rc) & 1) << 10) | (((unsigned long)(xop)) & 0x3ff))
|
|
|
|
|
|
|
|
|
|
/* The mask for a VXR form instruction. */
|
|
|
|
|
#define VXR_MASK VXR(0x3f, 0x3ff, 1)
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* A VX form instruction with a VA tertiary opcode. */
|
|
|
|
|
#define VXVA(op, xop, vaop) (VX(op,xop) | (((vaop) & 0x1f) << 16))
|
|
|
|
|
|
|
|
|
|
#define VXASH(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 1))
|
|
|
|
|
#define VXASH_MASK VXASH (0x3f, 0x1f)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An X form instruction. */
|
|
|
|
|
#define X(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1))
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* A X form instruction for Quad-Precision FP Instructions. */
|
|
|
|
|
#define XVA(op, xop, vaop) (X(op,xop) | (((vaop) & 0x1f) << 16))
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* An EX form instruction. */
|
|
|
|
|
#define EX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x7ff))
|
|
|
|
|
|
|
|
|
|
/* The mask for an EX form instruction. */
|
|
|
|
|
#define EX_MASK EX (0x3f, 0x7ff)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An XX2 form instruction. */
|
|
|
|
|
#define XX2(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 2))
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* A XX2 form instruction with the VA bits specified. */
|
|
|
|
|
#define XX2VA(op, xop, vaop) (XX2(op,xop) | (((vaop) & 0x1f) << 16))
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An XX3 form instruction. */
|
|
|
|
|
#define XX3(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0xff) << 3))
|
|
|
|
|
|
|
|
|
|
/* An XX3 form instruction with the RC bit specified. */
|
|
|
|
|
#define XX3RC(op, xop, rc) (OP (op) | (((rc) & 1) << 10) | ((((unsigned long)(xop)) & 0x7f) << 3))
|
|
|
|
|
|
|
|
|
|
/* An XX4 form instruction. */
|
|
|
|
|
#define XX4(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x3) << 4))
|
|
|
|
|
|
|
|
|
|
/* A Z form instruction. */
|
|
|
|
|
#define Z(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 1))
|
|
|
|
|
|
|
|
|
|
/* An X form instruction with the RC bit specified. */
|
|
|
|
|
#define XRC(op, xop, rc) (X ((op), (xop)) | ((rc) & 1))
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* A X form instruction for Quad-Precision FP Instructions with RC bit. */
|
|
|
|
|
#define XVARC(op, xop, vaop, rc) (XVA ((op), (xop), (vaop)) | ((rc) & 1))
|
|
|
|
|
|
|
|
|
|
/* An X form instruction with the RA bits specified as two ops. */
|
|
|
|
|
#define XMMF(op, xop, mop0, mop1) (X ((op), (xop)) | ((mop0) & 3) << 19 | ((mop1) & 7) << 16)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* A Z form instruction with the RC bit specified. */
|
|
|
|
|
#define ZRC(op, xop, rc) (Z ((op), (xop)) | ((rc) & 1))
|
|
|
|
|
|
|
|
|
|
/* The mask for an X form instruction. */
|
|
|
|
|
#define X_MASK XRC (0x3f, 0x3ff, 1)
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The mask for an X form instruction with the BF bits specified. */
|
|
|
|
|
#define XBF_MASK (X_MASK | (3 << 21))
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An X form wait instruction with everything filled in except the WC field. */
|
|
|
|
|
#define XWC_MASK (XRC (0x3f, 0x3ff, 1) | (7 << 23) | RA_MASK | RB_MASK)
|
|
|
|
|
|
|
|
|
|
/* The mask for an XX1 form instruction. */
|
|
|
|
|
#define XX1_MASK X (0x3f, 0x3ff)
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* An XX1_MASK with the RB field fixed. */
|
|
|
|
|
#define XX1RB_MASK (XX1_MASK | RB_MASK)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The mask for an XX2 form instruction. */
|
|
|
|
|
#define XX2_MASK (XX2 (0x3f, 0x1ff) | (0x1f << 16))
|
|
|
|
|
|
|
|
|
|
/* The mask for an XX2 form instruction with the UIM bits specified. */
|
|
|
|
|
#define XX2UIM_MASK (XX2 (0x3f, 0x1ff) | (7 << 18))
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The mask for an XX2 form instruction with the 4 UIM bits specified. */
|
|
|
|
|
#define XX2UIM4_MASK (XX2 (0x3f, 0x1ff) | (1 << 20))
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The mask for an XX2 form instruction with the BF bits specified. */
|
|
|
|
|
#define XX2BF_MASK (XX2_MASK | (3 << 21) | (1))
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The mask for an XX2 form instruction with the BF and DCMX bits specified. */
|
|
|
|
|
#define XX2BFD_MASK (XX2 (0x3f, 0x1ff) | 1)
|
|
|
|
|
|
|
|
|
|
/* The mask for an XX2 form instruction with a split DCMX bits specified. */
|
|
|
|
|
#define XX2DCMXS_MASK XX2 (0x3f, 0x1ee)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The mask for an XX3 form instruction. */
|
|
|
|
|
#define XX3_MASK XX3 (0x3f, 0xff)
|
|
|
|
|
|
|
|
|
|
/* The mask for an XX3 form instruction with the BF bits specified. */
|
|
|
|
|
#define XX3BF_MASK (XX3 (0x3f, 0xff) | (3 << 21) | (1))
|
|
|
|
|
|
|
|
|
|
/* The mask for an XX3 form instruction with the DM or SHW bits specified. */
|
|
|
|
|
#define XX3DM_MASK (XX3 (0x3f, 0x1f) | (1 << 10))
|
|
|
|
|
#define XX3SHW_MASK XX3DM_MASK
|
|
|
|
|
|
|
|
|
|
/* The mask for an XX4 form instruction. */
|
|
|
|
|
#define XX4_MASK XX4 (0x3f, 0x3)
|
|
|
|
|
|
|
|
|
|
/* An X form wait instruction with everything filled in except the WC field. */
|
|
|
|
|
#define XWC_MASK (XRC (0x3f, 0x3ff, 1) | (7 << 23) | RA_MASK | RB_MASK)
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* The mask for an XMMF form instruction. */
|
|
|
|
|
#define XMMF_MASK (XMMF (0x3f, 0x3ff, 3, 7) | (1))
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The mask for a Z form instruction. */
|
|
|
|
|
#define Z_MASK ZRC (0x3f, 0x1ff, 1)
|
|
|
|
|
#define Z2_MASK ZRC (0x3f, 0xff, 1)
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* An X_MASK with the RA/VA field fixed. */
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define XRA_MASK (X_MASK | RA_MASK)
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define XVA_MASK XRA_MASK
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* An XRA_MASK with the A_L/W field clear. */
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define XWRA_MASK (XRA_MASK & ~((unsigned long) 1 << 16))
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define XRLA_MASK XWRA_MASK
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* An X_MASK with the RB field fixed. */
|
|
|
|
|
#define XRB_MASK (X_MASK | RB_MASK)
|
|
|
|
|
|
|
|
|
|
/* An X_MASK with the RT field fixed. */
|
|
|
|
|
#define XRT_MASK (X_MASK | RT_MASK)
|
|
|
|
|
|
|
|
|
|
/* An XRT_MASK mask with the L bits clear. */
|
|
|
|
|
#define XLRT_MASK (XRT_MASK & ~((unsigned long) 0x3 << 21))
|
|
|
|
|
|
|
|
|
|
/* An X_MASK with the RA and RB fields fixed. */
|
|
|
|
|
#define XRARB_MASK (X_MASK | RA_MASK | RB_MASK)
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* An XBF_MASK with the RA and RB fields fixed. */
|
|
|
|
|
#define XBFRARB_MASK (XBF_MASK | RA_MASK | RB_MASK)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An XRARB_MASK, but with the L bit clear. */
|
|
|
|
|
#define XRLARB_MASK (XRARB_MASK & ~((unsigned long) 1 << 16))
|
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
/* An XRARB_MASK, but with the L bits in a darn instruction clear. */
|
|
|
|
|
#define XLRAND_MASK (XRARB_MASK & ~((unsigned long) 3 << 16))
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An X_MASK with the RT and RA fields fixed. */
|
|
|
|
|
#define XRTRA_MASK (X_MASK | RT_MASK | RA_MASK)
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* An X_MASK with the RT and RB fields fixed. */
|
|
|
|
|
#define XRTRB_MASK (X_MASK | RT_MASK | RB_MASK)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An XRTRA_MASK, but with L bit clear. */
|
|
|
|
|
#define XRTLRA_MASK (XRTRA_MASK & ~((unsigned long) 1 << 21))
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* An X_MASK with the RT, RA and RB fields fixed. */
|
|
|
|
|
#define XRTRARB_MASK (X_MASK | RT_MASK | RA_MASK | RB_MASK)
|
|
|
|
|
|
|
|
|
|
/* An XRTRARB_MASK, but with L bit clear. */
|
|
|
|
|
#define XRTLRARB_MASK (XRTRARB_MASK & ~((unsigned long) 1 << 21))
|
|
|
|
|
|
|
|
|
|
/* An XRTRARB_MASK, but with A bit clear. */
|
|
|
|
|
#define XRTARARB_MASK (XRTRARB_MASK & ~((unsigned long) 1 << 25))
|
|
|
|
|
|
|
|
|
|
/* An XRTRARB_MASK, but with BF bits clear. */
|
|
|
|
|
#define XRTBFRARB_MASK (XRTRARB_MASK & ~((unsigned long) 7 << 23))
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An X form instruction with the L bit specified. */
|
|
|
|
|
#define XOPL(op, xop, l) (X ((op), (xop)) | ((((unsigned long)(l)) & 1) << 21))
|
|
|
|
|
|
|
|
|
|
/* An X form instruction with the L bits specified. */
|
|
|
|
|
#define XOPL2(op, xop, l) (X ((op), (xop)) | ((((unsigned long)(l)) & 3) << 21))
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* An X form instruction with the L bit and RC bit specified. */
|
|
|
|
|
#define XRCL(op, xop, l, rc) (XRC ((op), (xop), (rc)) | ((((unsigned long)(l)) & 1) << 21))
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An X form instruction with RT fields specified */
|
|
|
|
|
#define XRT(op, xop, rt) (X ((op), (xop)) \
|
|
|
|
|
| ((((unsigned long)(rt)) & 0x1f) << 21))
|
|
|
|
|
|
|
|
|
|
/* An X form instruction with RT and RA fields specified */
|
|
|
|
|
#define XRTRA(op, xop, rt, ra) (X ((op), (xop)) \
|
|
|
|
|
| ((((unsigned long)(rt)) & 0x1f) << 21) \
|
|
|
|
|
| ((((unsigned long)(ra)) & 0x1f) << 16))
|
|
|
|
|
|
|
|
|
|
/* The mask for an X form comparison instruction. */
|
|
|
|
|
#define XCMP_MASK (X_MASK | (((unsigned long)1) << 22))
|
|
|
|
|
|
|
|
|
|
/* The mask for an X form comparison instruction with the L field
|
|
|
|
|
fixed. */
|
|
|
|
|
#define XCMPL_MASK (XCMP_MASK | (((unsigned long)1) << 21))
|
|
|
|
|
|
|
|
|
|
/* An X form trap instruction with the TO field specified. */
|
|
|
|
|
#define XTO(op, xop, to) (X ((op), (xop)) | ((((unsigned long)(to)) & 0x1f) << 21))
|
|
|
|
|
#define XTO_MASK (X_MASK | TO_MASK)
|
|
|
|
|
|
|
|
|
|
/* An X form tlb instruction with the SH field specified. */
|
|
|
|
|
#define XTLB(op, xop, sh) (X ((op), (xop)) | ((((unsigned long)(sh)) & 0x1f) << 11))
|
|
|
|
|
#define XTLB_MASK (X_MASK | SH_MASK)
|
|
|
|
|
|
|
|
|
|
/* An X form sync instruction. */
|
|
|
|
|
#define XSYNC(op, xop, l) (X ((op), (xop)) | ((((unsigned long)(l)) & 3) << 21))
|
|
|
|
|
|
|
|
|
|
/* An X form sync instruction with everything filled in except the LS field. */
|
|
|
|
|
#define XSYNC_MASK (0xff9fffff)
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* An X form sync instruction with everything filled in except the L and E fields. */
|
|
|
|
|
#define XSYNCLE_MASK (0xff90ffff)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An X_MASK, but with the EH bit clear. */
|
|
|
|
|
#define XEH_MASK (X_MASK & ~((unsigned long )1))
|
|
|
|
|
|
|
|
|
|
/* An X form AltiVec dss instruction. */
|
|
|
|
|
#define XDSS(op, xop, a) (X ((op), (xop)) | ((((unsigned long)(a)) & 1) << 25))
|
|
|
|
|
#define XDSS_MASK XDSS(0x3f, 0x3ff, 1)
|
|
|
|
|
|
|
|
|
|
/* An XFL form instruction. */
|
|
|
|
|
#define XFL(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1) | (((unsigned long)(rc)) & 1))
|
|
|
|
|
#define XFL_MASK XFL (0x3f, 0x3ff, 1)
|
|
|
|
|
|
|
|
|
|
/* An X form isel instruction. */
|
|
|
|
|
#define XISEL(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 1))
|
|
|
|
|
#define XISEL_MASK XISEL(0x3f, 0x1f)
|
|
|
|
|
|
|
|
|
|
/* An XL form instruction with the LK field set to 0. */
|
|
|
|
|
#define XL(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1))
|
|
|
|
|
|
|
|
|
|
/* An XL form instruction which uses the LK field. */
|
|
|
|
|
#define XLLK(op, xop, lk) (XL ((op), (xop)) | ((lk) & 1))
|
|
|
|
|
|
|
|
|
|
/* The mask for an XL form instruction. */
|
|
|
|
|
#define XL_MASK XLLK (0x3f, 0x3ff, 1)
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* An XL_MASK with the RT, RA and RB fields fixed, but S bit clear. */
|
|
|
|
|
#define XLS_MASK ((XL_MASK | RT_MASK | RA_MASK | RB_MASK) & ~(1 << 11))
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An XL form instruction which explicitly sets the BO field. */
|
|
|
|
|
#define XLO(op, bo, xop, lk) \
|
|
|
|
|
(XLLK ((op), (xop), (lk)) | ((((unsigned long)(bo)) & 0x1f) << 21))
|
|
|
|
|
#define XLO_MASK (XL_MASK | BO_MASK)
|
|
|
|
|
|
|
|
|
|
/* An XL form instruction which explicitly sets the y bit of the BO
|
|
|
|
|
field. */
|
|
|
|
|
#define XLYLK(op, xop, y, lk) (XLLK ((op), (xop), (lk)) | ((((unsigned long)(y)) & 1) << 21))
|
|
|
|
|
#define XLYLK_MASK (XL_MASK | Y_MASK)
|
|
|
|
|
|
|
|
|
|
/* An XL form instruction which sets the BO field and the condition
|
|
|
|
|
bits of the BI field. */
|
|
|
|
|
#define XLOCB(op, bo, cb, xop, lk) \
|
|
|
|
|
(XLO ((op), (bo), (xop), (lk)) | ((((unsigned long)(cb)) & 3) << 16))
|
|
|
|
|
#define XLOCB_MASK XLOCB (0x3f, 0x1f, 0x3, 0x3ff, 1)
|
|
|
|
|
|
|
|
|
|
/* An XL_MASK or XLYLK_MASK or XLOCB_MASK with the BB field fixed. */
|
|
|
|
|
#define XLBB_MASK (XL_MASK | BB_MASK)
|
|
|
|
|
#define XLYBB_MASK (XLYLK_MASK | BB_MASK)
|
|
|
|
|
#define XLBOCBBB_MASK (XLOCB_MASK | BB_MASK)
|
|
|
|
|
|
|
|
|
|
/* A mask for branch instructions using the BH field. */
|
|
|
|
|
#define XLBH_MASK (XL_MASK | (0x1c << 11))
|
|
|
|
|
|
|
|
|
|
/* An XL_MASK with the BO and BB fields fixed. */
|
|
|
|
|
#define XLBOBB_MASK (XL_MASK | BO_MASK | BB_MASK)
|
|
|
|
|
|
|
|
|
|
/* An XL_MASK with the BO, BI and BB fields fixed. */
|
|
|
|
|
#define XLBOBIBB_MASK (XL_MASK | BO_MASK | BI_MASK | BB_MASK)
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* An X form mbar instruction with MO field. */
|
|
|
|
|
#define XMBAR(op, xop, mo) (X ((op), (xop)) | ((((unsigned long)(mo)) & 1) << 21))
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* An XO form instruction. */
|
|
|
|
|
#define XO(op, xop, oe, rc) \
|
|
|
|
|
(OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 1) | ((((unsigned long)(oe)) & 1) << 10) | (((unsigned long)(rc)) & 1))
|
|
|
|
|
#define XO_MASK XO (0x3f, 0x1ff, 1, 1)
|
|
|
|
|
|
|
|
|
|
/* An XO_MASK with the RB field fixed. */
|
|
|
|
|
#define XORB_MASK (XO_MASK | RB_MASK)
|
|
|
|
|
|
|
|
|
|
/* An XOPS form instruction for paired singles. */
|
|
|
|
|
#define XOPS(op, xop, rc) \
|
|
|
|
|
(OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1) | (((unsigned long)(rc)) & 1))
|
|
|
|
|
#define XOPS_MASK XOPS (0x3f, 0x3ff, 1)
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
/* An XS form instruction. */
|
|
|
|
|
#define XS(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 2) | (((unsigned long)(rc)) & 1))
|
|
|
|
|
#define XS_MASK XS (0x3f, 0x1ff, 1)
|
|
|
|
|
|
|
|
|
|
/* A mask for the FXM version of an XFX form instruction. */
|
|
|
|
|
#define XFXFXM_MASK (X_MASK | (1 << 11) | (1 << 20))
|
|
|
|
|
|
|
|
|
|
/* An XFX form instruction with the FXM field filled in. */
|
|
|
|
|
#define XFXM(op, xop, fxm, p4) \
|
|
|
|
|
(X ((op), (xop)) | ((((unsigned long)(fxm)) & 0xff) << 12) \
|
|
|
|
|
| ((unsigned long)(p4) << 20))
|
|
|
|
|
|
|
|
|
|
/* An XFX form instruction with the SPR field filled in. */
|
|
|
|
|
#define XSPR(op, xop, spr) \
|
|
|
|
|
(X ((op), (xop)) | ((((unsigned long)(spr)) & 0x1f) << 16) | ((((unsigned long)(spr)) & 0x3e0) << 6))
|
|
|
|
|
#define XSPR_MASK (X_MASK | SPR_MASK)
|
|
|
|
|
|
|
|
|
|
/* An XFX form instruction with the SPR field filled in except for the
|
|
|
|
|
SPRBAT field. */
|
|
|
|
|
#define XSPRBAT_MASK (XSPR_MASK &~ SPRBAT_MASK)
|
|
|
|
|
|
|
|
|
|
/* An XFX form instruction with the SPR field filled in except for the
|
|
|
|
|
SPRG field. */
|
|
|
|
|
#define XSPRG_MASK (XSPR_MASK & ~(0x1f << 16))
|
|
|
|
|
|
|
|
|
|
/* An X form instruction with everything filled in except the E field. */
|
|
|
|
|
#define XE_MASK (0xffff7fff)
|
|
|
|
|
|
|
|
|
|
/* An X form user context instruction. */
|
|
|
|
|
#define XUC(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1f))
|
|
|
|
|
#define XUC_MASK XUC(0x3f, 0x1f)
|
|
|
|
|
|
|
|
|
|
/* An XW form instruction. */
|
|
|
|
|
#define XW(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x3f) << 1) | ((rc) & 1))
|
|
|
|
|
/* The mask for a G form instruction. rc not supported at present. */
|
|
|
|
|
#define XW_MASK XW (0x3f, 0x3f, 0)
|
|
|
|
|
|
|
|
|
|
/* An APU form instruction. */
|
|
|
|
|
#define APU(op, xop, rc) (OP (op) | (((unsigned long)(xop)) & 0x3ff) << 1 | ((rc) & 1))
|
|
|
|
|
|
|
|
|
|
/* The mask for an APU form instruction. */
|
|
|
|
|
#define APU_MASK APU (0x3f, 0x3ff, 1)
|
|
|
|
|
#define APU_RT_MASK (APU_MASK | RT_MASK)
|
|
|
|
|
#define APU_RA_MASK (APU_MASK | RA_MASK)
|
|
|
|
|
|
|
|
|
|
/* The BO encodings used in extended conditional branch mnemonics. */
|
|
|
|
|
#define BODNZF (0x0)
|
|
|
|
|
#define BODNZFP (0x1)
|
|
|
|
|
#define BODZF (0x2)
|
|
|
|
|
#define BODZFP (0x3)
|
|
|
|
|
#define BODNZT (0x8)
|
|
|
|
|
#define BODNZTP (0x9)
|
|
|
|
|
#define BODZT (0xa)
|
|
|
|
|
#define BODZTP (0xb)
|
|
|
|
|
|
|
|
|
|
#define BOF (0x4)
|
|
|
|
|
#define BOFP (0x5)
|
|
|
|
|
#define BOFM4 (0x6)
|
|
|
|
|
#define BOFP4 (0x7)
|
|
|
|
|
#define BOT (0xc)
|
|
|
|
|
#define BOTP (0xd)
|
|
|
|
|
#define BOTM4 (0xe)
|
|
|
|
|
#define BOTP4 (0xf)
|
|
|
|
|
|
|
|
|
|
#define BODNZ (0x10)
|
|
|
|
|
#define BODNZP (0x11)
|
|
|
|
|
#define BODZ (0x12)
|
|
|
|
|
#define BODZP (0x13)
|
|
|
|
|
#define BODNZM4 (0x18)
|
|
|
|
|
#define BODNZP4 (0x19)
|
|
|
|
|
#define BODZM4 (0x1a)
|
|
|
|
|
#define BODZP4 (0x1b)
|
|
|
|
|
|
|
|
|
|
#define BOU (0x14)
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The BO16 encodings used in extended VLE conditional branch mnemonics. */
|
|
|
|
|
#define BO16F (0x0)
|
|
|
|
|
#define BO16T (0x1)
|
|
|
|
|
|
|
|
|
|
/* The BO32 encodings used in extended VLE conditional branch mnemonics. */
|
|
|
|
|
#define BO32F (0x0)
|
|
|
|
|
#define BO32T (0x1)
|
|
|
|
|
#define BO32DNZ (0x2)
|
|
|
|
|
#define BO32DZ (0x3)
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The BI condition bit encodings used in extended conditional branch
|
|
|
|
|
mnemonics. */
|
|
|
|
|
#define CBLT (0)
|
|
|
|
|
#define CBGT (1)
|
|
|
|
|
#define CBEQ (2)
|
|
|
|
|
#define CBSO (3)
|
|
|
|
|
|
|
|
|
|
/* The TO encodings used in extended trap mnemonics. */
|
|
|
|
|
#define TOLGT (0x1)
|
|
|
|
|
#define TOLLT (0x2)
|
|
|
|
|
#define TOEQ (0x4)
|
|
|
|
|
#define TOLGE (0x5)
|
|
|
|
|
#define TOLNL (0x5)
|
|
|
|
|
#define TOLLE (0x6)
|
|
|
|
|
#define TOLNG (0x6)
|
|
|
|
|
#define TOGT (0x8)
|
|
|
|
|
#define TOGE (0xc)
|
|
|
|
|
#define TONL (0xc)
|
|
|
|
|
#define TOLT (0x10)
|
|
|
|
|
#define TOLE (0x14)
|
|
|
|
|
#define TONG (0x14)
|
|
|
|
|
#define TONE (0x18)
|
|
|
|
|
#define TOU (0x1f)
|
|
|
|
|
|
|
|
|
|
/* Smaller names for the flags so each entry in the opcodes table will
|
|
|
|
|
fit on a single line. */
|
|
|
|
|
#undef PPC
|
|
|
|
|
#define PPC PPC_OPCODE_PPC
|
|
|
|
|
#define PPCCOM PPC_OPCODE_PPC | PPC_OPCODE_COMMON
|
|
|
|
|
#define POWER4 PPC_OPCODE_POWER4
|
|
|
|
|
#define POWER5 PPC_OPCODE_POWER5
|
|
|
|
|
#define POWER6 PPC_OPCODE_POWER6
|
|
|
|
|
#define POWER7 PPC_OPCODE_POWER7
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define POWER8 PPC_OPCODE_POWER8
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define POWER9 PPC_OPCODE_POWER9
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define CELL PPC_OPCODE_CELL
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define PPC64 PPC_OPCODE_64 | PPC_OPCODE_64_BRIDGE
|
|
|
|
|
#define NON32 (PPC_OPCODE_64 | PPC_OPCODE_POWER4 \
|
|
|
|
|
| PPC_OPCODE_EFS | PPC_OPCODE_E500MC | PPC_OPCODE_TITAN)
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define PPC403 PPC_OPCODE_403
|
|
|
|
|
#define PPC405 PPC_OPCODE_405
|
|
|
|
|
#define PPC440 PPC_OPCODE_440
|
|
|
|
|
#define PPC464 PPC440
|
|
|
|
|
#define PPC476 PPC_OPCODE_476
|
2015-08-28 15:32:19 +00:00
|
|
|
|
#define PPC750 PPC_OPCODE_750
|
|
|
|
|
#define PPC7450 PPC_OPCODE_7450
|
|
|
|
|
#define PPC860 PPC_OPCODE_860
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define PPCPS PPC_OPCODE_PPCPS
|
|
|
|
|
#define PPCVEC PPC_OPCODE_ALTIVEC
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define PPCVEC2 PPC_OPCODE_ALTIVEC2
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define PPCVEC3 PPC_OPCODE_ALTIVEC2
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define PPCVSX PPC_OPCODE_VSX
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define PPCVSX2 PPC_OPCODE_VSX
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define PPCVSX3 PPC_OPCODE_VSX3
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define POWER PPC_OPCODE_POWER
|
|
|
|
|
#define POWER2 PPC_OPCODE_POWER | PPC_OPCODE_POWER2
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define PWR2COM PPC_OPCODE_POWER | PPC_OPCODE_POWER2 | PPC_OPCODE_COMMON
|
|
|
|
|
#define PPCPWR2 PPC_OPCODE_PPC | PPC_OPCODE_POWER | PPC_OPCODE_POWER2 | PPC_OPCODE_COMMON
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define COM PPC_OPCODE_POWER | PPC_OPCODE_PPC | PPC_OPCODE_COMMON
|
|
|
|
|
#define M601 PPC_OPCODE_POWER | PPC_OPCODE_601
|
|
|
|
|
#define PWRCOM PPC_OPCODE_POWER | PPC_OPCODE_601 | PPC_OPCODE_COMMON
|
|
|
|
|
#define MFDEC1 PPC_OPCODE_POWER
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define MFDEC2 PPC_OPCODE_PPC | PPC_OPCODE_601 | PPC_OPCODE_BOOKE | PPC_OPCODE_TITAN
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define BOOKE PPC_OPCODE_BOOKE
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define NO371 PPC_OPCODE_BOOKE | PPC_OPCODE_PPCPS | PPC_OPCODE_EFS
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define PPCE300 PPC_OPCODE_E300
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define PPCSPE PPC_OPCODE_SPE
|
|
|
|
|
#define PPCISEL PPC_OPCODE_ISEL
|
|
|
|
|
#define PPCEFS PPC_OPCODE_EFS
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define PPCBRLK PPC_OPCODE_BRLOCK
|
|
|
|
|
#define PPCPMR PPC_OPCODE_PMR
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define PPCTMR PPC_OPCODE_TMR
|
2012-03-26 19:18:29 +00:00
|
|
|
|
#define PPCCHLK PPC_OPCODE_CACHELCK
|
|
|
|
|
#define PPCRFMCI PPC_OPCODE_RFMCI
|
|
|
|
|
#define E500MC PPC_OPCODE_E500MC
|
|
|
|
|
#define PPCA2 PPC_OPCODE_A2
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define TITAN PPC_OPCODE_TITAN
|
|
|
|
|
#define MULHW PPC_OPCODE_405 | PPC_OPCODE_440 | TITAN
|
2014-09-12 22:14:23 +00:00
|
|
|
|
#define E500 PPC_OPCODE_E500
|
|
|
|
|
#define E6500 PPC_OPCODE_E6500
|
|
|
|
|
#define PPCVLE PPC_OPCODE_VLE
|
|
|
|
|
#define PPCHTM PPC_OPCODE_HTM
|
2017-04-10 11:32:00 +00:00
|
|
|
|
#define E200Z4 PPC_OPCODE_E200Z4
|
2015-08-28 15:32:19 +00:00
|
|
|
|
/* The list of embedded processors that use the embedded operand ordering
|
|
|
|
|
for the 3 operand dcbt and dcbtst instructions. */
|
|
|
|
|
#define DCBT_EO (PPC_OPCODE_E500 | PPC_OPCODE_E500MC | PPC_OPCODE_476 \
|
2017-04-10 11:32:00 +00:00
|
|
|
|
| PPC_OPCODE_A2)
|
2015-08-28 15:32:19 +00:00
|
|
|
|
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
/* The opcode table.
|
|
|
|
|
|
|
|
|
|
The format of the opcode table is:
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
NAME OPCODE MASK FLAGS ANTI {OPERANDS}
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
NAME is the name of the instruction.
|
|
|
|
|
OPCODE is the instruction opcode.
|
|
|
|
|
MASK is the opcode mask; this is used to tell the disassembler
|
|
|
|
|
which bits in the actual opcode must match OPCODE.
|
2014-09-12 22:14:23 +00:00
|
|
|
|
FLAGS are flags indicating which processors support the instruction.
|
|
|
|
|
ANTI indicates which processors don't support the instruction.
|
2012-03-26 19:18:29 +00:00
|
|
|
|
OPERANDS is the list of operands.
|
|
|
|
|
|
|
|
|
|
The disassembler reads the table in order and prints the first
|
|
|
|
|
instruction which matches, so this table is sorted to put more
|
|
|
|
|
specific instructions before more general instructions.
|
|
|
|
|
|
|
|
|
|
This table must be sorted by major opcode. Please try to keep it
|
|
|
|
|
vaguely sorted within major opcode too, except of course where
|
|
|
|
|
constrained otherwise by disassembler operation. */
|
|
|
|
|
|
|
|
|
|
const struct powerpc_opcode powerpc_opcodes[] = {
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"attn", X(0,256), X_MASK, POWER4|PPCA2, PPC476|PPCVLE, {0}},
|
|
|
|
|
{"tdlgti", OPTO(2,TOLGT), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tdllti", OPTO(2,TOLLT), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tdeqi", OPTO(2,TOEQ), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tdlgei", OPTO(2,TOLGE), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tdlnli", OPTO(2,TOLNL), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tdllei", OPTO(2,TOLLE), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tdlngi", OPTO(2,TOLNG), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tdgti", OPTO(2,TOGT), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tdgei", OPTO(2,TOGE), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tdnli", OPTO(2,TONL), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tdlti", OPTO(2,TOLT), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tdlei", OPTO(2,TOLE), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tdngi", OPTO(2,TONG), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tdnei", OPTO(2,TONE), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tdui", OPTO(2,TOU), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tdi", OP(2), OP_MASK, PPC64, PPCVLE, {TO, RA, SI}},
|
|
|
|
|
|
|
|
|
|
{"twlgti", OPTO(3,TOLGT), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tlgti", OPTO(3,TOLGT), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"twllti", OPTO(3,TOLLT), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tllti", OPTO(3,TOLLT), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tweqi", OPTO(3,TOEQ), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"teqi", OPTO(3,TOEQ), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"twlgei", OPTO(3,TOLGE), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tlgei", OPTO(3,TOLGE), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"twlnli", OPTO(3,TOLNL), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tlnli", OPTO(3,TOLNL), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"twllei", OPTO(3,TOLLE), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tllei", OPTO(3,TOLLE), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"twlngi", OPTO(3,TOLNG), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tlngi", OPTO(3,TOLNG), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"twgti", OPTO(3,TOGT), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tgti", OPTO(3,TOGT), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"twgei", OPTO(3,TOGE), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tgei", OPTO(3,TOGE), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"twnli", OPTO(3,TONL), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tnli", OPTO(3,TONL), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"twlti", OPTO(3,TOLT), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tlti", OPTO(3,TOLT), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"twlei", OPTO(3,TOLE), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tlei", OPTO(3,TOLE), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"twngi", OPTO(3,TONG), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tngi", OPTO(3,TONG), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"twnei", OPTO(3,TONE), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tnei", OPTO(3,TONE), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"twui", OPTO(3,TOU), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"tui", OPTO(3,TOU), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
|
|
|
|
|
{"twi", OP(3), OP_MASK, PPCCOM, PPCVLE, {TO, RA, SI}},
|
|
|
|
|
{"ti", OP(3), OP_MASK, PWRCOM, PPCVLE, {TO, RA, SI}},
|
|
|
|
|
|
|
|
|
|
{"ps_cmpu0", X (4, 0), XBF_MASK, PPCPS, 0, {BF, FRA, FRB}},
|
|
|
|
|
{"vaddubm", VX (4, 0), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmul10cuq", VX (4, 1), VXVB_MASK, PPCVEC3, 0, {VD, VA}},
|
|
|
|
|
{"vmaxub", VX (4, 2), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vrlb", VX (4, 4), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpequb", VXR(4, 6,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpneb", VXR(4, 7,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmuloub", VX (4, 8), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vaddfp", VX (4, 10), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"psq_lx", XW (4, 6,0), XW_MASK, PPCPS, 0, {FRT,RA,RB,PSWM,PSQM}},
|
|
|
|
|
{"vmrghb", VX (4, 12), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"psq_stx", XW (4, 7,0), XW_MASK, PPCPS, 0, {FRS,RA,RB,PSWM,PSQM}},
|
|
|
|
|
{"vpkuhum", VX (4, 14), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"mulhhwu", XRC(4, 8,0), X_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"mulhhwu.", XRC(4, 8,1), X_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"ps_sum0", A (4, 10,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"ps_sum0.", A (4, 10,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"ps_sum1", A (4, 11,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"ps_sum1.", A (4, 11,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"ps_muls0", A (4, 12,0), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
|
|
|
|
|
{"machhwu", XO (4, 12,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"ps_muls0.", A (4, 12,1), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
|
|
|
|
|
{"machhwu.", XO (4, 12,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"ps_muls1", A (4, 13,0), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
|
|
|
|
|
{"ps_muls1.", A (4, 13,1), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
|
|
|
|
|
{"ps_madds0", A (4, 14,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"ps_madds0.", A (4, 14,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"ps_madds1", A (4, 15,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"ps_madds1.", A (4, 15,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"vmhaddshs", VXA(4, 32), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"vmhraddshs", VXA(4, 33), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"vmladduhm", VXA(4, 34), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"vmsumudm", VXA(4, 35), VXA_MASK, PPCVEC3, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"ps_div", A (4, 18,0), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
|
|
|
|
|
{"vmsumubm", VXA(4, 36), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"ps_div.", A (4, 18,1), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
|
|
|
|
|
{"vmsummbm", VXA(4, 37), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"vmsumuhm", VXA(4, 38), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"vmsumuhs", VXA(4, 39), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"ps_sub", A (4, 20,0), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
|
|
|
|
|
{"vmsumshm", VXA(4, 40), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"ps_sub.", A (4, 20,1), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
|
|
|
|
|
{"vmsumshs", VXA(4, 41), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"ps_add", A (4, 21,0), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
|
|
|
|
|
{"vsel", VXA(4, 42), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"ps_add.", A (4, 21,1), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
|
|
|
|
|
{"vperm", VXA(4, 43), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"vsldoi", VXA(4, 44), VXASHB_MASK, PPCVEC, 0, {VD, VA, VB, SHB}},
|
|
|
|
|
{"vpermxor", VXA(4, 45), VXA_MASK, PPCVEC2, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"ps_sel", A (4, 23,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"vmaddfp", VXA(4, 46), VXA_MASK, PPCVEC, 0, {VD, VA, VC, VB}},
|
|
|
|
|
{"ps_sel.", A (4, 23,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"vnmsubfp", VXA(4, 47), VXA_MASK, PPCVEC, 0, {VD, VA, VC, VB}},
|
|
|
|
|
{"ps_res", A (4, 24,0), AFRAFRC_MASK, PPCPS, 0, {FRT, FRB}},
|
|
|
|
|
{"maddhd", VXA(4, 48), VXA_MASK, POWER9, 0, {RT, RA, RB, RC}},
|
|
|
|
|
{"ps_res.", A (4, 24,1), AFRAFRC_MASK, PPCPS, 0, {FRT, FRB}},
|
|
|
|
|
{"maddhdu", VXA(4, 49), VXA_MASK, POWER9, 0, {RT, RA, RB, RC}},
|
|
|
|
|
{"ps_mul", A (4, 25,0), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
|
|
|
|
|
{"ps_mul.", A (4, 25,1), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
|
|
|
|
|
{"maddld", VXA(4, 51), VXA_MASK, POWER9, 0, {RT, RA, RB, RC}},
|
|
|
|
|
{"ps_rsqrte", A (4, 26,0), AFRAFRC_MASK, PPCPS, 0, {FRT, FRB}},
|
|
|
|
|
{"ps_rsqrte.", A (4, 26,1), AFRAFRC_MASK, PPCPS, 0, {FRT, FRB}},
|
|
|
|
|
{"ps_msub", A (4, 28,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"ps_msub.", A (4, 28,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"ps_madd", A (4, 29,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"ps_madd.", A (4, 29,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"vpermr", VXA(4, 59), VXA_MASK, PPCVEC3, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"ps_nmsub", A (4, 30,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"vaddeuqm", VXA(4, 60), VXA_MASK, PPCVEC2, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"ps_nmsub.", A (4, 30,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"vaddecuq", VXA(4, 61), VXA_MASK, PPCVEC2, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"ps_nmadd", A (4, 31,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"vsubeuqm", VXA(4, 62), VXA_MASK, PPCVEC2, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"ps_nmadd.", A (4, 31,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"vsubecuq", VXA(4, 63), VXA_MASK, PPCVEC2, 0, {VD, VA, VB, VC}},
|
|
|
|
|
{"ps_cmpo0", X (4, 32), XBF_MASK, PPCPS, 0, {BF, FRA, FRB}},
|
|
|
|
|
{"vadduhm", VX (4, 64), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmul10ecuq", VX (4, 65), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmaxuh", VX (4, 66), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vrlh", VX (4, 68), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpequh", VXR(4, 70,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpneh", VXR(4, 71,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmulouh", VX (4, 72), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vsubfp", VX (4, 74), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"psq_lux", XW (4, 38,0), XW_MASK, PPCPS, 0, {FRT,RA,RB,PSWM,PSQM}},
|
|
|
|
|
{"vmrghh", VX (4, 76), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"psq_stux", XW (4, 39,0), XW_MASK, PPCPS, 0, {FRS,RA,RB,PSWM,PSQM}},
|
|
|
|
|
{"vpkuwum", VX (4, 78), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"ps_neg", XRC(4, 40,0), XRA_MASK, PPCPS, 0, {FRT, FRB}},
|
|
|
|
|
{"mulhhw", XRC(4, 40,0), X_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"ps_neg.", XRC(4, 40,1), XRA_MASK, PPCPS, 0, {FRT, FRB}},
|
|
|
|
|
{"mulhhw.", XRC(4, 40,1), X_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"machhw", XO (4, 44,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"machhw.", XO (4, 44,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmachhw", XO (4, 46,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmachhw.", XO (4, 46,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"ps_cmpu1", X (4, 64), XBF_MASK, PPCPS, 0, {BF, FRA, FRB}},
|
|
|
|
|
{"vadduwm", VX (4, 128), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmaxuw", VX (4, 130), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vrlw", VX (4, 132), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vrlwmi", VX (4, 133), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpequw", VXR(4, 134,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpnew", VXR(4, 135,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmulouw", VX (4, 136), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmuluwm", VX (4, 137), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmrghw", VX (4, 140), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vpkuhus", VX (4, 142), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"ps_mr", XRC(4, 72,0), XRA_MASK, PPCPS, 0, {FRT, FRB}},
|
|
|
|
|
{"ps_mr.", XRC(4, 72,1), XRA_MASK, PPCPS, 0, {FRT, FRB}},
|
|
|
|
|
{"machhwsu", XO (4, 76,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"machhwsu.", XO (4, 76,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"ps_cmpo1", X (4, 96), XBF_MASK, PPCPS, 0, {BF, FRA, FRB}},
|
|
|
|
|
{"vaddudm", VX (4, 192), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmaxud", VX (4, 194), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vrld", VX (4, 196), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vrldmi", VX (4, 197), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpeqfp", VXR(4, 198,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpequd", VXR(4, 199,0), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vpkuwus", VX (4, 206), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"machhws", XO (4, 108,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"machhws.", XO (4, 108,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmachhws", XO (4, 110,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmachhws.", XO (4, 110,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"vadduqm", VX (4, 256), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmaxsb", VX (4, 258), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vslb", VX (4, 260), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpnezb", VXR(4, 263,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmulosb", VX (4, 264), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vrefp", VX (4, 266), VXVA_MASK, PPCVEC, 0, {VD, VB}},
|
|
|
|
|
{"vmrglb", VX (4, 268), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vpkshus", VX (4, 270), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"ps_nabs", XRC(4, 136,0), XRA_MASK, PPCPS, 0, {FRT, FRB}},
|
|
|
|
|
{"mulchwu", XRC(4, 136,0), X_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"ps_nabs.", XRC(4, 136,1), XRA_MASK, PPCPS, 0, {FRT, FRB}},
|
|
|
|
|
{"mulchwu.", XRC(4, 136,1), X_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"macchwu", XO (4, 140,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"macchwu.", XO (4, 140,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"vaddcuq", VX (4, 320), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmaxsh", VX (4, 322), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vslh", VX (4, 324), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpnezh", VXR(4, 327,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmulosh", VX (4, 328), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vrsqrtefp", VX (4, 330), VXVA_MASK, PPCVEC, 0, {VD, VB}},
|
|
|
|
|
{"vmrglh", VX (4, 332), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vpkswus", VX (4, 334), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"mulchw", XRC(4, 168,0), X_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"mulchw.", XRC(4, 168,1), X_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"macchw", XO (4, 172,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"macchw.", XO (4, 172,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmacchw", XO (4, 174,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmacchw.", XO (4, 174,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"vaddcuw", VX (4, 384), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmaxsw", VX (4, 386), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vslw", VX (4, 388), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vrlwnm", VX (4, 389), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpnezw", VXR(4, 391,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmulosw", VX (4, 392), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vexptefp", VX (4, 394), VXVA_MASK, PPCVEC, 0, {VD, VB}},
|
|
|
|
|
{"vmrglw", VX (4, 396), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vpkshss", VX (4, 398), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"macchwsu", XO (4, 204,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"macchwsu.", XO (4, 204,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"vmaxsd", VX (4, 450), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vsl", VX (4, 452), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vrldnm", VX (4, 453), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpgefp", VXR(4, 454,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vlogefp", VX (4, 458), VXVA_MASK, PPCVEC, 0, {VD, VB}},
|
|
|
|
|
{"vpkswss", VX (4, 462), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"macchws", XO (4, 236,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"macchws.", XO (4, 236,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmacchws", XO (4, 238,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmacchws.", XO (4, 238,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"evaddw", VX (4, 512), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vaddubs", VX (4, 512), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmul10uq", VX (4, 513), VXVB_MASK, PPCVEC3, 0, {VD, VA}},
|
|
|
|
|
{"evaddiw", VX (4, 514), VX_MASK, PPCSPE, 0, {RS, RB, UIMM}},
|
|
|
|
|
{"vminub", VX (4, 514), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evsubfw", VX (4, 516), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evsubw", VX (4, 516), VX_MASK, PPCSPE, 0, {RS, RB, RA}},
|
|
|
|
|
{"vsrb", VX (4, 516), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evsubifw", VX (4, 518), VX_MASK, PPCSPE, 0, {RS, UIMM, RB}},
|
|
|
|
|
{"evsubiw", VX (4, 518), VX_MASK, PPCSPE, 0, {RS, RB, UIMM}},
|
|
|
|
|
{"vcmpgtub", VXR(4, 518,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evabs", VX (4, 520), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"vmuleub", VX (4, 520), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evneg", VX (4, 521), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"evextsb", VX (4, 522), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"vrfin", VX (4, 522), VXVA_MASK, PPCVEC, 0, {VD, VB}},
|
|
|
|
|
{"evextsh", VX (4, 523), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"evrndw", VX (4, 524), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"vspltb", VX (4, 524), VXUIMM4_MASK, PPCVEC, 0, {VD, VB, UIMM4}},
|
|
|
|
|
{"vextractub", VX (4, 525), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
|
|
|
|
|
{"evcntlzw", VX (4, 525), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"evcntlsw", VX (4, 526), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"vupkhsb", VX (4, 526), VXVA_MASK, PPCVEC, 0, {VD, VB}},
|
|
|
|
|
{"brinc", VX (4, 527), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"ps_abs", XRC(4, 264,0), XRA_MASK, PPCPS, 0, {FRT, FRB}},
|
|
|
|
|
{"ps_abs.", XRC(4, 264,1), XRA_MASK, PPCPS, 0, {FRT, FRB}},
|
|
|
|
|
{"evand", VX (4, 529), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evandc", VX (4, 530), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evxor", VX (4, 534), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmr", VX (4, 535), VX_MASK, PPCSPE, 0, {RS, RA, BBA}},
|
|
|
|
|
{"evor", VX (4, 535), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evnor", VX (4, 536), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evnot", VX (4, 536), VX_MASK, PPCSPE, 0, {RS, RA, BBA}},
|
|
|
|
|
{"get", APU(4, 268,0), APU_RA_MASK, PPC405, 0, {RT, FSL}},
|
|
|
|
|
{"eveqv", VX (4, 537), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evorc", VX (4, 539), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evnand", VX (4, 542), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evsrwu", VX (4, 544), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evsrws", VX (4, 545), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evsrwiu", VX (4, 546), VX_MASK, PPCSPE, 0, {RS, RA, EVUIMM}},
|
|
|
|
|
{"evsrwis", VX (4, 547), VX_MASK, PPCSPE, 0, {RS, RA, EVUIMM}},
|
|
|
|
|
{"evslw", VX (4, 548), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evslwi", VX (4, 550), VX_MASK, PPCSPE, 0, {RS, RA, EVUIMM}},
|
|
|
|
|
{"evrlw", VX (4, 552), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evsplati", VX (4, 553), VX_MASK, PPCSPE, 0, {RS, SIMM}},
|
|
|
|
|
{"evrlwi", VX (4, 554), VX_MASK, PPCSPE, 0, {RS, RA, EVUIMM}},
|
|
|
|
|
{"evsplatfi", VX (4, 555), VX_MASK, PPCSPE, 0, {RS, SIMM}},
|
|
|
|
|
{"evmergehi", VX (4, 556), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmergelo", VX (4, 557), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmergehilo", VX (4, 558), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmergelohi", VX (4, 559), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evcmpgtu", VX (4, 560), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"evcmpgts", VX (4, 561), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"evcmpltu", VX (4, 562), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"evcmplts", VX (4, 563), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"evcmpeq", VX (4, 564), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"cget", APU(4, 284,0), APU_RA_MASK, PPC405, 0, {RT, FSL}},
|
|
|
|
|
{"vadduhs", VX (4, 576), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmul10euq", VX (4, 577), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vminuh", VX (4, 578), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vsrh", VX (4, 580), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpgtuh", VXR(4, 582,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmuleuh", VX (4, 584), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vrfiz", VX (4, 586), VXVA_MASK, PPCVEC, 0, {VD, VB}},
|
|
|
|
|
{"vsplth", VX (4, 588), VXUIMM3_MASK, PPCVEC, 0, {VD, VB, UIMM3}},
|
|
|
|
|
{"vextractuh", VX (4, 589), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
|
|
|
|
|
{"vupkhsh", VX (4, 590), VXVA_MASK, PPCVEC, 0, {VD, VB}},
|
|
|
|
|
{"nget", APU(4, 300,0), APU_RA_MASK, PPC405, 0, {RT, FSL}},
|
|
|
|
|
{"evsel", EVSEL(4,79), EVSEL_MASK, PPCSPE, 0, {RS, RA, RB, CRFS}},
|
|
|
|
|
{"ncget", APU(4, 316,0), APU_RA_MASK, PPC405, 0, {RT, FSL}},
|
|
|
|
|
{"evfsadd", VX (4, 640), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vadduws", VX (4, 640), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evfssub", VX (4, 641), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vminuw", VX (4, 642), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evfsabs", VX (4, 644), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"vsrw", VX (4, 644), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evfsnabs", VX (4, 645), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"evfsneg", VX (4, 646), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"vcmpgtuw", VXR(4, 646,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmuleuw", VX (4, 648), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"evfsmul", VX (4, 648), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evfsdiv", VX (4, 649), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vrfip", VX (4, 650), VXVA_MASK, PPCVEC, 0, {VD, VB}},
|
|
|
|
|
{"evfscmpgt", VX (4, 652), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"vspltw", VX (4, 652), VXUIMM2_MASK, PPCVEC, 0, {VD, VB, UIMM2}},
|
|
|
|
|
{"vextractuw", VX (4, 653), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
|
|
|
|
|
{"evfscmplt", VX (4, 653), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"evfscmpeq", VX (4, 654), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"vupklsb", VX (4, 654), VXVA_MASK, PPCVEC, 0, {VD, VB}},
|
|
|
|
|
{"evfscfui", VX (4, 656), VX_MASK, PPCSPE, 0, {RS, RB}},
|
|
|
|
|
{"evfscfsi", VX (4, 657), VX_MASK, PPCSPE, 0, {RS, RB}},
|
|
|
|
|
{"evfscfuf", VX (4, 658), VX_MASK, PPCSPE, 0, {RS, RB}},
|
|
|
|
|
{"evfscfsf", VX (4, 659), VX_MASK, PPCSPE, 0, {RS, RB}},
|
|
|
|
|
{"evfsctui", VX (4, 660), VX_MASK, PPCSPE, 0, {RS, RB}},
|
|
|
|
|
{"evfsctsi", VX (4, 661), VX_MASK, PPCSPE, 0, {RS, RB}},
|
|
|
|
|
{"evfsctuf", VX (4, 662), VX_MASK, PPCSPE, 0, {RS, RB}},
|
|
|
|
|
{"evfsctsf", VX (4, 663), VX_MASK, PPCSPE, 0, {RS, RB}},
|
|
|
|
|
{"evfsctuiz", VX (4, 664), VX_MASK, PPCSPE, 0, {RS, RB}},
|
|
|
|
|
{"put", APU(4, 332,0), APU_RT_MASK, PPC405, 0, {RA, FSL}},
|
|
|
|
|
{"evfsctsiz", VX (4, 666), VX_MASK, PPCSPE, 0, {RS, RB}},
|
|
|
|
|
{"evfststgt", VX (4, 668), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"evfststlt", VX (4, 669), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"evfststeq", VX (4, 670), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"cput", APU(4, 348,0), APU_RT_MASK, PPC405, 0, {RA, FSL}},
|
|
|
|
|
{"efsadd", VX (4, 704), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
|
|
|
|
|
{"efssub", VX (4, 705), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
|
|
|
|
|
{"vminud", VX (4, 706), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"efsabs", VX (4, 708), VX_MASK, PPCEFS, 0, {RS, RA}},
|
|
|
|
|
{"vsr", VX (4, 708), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"efsnabs", VX (4, 709), VX_MASK, PPCEFS, 0, {RS, RA}},
|
|
|
|
|
{"efsneg", VX (4, 710), VX_MASK, PPCEFS, 0, {RS, RA}},
|
|
|
|
|
{"vcmpgtfp", VXR(4, 710,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpgtud", VXR(4, 711,0), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"efsmul", VX (4, 712), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
|
|
|
|
|
{"efsdiv", VX (4, 713), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
|
|
|
|
|
{"vrfim", VX (4, 714), VXVA_MASK, PPCVEC, 0, {VD, VB}},
|
|
|
|
|
{"efscmpgt", VX (4, 716), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"vextractd", VX (4, 717), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
|
|
|
|
|
{"efscmplt", VX (4, 717), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"efscmpeq", VX (4, 718), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"vupklsh", VX (4, 718), VXVA_MASK, PPCVEC, 0, {VD, VB}},
|
|
|
|
|
{"efscfd", VX (4, 719), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efscfui", VX (4, 720), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efscfsi", VX (4, 721), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efscfuf", VX (4, 722), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efscfsf", VX (4, 723), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efsctui", VX (4, 724), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efsctsi", VX (4, 725), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efsctuf", VX (4, 726), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efsctsf", VX (4, 727), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efsctuiz", VX (4, 728), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"nput", APU(4, 364,0), APU_RT_MASK, PPC405, 0, {RA, FSL}},
|
|
|
|
|
{"efsctsiz", VX (4, 730), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efststgt", VX (4, 732), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"efststlt", VX (4, 733), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"efststeq", VX (4, 734), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"efdadd", VX (4, 736), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
|
|
|
|
|
{"efdsub", VX (4, 737), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
|
|
|
|
|
{"efdcfuid", VX (4, 738), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efdcfsid", VX (4, 739), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efdabs", VX (4, 740), VX_MASK, PPCEFS, 0, {RS, RA}},
|
|
|
|
|
{"efdnabs", VX (4, 741), VX_MASK, PPCEFS, 0, {RS, RA}},
|
|
|
|
|
{"efdneg", VX (4, 742), VX_MASK, PPCEFS, 0, {RS, RA}},
|
|
|
|
|
{"efdmul", VX (4, 744), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
|
|
|
|
|
{"efddiv", VX (4, 745), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
|
|
|
|
|
{"efdctuidz", VX (4, 746), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efdctsidz", VX (4, 747), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efdcmpgt", VX (4, 748), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"efdcmplt", VX (4, 749), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"efdcmpeq", VX (4, 750), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"efdcfs", VX (4, 751), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efdcfui", VX (4, 752), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efdcfsi", VX (4, 753), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efdcfuf", VX (4, 754), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efdcfsf", VX (4, 755), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efdctui", VX (4, 756), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efdctsi", VX (4, 757), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efdctuf", VX (4, 758), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efdctsf", VX (4, 759), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efdctuiz", VX (4, 760), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"ncput", APU(4, 380,0), APU_RT_MASK, PPC405, 0, {RA, FSL}},
|
|
|
|
|
{"efdctsiz", VX (4, 762), VX_MASK, PPCEFS, 0, {RS, RB}},
|
|
|
|
|
{"efdtstgt", VX (4, 764), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"efdtstlt", VX (4, 765), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"efdtsteq", VX (4, 766), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
|
|
|
|
|
{"evlddx", VX (4, 768), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vaddsbs", VX (4, 768), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evldd", VX (4, 769), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
|
|
|
|
|
{"evldwx", VX (4, 770), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vminsb", VX (4, 770), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evldw", VX (4, 771), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
|
|
|
|
|
{"evldhx", VX (4, 772), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vsrab", VX (4, 772), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evldh", VX (4, 773), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
|
|
|
|
|
{"vcmpgtsb", VXR(4, 774,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evlhhesplatx",VX (4, 776), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vmulesb", VX (4, 776), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evlhhesplat", VX (4, 777), VX_MASK, PPCSPE, 0, {RS, EVUIMM_2, RA}},
|
|
|
|
|
{"vcfux", VX (4, 778), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
|
|
|
|
|
{"vcuxwfp", VX (4, 778), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
|
|
|
|
|
{"evlhhousplatx",VX(4, 780), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vspltisb", VX (4, 780), VXVB_MASK, PPCVEC, 0, {VD, SIMM}},
|
|
|
|
|
{"vinsertb", VX (4, 781), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
|
|
|
|
|
{"evlhhousplat",VX (4, 781), VX_MASK, PPCSPE, 0, {RS, EVUIMM_2, RA}},
|
|
|
|
|
{"evlhhossplatx",VX(4, 782), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vpkpx", VX (4, 782), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evlhhossplat",VX (4, 783), VX_MASK, PPCSPE, 0, {RS, EVUIMM_2, RA}},
|
|
|
|
|
{"mullhwu", XRC(4, 392,0), X_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"evlwhex", VX (4, 784), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"mullhwu.", XRC(4, 392,1), X_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"evlwhe", VX (4, 785), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
|
|
|
|
|
{"evlwhoux", VX (4, 788), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evlwhou", VX (4, 789), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
|
|
|
|
|
{"evlwhosx", VX (4, 790), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evlwhos", VX (4, 791), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
|
|
|
|
|
{"maclhwu", XO (4, 396,0,0),XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"evlwwsplatx", VX (4, 792), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"maclhwu.", XO (4, 396,0,1),XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"evlwwsplat", VX (4, 793), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
|
|
|
|
|
{"evlwhsplatx", VX (4, 796), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evlwhsplat", VX (4, 797), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
|
|
|
|
|
{"evstddx", VX (4, 800), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evstdd", VX (4, 801), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
|
|
|
|
|
{"evstdwx", VX (4, 802), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evstdw", VX (4, 803), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
|
|
|
|
|
{"evstdhx", VX (4, 804), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evstdh", VX (4, 805), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
|
|
|
|
|
{"evstwhex", VX (4, 816), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evstwhe", VX (4, 817), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
|
|
|
|
|
{"evstwhox", VX (4, 820), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evstwho", VX (4, 821), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
|
|
|
|
|
{"evstwwex", VX (4, 824), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evstwwe", VX (4, 825), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
|
|
|
|
|
{"evstwwox", VX (4, 828), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evstwwo", VX (4, 829), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
|
|
|
|
|
{"vaddshs", VX (4, 832), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"bcdcpsgn.", VX (4, 833), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vminsh", VX (4, 834), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vsrah", VX (4, 836), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpgtsh", VXR(4, 838,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmulesh", VX (4, 840), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcfsx", VX (4, 842), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
|
|
|
|
|
{"vcsxwfp", VX (4, 842), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
|
|
|
|
|
{"vspltish", VX (4, 844), VXVB_MASK, PPCVEC, 0, {VD, SIMM}},
|
|
|
|
|
{"vinserth", VX (4, 845), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
|
|
|
|
|
{"vupkhpx", VX (4, 846), VXVA_MASK, PPCVEC, 0, {VD, VB}},
|
|
|
|
|
{"mullhw", XRC(4, 424,0), X_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"mullhw.", XRC(4, 424,1), X_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"maclhw", XO (4, 428,0,0),XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"maclhw.", XO (4, 428,0,1),XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmaclhw", XO (4, 430,0,0),XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmaclhw.", XO (4, 430,0,1),XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"vaddsws", VX (4, 896), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vminsw", VX (4, 898), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vsraw", VX (4, 900), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpgtsw", VXR(4, 902,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmulesw", VX (4, 904), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vctuxs", VX (4, 906), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
|
|
|
|
|
{"vcfpuxws", VX (4, 906), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
|
|
|
|
|
{"vspltisw", VX (4, 908), VXVB_MASK, PPCVEC, 0, {VD, SIMM}},
|
|
|
|
|
{"vinsertw", VX (4, 909), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
|
|
|
|
|
{"maclhwsu", XO (4, 460,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"maclhwsu.", XO (4, 460,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"vminsd", VX (4, 962), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vsrad", VX (4, 964), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpbfp", VXR(4, 966,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpgtsd", VXR(4, 967,0), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vctsxs", VX (4, 970), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
|
|
|
|
|
{"vcfpsxws", VX (4, 970), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
|
|
|
|
|
{"vinsertd", VX (4, 973), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
|
|
|
|
|
{"vupklpx", VX (4, 974), VXVA_MASK, PPCVEC, 0, {VD, VB}},
|
|
|
|
|
{"maclhws", XO (4, 492,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"maclhws.", XO (4, 492,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmaclhws", XO (4, 494,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmaclhws.", XO (4, 494,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"vsububm", VX (4,1024), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"bcdadd.", VX (4,1025), VXPS_MASK, PPCVEC2, 0, {VD, VA, VB, PS}},
|
|
|
|
|
{"vavgub", VX (4,1026), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vabsdub", VX (4,1027), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmhessf", VX (4,1027), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vand", VX (4,1028), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpequb.", VXR(4, 6,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpneb.", VXR(4, 7,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"udi0fcm.", APU(4, 515,0), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"udi0fcm", APU(4, 515,1), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"evmhossf", VX (4,1031), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vpmsumb", VX (4,1032), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmheumi", VX (4,1032), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhesmi", VX (4,1033), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vmaxfp", VX (4,1034), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmhesmf", VX (4,1035), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhoumi", VX (4,1036), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vslo", VX (4,1036), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmhosmi", VX (4,1037), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhosmf", VX (4,1039), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"machhwuo", XO (4, 12,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"machhwuo.", XO (4, 12,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"ps_merge00", XOPS(4,528,0), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
|
|
|
|
|
{"ps_merge00.", XOPS(4,528,1), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
|
|
|
|
|
{"evmhessfa", VX (4,1059), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhossfa", VX (4,1063), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmheumia", VX (4,1064), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhesmia", VX (4,1065), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhesmfa", VX (4,1067), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhoumia", VX (4,1068), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhosmia", VX (4,1069), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhosmfa", VX (4,1071), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vsubuhm", VX (4,1088), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"bcdsub.", VX (4,1089), VXPS_MASK, PPCVEC2, 0, {VD, VA, VB, PS}},
|
|
|
|
|
{"vavguh", VX (4,1090), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vabsduh", VX (4,1091), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vandc", VX (4,1092), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpequh.", VXR(4, 70,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"udi1fcm.", APU(4, 547,0), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"udi1fcm", APU(4, 547,1), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"vcmpneh.", VXR(4, 71,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmwhssf", VX (4,1095), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vpmsumh", VX (4,1096), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmwlumi", VX (4,1096), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vminfp", VX (4,1098), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmwhumi", VX (4,1100), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vsro", VX (4,1100), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmwhsmi", VX (4,1101), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vpkudum", VX (4,1102), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmwhsmf", VX (4,1103), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmwssf", VX (4,1107), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"machhwo", XO (4, 44,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"evmwumi", VX (4,1112), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"machhwo.", XO (4, 44,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"evmwsmi", VX (4,1113), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmwsmf", VX (4,1115), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"nmachhwo", XO (4, 46,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmachhwo.", XO (4, 46,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"ps_merge01", XOPS(4,560,0), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
|
|
|
|
|
{"ps_merge01.", XOPS(4,560,1), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
|
|
|
|
|
{"evmwhssfa", VX (4,1127), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmwlumia", VX (4,1128), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmwhumia", VX (4,1132), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmwhsmia", VX (4,1133), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmwhsmfa", VX (4,1135), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmwssfa", VX (4,1139), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmwumia", VX (4,1144), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmwsmia", VX (4,1145), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmwsmfa", VX (4,1147), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vsubuwm", VX (4,1152), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"bcdus.", VX (4,1153), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vavguw", VX (4,1154), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vabsduw", VX (4,1155), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmr", VX (4,1156), VX_MASK, PPCVEC, 0, {VD, VA, VBA}},
|
|
|
|
|
{"vor", VX (4,1156), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpnew.", VXR(4, 135,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vpmsumw", VX (4,1160), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpequw.", VXR(4, 134,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"udi2fcm.", APU(4, 579,0), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"udi2fcm", APU(4, 579,1), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"machhwsuo", XO (4, 76,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"machhwsuo.", XO (4, 76,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"ps_merge10", XOPS(4,592,0), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
|
|
|
|
|
{"ps_merge10.", XOPS(4,592,1), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
|
|
|
|
|
{"vsubudm", VX (4,1216), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"evaddusiaaw", VX (4,1216), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"bcds.", VX (4,1217), VXPS_MASK, PPCVEC3, 0, {VD, VA, VB, PS}},
|
|
|
|
|
{"evaddssiaaw", VX (4,1217), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"evsubfusiaaw",VX (4,1218), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"evsubfssiaaw",VX (4,1219), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"evmra", VX (4,1220), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"vxor", VX (4,1220), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evdivws", VX (4,1222), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vcmpeqfp.", VXR(4, 198,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"udi3fcm.", APU(4, 611,0), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"vcmpequd.", VXR(4, 199,1), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"udi3fcm", APU(4, 611,1), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"evdivwu", VX (4,1223), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vpmsumd", VX (4,1224), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"evaddumiaaw", VX (4,1224), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"evaddsmiaaw", VX (4,1225), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"evsubfumiaaw",VX (4,1226), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"evsubfsmiaaw",VX (4,1227), VX_MASK, PPCSPE, 0, {RS, RA}},
|
|
|
|
|
{"vpkudus", VX (4,1230), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"machhwso", XO (4, 108,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"machhwso.", XO (4, 108,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmachhwso", XO (4, 110,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmachhwso.", XO (4, 110,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"ps_merge11", XOPS(4,624,0), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
|
|
|
|
|
{"ps_merge11.", XOPS(4,624,1), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
|
|
|
|
|
{"vsubuqm", VX (4,1280), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmheusiaaw", VX (4,1280), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"bcdtrunc.", VX (4,1281), VXPS_MASK, PPCVEC3, 0, {VD, VA, VB, PS}},
|
|
|
|
|
{"evmhessiaaw", VX (4,1281), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vavgsb", VX (4,1282), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmhessfaaw", VX (4,1283), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhousiaaw", VX (4,1284), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vnot", VX (4,1284), VX_MASK, PPCVEC, 0, {VD, VA, VBA}},
|
|
|
|
|
{"vnor", VX (4,1284), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmhossiaaw", VX (4,1285), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"udi4fcm.", APU(4, 643,0), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"udi4fcm", APU(4, 643,1), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"vcmpnezb.", VXR(4, 263,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmhossfaaw", VX (4,1287), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmheumiaaw", VX (4,1288), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vcipher", VX (4,1288), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcipherlast", VX (4,1289), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmhesmiaaw", VX (4,1289), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhesmfaaw", VX (4,1291), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vgbbd", VX (4,1292), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
|
|
|
|
|
{"evmhoumiaaw", VX (4,1292), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhosmiaaw", VX (4,1293), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhosmfaaw", VX (4,1295), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"macchwuo", XO (4, 140,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"macchwuo.", XO (4, 140,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"evmhegumiaa", VX (4,1320), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhegsmiaa", VX (4,1321), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhegsmfaa", VX (4,1323), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhogumiaa", VX (4,1324), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhogsmiaa", VX (4,1325), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhogsmfaa", VX (4,1327), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vsubcuq", VX (4,1344), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmwlusiaaw", VX (4,1344), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"bcdutrunc.", VX (4,1345), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmwlssiaaw", VX (4,1345), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vavgsh", VX (4,1346), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vorc", VX (4,1348), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"udi5fcm.", APU(4, 675,0), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"udi5fcm", APU(4, 675,1), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"vcmpnezh.", VXR(4, 327,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vncipher", VX (4,1352), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmwlumiaaw", VX (4,1352), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vncipherlast",VX (4,1353), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmwlsmiaaw", VX (4,1353), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vbpermq", VX (4,1356), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vpksdus", VX (4,1358), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmwssfaa", VX (4,1363), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"macchwo", XO (4, 172,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"evmwumiaa", VX (4,1368), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"macchwo.", XO (4, 172,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"evmwsmiaa", VX (4,1369), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmwsmfaa", VX (4,1371), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"nmacchwo", XO (4, 174,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmacchwo.", XO (4, 174,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"evmheusianw", VX (4,1408), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vsubcuw", VX (4,1408), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmhessianw", VX (4,1409), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"bcdctsq.", VXVA(4,1409,0), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
|
|
|
|
|
{"bcdcfsq.", VXVA(4,1409,2), VXVAPS_MASK, PPCVEC3, 0, {VD, VB, PS}},
|
|
|
|
|
{"bcdctz.", VXVA(4,1409,4), VXVAPS_MASK, PPCVEC3, 0, {VD, VB, PS}},
|
|
|
|
|
{"bcdctn.", VXVA(4,1409,5), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
|
|
|
|
|
{"bcdcfz.", VXVA(4,1409,6), VXVAPS_MASK, PPCVEC3, 0, {VD, VB, PS}},
|
|
|
|
|
{"bcdcfn.", VXVA(4,1409,7), VXVAPS_MASK, PPCVEC3, 0, {VD, VB, PS}},
|
|
|
|
|
{"bcdsetsgn.", VXVA(4,1409,31), VXVAPS_MASK, PPCVEC3, 0, {VD, VB, PS}},
|
|
|
|
|
{"vavgsw", VX (4,1410), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmhessfanw", VX (4,1411), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vnand", VX (4,1412), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmhousianw", VX (4,1412), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhossianw", VX (4,1413), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"udi6fcm.", APU(4, 707,0), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"udi6fcm", APU(4, 707,1), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"vcmpnezw.", VXR(4, 391,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmhossfanw", VX (4,1415), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmheumianw", VX (4,1416), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhesmianw", VX (4,1417), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhesmfanw", VX (4,1419), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhoumianw", VX (4,1420), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhosmianw", VX (4,1421), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhosmfanw", VX (4,1423), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"macchwsuo", XO (4, 204,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"macchwsuo.", XO (4, 204,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"evmhegumian", VX (4,1448), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhegsmian", VX (4,1449), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhegsmfan", VX (4,1451), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhogumian", VX (4,1452), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhogsmian", VX (4,1453), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmhogsmfan", VX (4,1455), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmwlusianw", VX (4,1472), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"bcdsr.", VX (4,1473), VXPS_MASK, PPCVEC3, 0, {VD, VA, VB, PS}},
|
|
|
|
|
{"evmwlssianw", VX (4,1473), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vsld", VX (4,1476), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpgefp.", VXR(4, 454,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"udi7fcm.", APU(4, 739,0), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"udi7fcm", APU(4, 739,1), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"vsbox", VX (4,1480), VXVB_MASK, PPCVEC2, 0, {VD, VA}},
|
|
|
|
|
{"evmwlumianw", VX (4,1480), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmwlsmianw", VX (4,1481), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"vbpermd", VX (4,1484), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vpksdss", VX (4,1486), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"evmwssfan", VX (4,1491), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"macchwso", XO (4, 236,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"evmwumian", VX (4,1496), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"macchwso.", XO (4, 236,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"evmwsmian", VX (4,1497), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"evmwsmfan", VX (4,1499), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
|
|
|
|
|
{"nmacchwso", XO (4, 238,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmacchwso.", XO (4, 238,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"vsububs", VX (4,1536), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vclzlsbb", VXVA(4,1538,0), VXVA_MASK, PPCVEC3, 0, {RT, VB}},
|
|
|
|
|
{"vctzlsbb", VXVA(4,1538,1), VXVA_MASK, PPCVEC3, 0, {RT, VB}},
|
|
|
|
|
{"vnegw", VXVA(4,1538,6), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
|
|
|
|
|
{"vnegd", VXVA(4,1538,7), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
|
|
|
|
|
{"vprtybw", VXVA(4,1538,8), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
|
|
|
|
|
{"vprtybd", VXVA(4,1538,9), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
|
|
|
|
|
{"vprtybq", VXVA(4,1538,10), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
|
|
|
|
|
{"vextsb2w", VXVA(4,1538,16), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
|
|
|
|
|
{"vextsh2w", VXVA(4,1538,17), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
|
|
|
|
|
{"vextsb2d", VXVA(4,1538,24), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
|
|
|
|
|
{"vextsh2d", VXVA(4,1538,25), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
|
|
|
|
|
{"vextsw2d", VXVA(4,1538,26), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
|
|
|
|
|
{"vctzb", VXVA(4,1538,28), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
|
|
|
|
|
{"vctzh", VXVA(4,1538,29), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
|
|
|
|
|
{"vctzw", VXVA(4,1538,30), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
|
|
|
|
|
{"vctzd", VXVA(4,1538,31), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
|
|
|
|
|
{"mfvscr", VX (4,1540), VXVAVB_MASK, PPCVEC, 0, {VD}},
|
|
|
|
|
{"vcmpgtub.", VXR(4, 518,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{"udi8fcm.", APU(4, 771,0), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"udi8fcm", APU(4, 771,1), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"vsum4ubs", VX (4,1544), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vextublx", VX (4,1549), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
|
|
|
|
|
{"vsubuhs", VX (4,1600), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"mtvscr", VX (4,1604), VXVDVA_MASK, PPCVEC, 0, {VB}},
|
|
|
|
|
{"vcmpgtuh.", VXR(4, 582,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vsum4shs", VX (4,1608), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{"udi9fcm.", APU(4, 804,0), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"udi9fcm", APU(4, 804,1), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"vextuhlx", VX (4,1613), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
|
|
|
|
|
{"vupkhsw", VX (4,1614), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
|
|
|
|
|
{"vsubuws", VX (4,1664), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vshasigmaw", VX (4,1666), VX_MASK, PPCVEC2, 0, {VD, VA, ST, SIX}},
|
|
|
|
|
{"veqv", VX (4,1668), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpgtuw.", VXR(4, 646,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{"udi10fcm.", APU(4, 835,0), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"udi10fcm", APU(4, 835,1), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"vsum2sws", VX (4,1672), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmrgow", VX (4,1676), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vextuwlx", VX (4,1677), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
|
|
|
|
|
{"vshasigmad", VX (4,1730), VX_MASK, PPCVEC2, 0, {VD, VA, ST, SIX}},
|
|
|
|
|
{"vsrd", VX (4,1732), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpgtfp.", VXR(4, 710,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{"udi11fcm.", APU(4, 867,0), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"vcmpgtud.", VXR(4, 711,1), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{"udi11fcm", APU(4, 867,1), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"vupklsw", VX (4,1742), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
|
|
|
|
|
{"vsubsbs", VX (4,1792), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vclzb", VX (4,1794), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
|
|
|
|
|
{"vpopcntb", VX (4,1795), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
|
|
|
|
|
{"vsrv", VX (4,1796), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpgtsb.", VXR(4, 774,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{"udi12fcm.", APU(4, 899,0), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"udi12fcm", APU(4, 899,1), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"vsum4sbs", VX (4,1800), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vextubrx", VX (4,1805), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
|
|
|
|
|
{"maclhwuo", XO (4, 396,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"maclhwuo.", XO (4, 396,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"vsubshs", VX (4,1856), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vclzh", VX (4,1858), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
|
|
|
|
|
{"vpopcnth", VX (4,1859), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
|
|
|
|
|
{"vslv", VX (4,1860), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
|
|
|
|
|
{"vcmpgtsh.", VXR(4, 838,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vextuhrx", VX (4,1869), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{"udi13fcm.", APU(4, 931,0), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"udi13fcm", APU(4, 931,1), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"maclhwo", XO (4, 428,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"maclhwo.", XO (4, 428,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmaclhwo", XO (4, 430,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmaclhwo.", XO (4, 430,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"vsubsws", VX (4,1920), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vclzw", VX (4,1922), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
|
|
|
|
|
{"vpopcntw", VX (4,1923), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
|
|
|
|
|
{"vcmpgtsw.", VXR(4, 902,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{"udi14fcm.", APU(4, 963,0), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
|
|
|
|
|
{"udi14fcm", APU(4, 963,1), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"vsumsws", VX (4,1928), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
|
|
|
|
|
{"vmrgew", VX (4,1932), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
|
|
|
|
{"vextuwrx", VX (4,1933), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
|
|
|
|
|
{"maclhwsuo", XO (4, 460,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"maclhwsuo.", XO (4, 460,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"vclzd", VX (4,1986), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
|
|
|
|
|
{"vpopcntd", VX (4,1987), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
|
|
|
|
|
{"vcmpbfp.", VXR(4, 966,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{"udi15fcm.", APU(4, 995,0), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"vcmpgtsd.", VXR(4, 967,1), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
{"udi15fcm", APU(4, 995,1), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"maclhwso", XO (4, 492,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"maclhwso.", XO (4, 492,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmaclhwso", XO (4, 494,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"nmaclhwso.", XO (4, 494,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
|
|
|
|
|
{"dcbz_l", X (4,1014), XRT_MASK, PPCPS, 0, {RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"mulli", OP(7), OP_MASK, PPCCOM, PPCVLE, {RT, RA, SI}},
|
|
|
|
|
{"muli", OP(7), OP_MASK, PWRCOM, PPCVLE, {RT, RA, SI}},
|
|
|
|
|
|
|
|
|
|
{"subfic", OP(8), OP_MASK, PPCCOM, PPCVLE, {RT, RA, SI}},
|
|
|
|
|
{"sfi", OP(8), OP_MASK, PWRCOM, PPCVLE, {RT, RA, SI}},
|
|
|
|
|
|
|
|
|
|
{"dozi", OP(9), OP_MASK, M601, PPCVLE, {RT, RA, SI}},
|
|
|
|
|
|
|
|
|
|
{"cmplwi", OPL(10,0), OPL_MASK, PPCCOM, PPCVLE, {OBF, RA, UISIGNOPT}},
|
|
|
|
|
{"cmpldi", OPL(10,1), OPL_MASK, PPC64, PPCVLE, {OBF, RA, UISIGNOPT}},
|
|
|
|
|
{"cmpli", OP(10), OP_MASK, PPC, PPCVLE, {BF, L32OPT, RA, UISIGNOPT}},
|
|
|
|
|
{"cmpli", OP(10), OP_MASK, PWRCOM, PPC|PPCVLE, {BF, RA, UISIGNOPT}},
|
|
|
|
|
|
|
|
|
|
{"cmpwi", OPL(11,0), OPL_MASK, PPCCOM, PPCVLE, {OBF, RA, SI}},
|
|
|
|
|
{"cmpdi", OPL(11,1), OPL_MASK, PPC64, PPCVLE, {OBF, RA, SI}},
|
|
|
|
|
{"cmpi", OP(11), OP_MASK, PPC, PPCVLE, {BF, L32OPT, RA, SI}},
|
|
|
|
|
{"cmpi", OP(11), OP_MASK, PWRCOM, PPC|PPCVLE, {BF, RA, SI}},
|
|
|
|
|
|
|
|
|
|
{"addic", OP(12), OP_MASK, PPCCOM, PPCVLE, {RT, RA, SI}},
|
|
|
|
|
{"ai", OP(12), OP_MASK, PWRCOM, PPCVLE, {RT, RA, SI}},
|
|
|
|
|
{"subic", OP(12), OP_MASK, PPCCOM, PPCVLE, {RT, RA, NSI}},
|
|
|
|
|
|
|
|
|
|
{"addic.", OP(13), OP_MASK, PPCCOM, PPCVLE, {RT, RA, SI}},
|
|
|
|
|
{"ai.", OP(13), OP_MASK, PWRCOM, PPCVLE, {RT, RA, SI}},
|
|
|
|
|
{"subic.", OP(13), OP_MASK, PPCCOM, PPCVLE, {RT, RA, NSI}},
|
|
|
|
|
|
|
|
|
|
{"li", OP(14), DRA_MASK, PPCCOM, PPCVLE, {RT, SI}},
|
|
|
|
|
{"lil", OP(14), DRA_MASK, PWRCOM, PPCVLE, {RT, SI}},
|
|
|
|
|
{"addi", OP(14), OP_MASK, PPCCOM, PPCVLE, {RT, RA0, SI}},
|
|
|
|
|
{"cal", OP(14), OP_MASK, PWRCOM, PPCVLE, {RT, D, RA0}},
|
|
|
|
|
{"subi", OP(14), OP_MASK, PPCCOM, PPCVLE, {RT, RA0, NSI}},
|
|
|
|
|
{"la", OP(14), OP_MASK, PPCCOM, PPCVLE, {RT, D, RA0}},
|
|
|
|
|
|
|
|
|
|
{"lis", OP(15), DRA_MASK, PPCCOM, PPCVLE, {RT, SISIGNOPT}},
|
|
|
|
|
{"liu", OP(15), DRA_MASK, PWRCOM, PPCVLE, {RT, SISIGNOPT}},
|
|
|
|
|
{"addis", OP(15), OP_MASK, PPCCOM, PPCVLE, {RT, RA0, SISIGNOPT}},
|
|
|
|
|
{"cau", OP(15), OP_MASK, PWRCOM, PPCVLE, {RT, RA0, SISIGNOPT}},
|
|
|
|
|
{"subis", OP(15), OP_MASK, PPCCOM, PPCVLE, {RT, RA0, NSISIGNOPT}},
|
|
|
|
|
|
|
|
|
|
{"bdnz-", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDM}},
|
|
|
|
|
{"bdnz+", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDP}},
|
|
|
|
|
{"bdnz", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BD}},
|
|
|
|
|
{"bdn", BBO(16,BODNZ,0,0), BBOATBI_MASK, PWRCOM, PPCVLE, {BD}},
|
|
|
|
|
{"bdnzl-", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDM}},
|
|
|
|
|
{"bdnzl+", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDP}},
|
|
|
|
|
{"bdnzl", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BD}},
|
|
|
|
|
{"bdnl", BBO(16,BODNZ,0,1), BBOATBI_MASK, PWRCOM, PPCVLE, {BD}},
|
|
|
|
|
{"bdnza-", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDMA}},
|
|
|
|
|
{"bdnza+", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDPA}},
|
|
|
|
|
{"bdnza", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDA}},
|
|
|
|
|
{"bdna", BBO(16,BODNZ,1,0), BBOATBI_MASK, PWRCOM, PPCVLE, {BDA}},
|
|
|
|
|
{"bdnzla-", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDMA}},
|
|
|
|
|
{"bdnzla+", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDPA}},
|
|
|
|
|
{"bdnzla", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDA}},
|
|
|
|
|
{"bdnla", BBO(16,BODNZ,1,1), BBOATBI_MASK, PWRCOM, PPCVLE, {BDA}},
|
|
|
|
|
{"bdz-", BBO(16,BODZ,0,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDM}},
|
|
|
|
|
{"bdz+", BBO(16,BODZ,0,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDP}},
|
|
|
|
|
{"bdz", BBO(16,BODZ,0,0), BBOATBI_MASK, COM, PPCVLE, {BD}},
|
|
|
|
|
{"bdzl-", BBO(16,BODZ,0,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDM}},
|
|
|
|
|
{"bdzl+", BBO(16,BODZ,0,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDP}},
|
|
|
|
|
{"bdzl", BBO(16,BODZ,0,1), BBOATBI_MASK, COM, PPCVLE, {BD}},
|
|
|
|
|
{"bdza-", BBO(16,BODZ,1,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDMA}},
|
|
|
|
|
{"bdza+", BBO(16,BODZ,1,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDPA}},
|
|
|
|
|
{"bdza", BBO(16,BODZ,1,0), BBOATBI_MASK, COM, PPCVLE, {BDA}},
|
|
|
|
|
{"bdzla-", BBO(16,BODZ,1,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDMA}},
|
|
|
|
|
{"bdzla+", BBO(16,BODZ,1,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDPA}},
|
|
|
|
|
{"bdzla", BBO(16,BODZ,1,1), BBOATBI_MASK, COM, PPCVLE, {BDA}},
|
|
|
|
|
|
|
|
|
|
{"bge-", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bge+", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bge", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bnl-", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bnl+", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bnl", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bgel-", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bgel+", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bgel", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bnll-", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bnll+", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bnll", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bgea-", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bgea+", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bgea", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bnla-", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bnla+", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bnla", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bgela-", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bgela+", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bgela", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bnlla-", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bnlla+", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bnlla", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"ble-", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"ble+", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"ble", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bng-", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bng+", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bng", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"blel-", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"blel+", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"blel", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bngl-", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bngl+", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bngl", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"blea-", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"blea+", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"blea", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bnga-", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bnga+", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bnga", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"blela-", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"blela+", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"blela", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bngla-", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bngla+", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bngla", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bne-", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bne+", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bne", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bnel-", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bnel+", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bnel", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bnea-", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bnea+", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bnea", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bnela-", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bnela+", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bnela", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bns-", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bns+", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bns", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bnu-", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bnu+", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bnu", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bnsl-", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bnsl+", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bnsl", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bnul-", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bnul+", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bnul", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bnsa-", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bnsa+", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bnsa", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bnua-", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bnua+", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bnua", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bnsla-", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bnsla+", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bnsla", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bnula-", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bnula+", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bnula", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDA}},
|
|
|
|
|
|
|
|
|
|
{"blt-", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"blt+", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"blt", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bltl-", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bltl+", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bltl", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"blta-", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"blta+", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"blta", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bltla-", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bltla+", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bltla", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bgt-", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bgt+", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bgt", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bgtl-", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bgtl+", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bgtl", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bgta-", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bgta+", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bgta", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bgtla-", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bgtla+", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bgtla", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"beq-", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"beq+", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"beq", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"beql-", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"beql+", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"beql", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"beqa-", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"beqa+", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"beqa", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"beqla-", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"beqla+", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"beqla", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bso-", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bso+", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bso", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bun-", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bun+", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bun", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bsol-", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bsol+", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bsol", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bunl-", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
|
|
|
|
|
{"bunl+", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
|
|
|
|
|
{"bunl", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BD}},
|
|
|
|
|
{"bsoa-", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bsoa+", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bsoa", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"buna-", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"buna+", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"buna", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bsola-", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bsola+", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bsola", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
|
|
|
|
|
{"bunla-", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
|
|
|
|
|
{"bunla+", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
|
|
|
|
|
{"bunla", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDA}},
|
|
|
|
|
|
|
|
|
|
{"bdnzf-", BBO(16,BODNZF,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
|
|
|
|
|
{"bdnzf+", BBO(16,BODNZF,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
|
|
|
|
|
{"bdnzf", BBO(16,BODNZF,0,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
|
|
|
|
|
{"bdnzfl-", BBO(16,BODNZF,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
|
|
|
|
|
{"bdnzfl+", BBO(16,BODNZF,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
|
|
|
|
|
{"bdnzfl", BBO(16,BODNZF,0,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
|
|
|
|
|
{"bdnzfa-", BBO(16,BODNZF,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
|
|
|
|
|
{"bdnzfa+", BBO(16,BODNZF,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
|
|
|
|
|
{"bdnzfa", BBO(16,BODNZF,1,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
|
|
|
|
|
{"bdnzfla-", BBO(16,BODNZF,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
|
|
|
|
|
{"bdnzfla+", BBO(16,BODNZF,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
|
|
|
|
|
{"bdnzfla", BBO(16,BODNZF,1,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
|
|
|
|
|
{"bdzf-", BBO(16,BODZF,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
|
|
|
|
|
{"bdzf+", BBO(16,BODZF,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
|
|
|
|
|
{"bdzf", BBO(16,BODZF,0,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
|
|
|
|
|
{"bdzfl-", BBO(16,BODZF,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
|
|
|
|
|
{"bdzfl+", BBO(16,BODZF,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
|
|
|
|
|
{"bdzfl", BBO(16,BODZF,0,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
|
|
|
|
|
{"bdzfa-", BBO(16,BODZF,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
|
|
|
|
|
{"bdzfa+", BBO(16,BODZF,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
|
|
|
|
|
{"bdzfa", BBO(16,BODZF,1,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
|
|
|
|
|
{"bdzfla-", BBO(16,BODZF,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
|
|
|
|
|
{"bdzfla+", BBO(16,BODZF,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
|
|
|
|
|
{"bdzfla", BBO(16,BODZF,1,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
|
|
|
|
|
|
|
|
|
|
{"bf-", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDM}},
|
|
|
|
|
{"bf+", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDP}},
|
|
|
|
|
{"bf", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BD}},
|
|
|
|
|
{"bbf", BBO(16,BOF,0,0), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BD}},
|
|
|
|
|
{"bfl-", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDM}},
|
|
|
|
|
{"bfl+", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDP}},
|
|
|
|
|
{"bfl", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BD}},
|
|
|
|
|
{"bbfl", BBO(16,BOF,0,1), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BD}},
|
|
|
|
|
{"bfa-", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDMA}},
|
|
|
|
|
{"bfa+", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDPA}},
|
|
|
|
|
{"bfa", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDA}},
|
|
|
|
|
{"bbfa", BBO(16,BOF,1,0), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BDA}},
|
|
|
|
|
{"bfla-", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDMA}},
|
|
|
|
|
{"bfla+", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDPA}},
|
|
|
|
|
{"bfla", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDA}},
|
|
|
|
|
{"bbfla", BBO(16,BOF,1,1), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BDA}},
|
|
|
|
|
|
|
|
|
|
{"bdnzt-", BBO(16,BODNZT,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
|
|
|
|
|
{"bdnzt+", BBO(16,BODNZT,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
|
|
|
|
|
{"bdnzt", BBO(16,BODNZT,0,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
|
|
|
|
|
{"bdnztl-", BBO(16,BODNZT,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
|
|
|
|
|
{"bdnztl+", BBO(16,BODNZT,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
|
|
|
|
|
{"bdnztl", BBO(16,BODNZT,0,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
|
|
|
|
|
{"bdnzta-", BBO(16,BODNZT,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
|
|
|
|
|
{"bdnzta+", BBO(16,BODNZT,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
|
|
|
|
|
{"bdnzta", BBO(16,BODNZT,1,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
|
|
|
|
|
{"bdnztla-", BBO(16,BODNZT,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
|
|
|
|
|
{"bdnztla+", BBO(16,BODNZT,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
|
|
|
|
|
{"bdnztla", BBO(16,BODNZT,1,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
|
|
|
|
|
{"bdzt-", BBO(16,BODZT,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
|
|
|
|
|
{"bdzt+", BBO(16,BODZT,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
|
|
|
|
|
{"bdzt", BBO(16,BODZT,0,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
|
|
|
|
|
{"bdztl-", BBO(16,BODZT,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
|
|
|
|
|
{"bdztl+", BBO(16,BODZT,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
|
|
|
|
|
{"bdztl", BBO(16,BODZT,0,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
|
|
|
|
|
{"bdzta-", BBO(16,BODZT,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
|
|
|
|
|
{"bdzta+", BBO(16,BODZT,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
|
|
|
|
|
{"bdzta", BBO(16,BODZT,1,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
|
|
|
|
|
{"bdztla-", BBO(16,BODZT,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
|
|
|
|
|
{"bdztla+", BBO(16,BODZT,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
|
|
|
|
|
{"bdztla", BBO(16,BODZT,1,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
|
|
|
|
|
|
|
|
|
|
{"bt-", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDM}},
|
|
|
|
|
{"bt+", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDP}},
|
|
|
|
|
{"bt", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BD}},
|
|
|
|
|
{"bbt", BBO(16,BOT,0,0), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BD}},
|
|
|
|
|
{"btl-", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDM}},
|
|
|
|
|
{"btl+", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDP}},
|
|
|
|
|
{"btl", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BD}},
|
|
|
|
|
{"bbtl", BBO(16,BOT,0,1), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BD}},
|
|
|
|
|
{"bta-", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDMA}},
|
|
|
|
|
{"bta+", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDPA}},
|
|
|
|
|
{"bta", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDA}},
|
|
|
|
|
{"bbta", BBO(16,BOT,1,0), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BDA}},
|
|
|
|
|
{"btla-", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDMA}},
|
|
|
|
|
{"btla+", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDPA}},
|
|
|
|
|
{"btla", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDA}},
|
|
|
|
|
{"bbtla", BBO(16,BOT,1,1), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BDA}},
|
|
|
|
|
|
|
|
|
|
{"bc-", B(16,0,0), B_MASK, PPCCOM, PPCVLE, {BOE, BI, BDM}},
|
|
|
|
|
{"bc+", B(16,0,0), B_MASK, PPCCOM, PPCVLE, {BOE, BI, BDP}},
|
|
|
|
|
{"bc", B(16,0,0), B_MASK, COM, PPCVLE, {BO, BI, BD}},
|
|
|
|
|
{"bcl-", B(16,0,1), B_MASK, PPCCOM, PPCVLE, {BOE, BI, BDM}},
|
|
|
|
|
{"bcl+", B(16,0,1), B_MASK, PPCCOM, PPCVLE, {BOE, BI, BDP}},
|
|
|
|
|
{"bcl", B(16,0,1), B_MASK, COM, PPCVLE, {BO, BI, BD}},
|
|
|
|
|
{"bca-", B(16,1,0), B_MASK, PPCCOM, PPCVLE, {BOE, BI, BDMA}},
|
|
|
|
|
{"bca+", B(16,1,0), B_MASK, PPCCOM, PPCVLE, {BOE, BI, BDPA}},
|
|
|
|
|
{"bca", B(16,1,0), B_MASK, COM, PPCVLE, {BO, BI, BDA}},
|
|
|
|
|
{"bcla-", B(16,1,1), B_MASK, PPCCOM, PPCVLE, {BOE, BI, BDMA}},
|
|
|
|
|
{"bcla+", B(16,1,1), B_MASK, PPCCOM, PPCVLE, {BOE, BI, BDPA}},
|
|
|
|
|
{"bcla", B(16,1,1), B_MASK, COM, PPCVLE, {BO, BI, BDA}},
|
|
|
|
|
|
|
|
|
|
{"svc", SC(17,0,0), SC_MASK, POWER, PPCVLE, {SVC_LEV, FL1, FL2}},
|
|
|
|
|
{"scv", SC(17,0,1), SC_MASK, POWER9, PPCVLE, {SVC_LEV}},
|
|
|
|
|
{"svcl", SC(17,0,1), SC_MASK, POWER, PPCVLE, {SVC_LEV, FL1, FL2}},
|
|
|
|
|
{"sc", SC(17,1,0), SC_MASK, PPC, PPCVLE, {LEV}},
|
|
|
|
|
{"svca", SC(17,1,0), SC_MASK, PWRCOM, PPCVLE, {SV}},
|
|
|
|
|
{"svcla", SC(17,1,1), SC_MASK, POWER, PPCVLE, {SV}},
|
|
|
|
|
|
|
|
|
|
{"b", B(18,0,0), B_MASK, COM, PPCVLE, {LI}},
|
|
|
|
|
{"bl", B(18,0,1), B_MASK, COM, PPCVLE, {LI}},
|
|
|
|
|
{"ba", B(18,1,0), B_MASK, COM, PPCVLE, {LIA}},
|
|
|
|
|
{"bla", B(18,1,1), B_MASK, COM, PPCVLE, {LIA}},
|
|
|
|
|
|
|
|
|
|
{"mcrf", XL(19,0), XLBB_MASK|(3<<21)|(3<<16), COM, PPCVLE, {BF, BFA}},
|
|
|
|
|
|
|
|
|
|
{"addpcis", DX(19,2), DX_MASK, POWER9, PPCVLE, {RT, DXD}},
|
|
|
|
|
{"subpcis", DX(19,2), DX_MASK, POWER9, PPCVLE, {RT, NDXD}},
|
|
|
|
|
|
|
|
|
|
{"bdnzlr", XLO(19,BODNZ,16,0), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
|
|
|
|
|
{"bdnzlr-", XLO(19,BODNZ,16,0), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
|
|
|
|
|
{"bdnzlrl", XLO(19,BODNZ,16,1), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
|
|
|
|
|
{"bdnzlrl-", XLO(19,BODNZ,16,1), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
|
|
|
|
|
{"bdnzlr+", XLO(19,BODNZP,16,0), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
|
|
|
|
|
{"bdnzlrl+", XLO(19,BODNZP,16,1), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
|
|
|
|
|
{"bdzlr", XLO(19,BODZ,16,0), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
|
|
|
|
|
{"bdzlr-", XLO(19,BODZ,16,0), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
|
|
|
|
|
{"bdzlrl", XLO(19,BODZ,16,1), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
|
|
|
|
|
{"bdzlrl-", XLO(19,BODZ,16,1), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
|
|
|
|
|
{"bdzlr+", XLO(19,BODZP,16,0), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
|
|
|
|
|
{"bdzlrl+", XLO(19,BODZP,16,1), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
|
|
|
|
|
{"blr", XLO(19,BOU,16,0), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
|
|
|
|
|
{"br", XLO(19,BOU,16,0), XLBOBIBB_MASK, PWRCOM, PPCVLE, {0}},
|
|
|
|
|
{"blrl", XLO(19,BOU,16,1), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
|
|
|
|
|
{"brl", XLO(19,BOU,16,1), XLBOBIBB_MASK, PWRCOM, PPCVLE, {0}},
|
|
|
|
|
{"bdnzlr-", XLO(19,BODNZM4,16,0), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
|
|
|
|
|
{"bdnzlrl-", XLO(19,BODNZM4,16,1), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
|
|
|
|
|
{"bdnzlr+", XLO(19,BODNZP4,16,0), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
|
|
|
|
|
{"bdnzlrl+", XLO(19,BODNZP4,16,1), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
|
|
|
|
|
{"bdzlr-", XLO(19,BODZM4,16,0), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
|
|
|
|
|
{"bdzlrl-", XLO(19,BODZM4,16,1), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
|
|
|
|
|
{"bdzlr+", XLO(19,BODZP4,16,0), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
|
|
|
|
|
{"bdzlrl+", XLO(19,BODZP4,16,1), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
|
|
|
|
|
|
|
|
|
|
{"bgelr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bgelr-", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bger", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnllr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnllr-", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnlr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bgelrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bgelrl-", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bgerl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnllrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnllrl-", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnlrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"blelr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"blelr-", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bler", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnglr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnglr-", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bngr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"blelrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"blelrl-", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"blerl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnglrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnglrl-", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bngrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnelr", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnelr-", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bner", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnelrl", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnelrl-", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnerl", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnslr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnslr-", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnsr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnulr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnulr-", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnslrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnslrl-", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnsrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnulrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnulrl-", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bgelr+", XLOCB(19,BOFP,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnllr+", XLOCB(19,BOFP,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bgelrl+", XLOCB(19,BOFP,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnllrl+", XLOCB(19,BOFP,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"blelr+", XLOCB(19,BOFP,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnglr+", XLOCB(19,BOFP,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"blelrl+", XLOCB(19,BOFP,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnglrl+", XLOCB(19,BOFP,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnelr+", XLOCB(19,BOFP,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnelrl+", XLOCB(19,BOFP,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnslr+", XLOCB(19,BOFP,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnulr+", XLOCB(19,BOFP,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnslrl+", XLOCB(19,BOFP,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnulrl+", XLOCB(19,BOFP,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bgelr-", XLOCB(19,BOFM4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnllr-", XLOCB(19,BOFM4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bgelrl-", XLOCB(19,BOFM4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnllrl-", XLOCB(19,BOFM4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"blelr-", XLOCB(19,BOFM4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnglr-", XLOCB(19,BOFM4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"blelrl-", XLOCB(19,BOFM4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnglrl-", XLOCB(19,BOFM4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnelr-", XLOCB(19,BOFM4,CBEQ,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnelrl-", XLOCB(19,BOFM4,CBEQ,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnslr-", XLOCB(19,BOFM4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnulr-", XLOCB(19,BOFM4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnslrl-", XLOCB(19,BOFM4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnulrl-", XLOCB(19,BOFM4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bgelr+", XLOCB(19,BOFP4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnllr+", XLOCB(19,BOFP4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bgelrl+", XLOCB(19,BOFP4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnllrl+", XLOCB(19,BOFP4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"blelr+", XLOCB(19,BOFP4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnglr+", XLOCB(19,BOFP4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"blelrl+", XLOCB(19,BOFP4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnglrl+", XLOCB(19,BOFP4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnelr+", XLOCB(19,BOFP4,CBEQ,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnelrl+", XLOCB(19,BOFP4,CBEQ,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnslr+", XLOCB(19,BOFP4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnulr+", XLOCB(19,BOFP4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnslrl+", XLOCB(19,BOFP4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnulrl+", XLOCB(19,BOFP4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bltlr", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bltlr-", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bltr", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bltlrl", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bltlrl-", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bltrl", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bgtlr", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bgtlr-", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bgtr", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bgtlrl", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bgtlrl-", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bgtrl", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"beqlr", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"beqlr-", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"beqr", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"beqlrl", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"beqlrl-", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"beqrl", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bsolr", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bsolr-", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bsor", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bunlr", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bunlr-", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bsolrl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bsolrl-", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bsorl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bunlrl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bunlrl-", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bltlr+", XLOCB(19,BOTP,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bltlrl+", XLOCB(19,BOTP,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bgtlr+", XLOCB(19,BOTP,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bgtlrl+", XLOCB(19,BOTP,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"beqlr+", XLOCB(19,BOTP,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"beqlrl+", XLOCB(19,BOTP,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bsolr+", XLOCB(19,BOTP,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bunlr+", XLOCB(19,BOTP,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bsolrl+", XLOCB(19,BOTP,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bunlrl+", XLOCB(19,BOTP,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bltlr-", XLOCB(19,BOTM4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bltlrl-", XLOCB(19,BOTM4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bgtlr-", XLOCB(19,BOTM4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bgtlrl-", XLOCB(19,BOTM4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"beqlr-", XLOCB(19,BOTM4,CBEQ,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"beqlrl-", XLOCB(19,BOTM4,CBEQ,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bsolr-", XLOCB(19,BOTM4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bunlr-", XLOCB(19,BOTM4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bsolrl-", XLOCB(19,BOTM4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bunlrl-", XLOCB(19,BOTM4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bltlr+", XLOCB(19,BOTP4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bltlrl+", XLOCB(19,BOTP4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bgtlr+", XLOCB(19,BOTP4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bgtlrl+", XLOCB(19,BOTP4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"beqlr+", XLOCB(19,BOTP4,CBEQ,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"beqlrl+", XLOCB(19,BOTP4,CBEQ,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bsolr+", XLOCB(19,BOTP4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bunlr+", XLOCB(19,BOTP4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bsolrl+", XLOCB(19,BOTP4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bunlrl+", XLOCB(19,BOTP4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
|
|
|
|
|
{"bdnzflr", XLO(19,BODNZF,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
|
|
|
|
|
{"bdnzflr-", XLO(19,BODNZF,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bdnzflrl", XLO(19,BODNZF,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
|
|
|
|
|
{"bdnzflrl-",XLO(19,BODNZF,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bdnzflr+", XLO(19,BODNZFP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bdnzflrl+",XLO(19,BODNZFP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bdzflr", XLO(19,BODZF,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
|
|
|
|
|
{"bdzflr-", XLO(19,BODZF,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bdzflrl", XLO(19,BODZF,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
|
|
|
|
|
{"bdzflrl-", XLO(19,BODZF,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bdzflr+", XLO(19,BODZFP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bdzflrl+", XLO(19,BODZFP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bflr", XLO(19,BOF,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
|
|
|
|
|
{"bflr-", XLO(19,BOF,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bbfr", XLO(19,BOF,16,0), XLBOBB_MASK, PWRCOM, PPCVLE, {BI}},
|
|
|
|
|
{"bflrl", XLO(19,BOF,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
|
|
|
|
|
{"bflrl-", XLO(19,BOF,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bbfrl", XLO(19,BOF,16,1), XLBOBB_MASK, PWRCOM, PPCVLE, {BI}},
|
|
|
|
|
{"bflr+", XLO(19,BOFP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bflrl+", XLO(19,BOFP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bflr-", XLO(19,BOFM4,16,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
|
|
|
|
|
{"bflrl-", XLO(19,BOFM4,16,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
|
|
|
|
|
{"bflr+", XLO(19,BOFP4,16,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
|
|
|
|
|
{"bflrl+", XLO(19,BOFP4,16,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
|
|
|
|
|
{"bdnztlr", XLO(19,BODNZT,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
|
|
|
|
|
{"bdnztlr-", XLO(19,BODNZT,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bdnztlrl", XLO(19,BODNZT,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
|
|
|
|
|
{"bdnztlrl-", XLO(19,BODNZT,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bdnztlr+", XLO(19,BODNZTP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bdnztlrl+", XLO(19,BODNZTP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bdztlr", XLO(19,BODZT,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
|
|
|
|
|
{"bdztlr-", XLO(19,BODZT,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bdztlrl", XLO(19,BODZT,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
|
|
|
|
|
{"bdztlrl-", XLO(19,BODZT,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bdztlr+", XLO(19,BODZTP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bdztlrl+", XLO(19,BODZTP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"btlr", XLO(19,BOT,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
|
|
|
|
|
{"btlr-", XLO(19,BOT,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bbtr", XLO(19,BOT,16,0), XLBOBB_MASK, PWRCOM, PPCVLE, {BI}},
|
|
|
|
|
{"btlrl", XLO(19,BOT,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
|
|
|
|
|
{"btlrl-", XLO(19,BOT,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bbtrl", XLO(19,BOT,16,1), XLBOBB_MASK, PWRCOM, PPCVLE, {BI}},
|
|
|
|
|
{"btlr+", XLO(19,BOTP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"btlrl+", XLO(19,BOTP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"btlr-", XLO(19,BOTM4,16,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
|
|
|
|
|
{"btlrl-", XLO(19,BOTM4,16,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
|
|
|
|
|
{"btlr+", XLO(19,BOTP4,16,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
|
|
|
|
|
{"btlrl+", XLO(19,BOTP4,16,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
|
|
|
|
|
|
|
|
|
|
{"bclr-", XLYLK(19,16,0,0), XLYBB_MASK, PPCCOM, PPCVLE, {BOE, BI}},
|
|
|
|
|
{"bclrl-", XLYLK(19,16,0,1), XLYBB_MASK, PPCCOM, PPCVLE, {BOE, BI}},
|
|
|
|
|
{"bclr+", XLYLK(19,16,1,0), XLYBB_MASK, PPCCOM, PPCVLE, {BOE, BI}},
|
|
|
|
|
{"bclrl+", XLYLK(19,16,1,1), XLYBB_MASK, PPCCOM, PPCVLE, {BOE, BI}},
|
|
|
|
|
{"bclr", XLLK(19,16,0), XLBH_MASK, PPCCOM, PPCVLE, {BO, BI, BH}},
|
|
|
|
|
{"bcr", XLLK(19,16,0), XLBB_MASK, PWRCOM, PPCVLE, {BO, BI}},
|
|
|
|
|
{"bclrl", XLLK(19,16,1), XLBH_MASK, PPCCOM, PPCVLE, {BO, BI, BH}},
|
|
|
|
|
{"bcrl", XLLK(19,16,1), XLBB_MASK, PWRCOM, PPCVLE, {BO, BI}},
|
|
|
|
|
|
|
|
|
|
{"rfid", XL(19,18), 0xffffffff, PPC64, PPCVLE, {0}},
|
|
|
|
|
|
|
|
|
|
{"crnot", XL(19,33), XL_MASK, PPCCOM, PPCVLE, {BT, BA, BBA}},
|
|
|
|
|
{"crnor", XL(19,33), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
|
|
|
|
|
{"rfmci", X(19,38), 0xffffffff, PPCRFMCI|PPCA2|PPC476, PPCVLE, {0}},
|
|
|
|
|
|
|
|
|
|
{"rfdi", XL(19,39), 0xffffffff, E500MC, PPCVLE, {0}},
|
|
|
|
|
{"rfi", XL(19,50), 0xffffffff, COM, PPCVLE, {0}},
|
|
|
|
|
{"rfci", XL(19,51), 0xffffffff, PPC403|BOOKE|PPCE300|PPCA2|PPC476, PPCVLE, {0}},
|
|
|
|
|
|
|
|
|
|
{"rfscv", XL(19,82), 0xffffffff, POWER9, PPCVLE, {0}},
|
|
|
|
|
{"rfsvc", XL(19,82), 0xffffffff, POWER, PPCVLE, {0}},
|
|
|
|
|
|
|
|
|
|
{"rfgi", XL(19,102), 0xffffffff, E500MC|PPCA2, PPCVLE, {0}},
|
|
|
|
|
|
|
|
|
|
{"crandc", XL(19,129), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
|
|
|
|
|
|
|
|
|
|
{"rfebb", XL(19,146), XLS_MASK, POWER8, PPCVLE, {SXL}},
|
|
|
|
|
|
|
|
|
|
{"isync", XL(19,150), 0xffffffff, PPCCOM, PPCVLE, {0}},
|
|
|
|
|
{"ics", XL(19,150), 0xffffffff, PWRCOM, PPCVLE, {0}},
|
|
|
|
|
|
|
|
|
|
{"crclr", XL(19,193), XL_MASK, PPCCOM, PPCVLE, {BT, BAT, BBA}},
|
|
|
|
|
{"crxor", XL(19,193), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
|
|
|
|
|
|
|
|
|
|
{"dnh", X(19,198), X_MASK, E500MC, PPCVLE, {DUI, DUIS}},
|
|
|
|
|
|
|
|
|
|
{"crnand", XL(19,225), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
|
|
|
|
|
|
|
|
|
|
{"crand", XL(19,257), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
|
|
|
|
|
|
|
|
|
|
{"hrfid", XL(19,274), 0xffffffff, POWER5|CELL, PPC476|PPCVLE, {0}},
|
|
|
|
|
|
|
|
|
|
{"crset", XL(19,289), XL_MASK, PPCCOM, PPCVLE, {BT, BAT, BBA}},
|
|
|
|
|
{"creqv", XL(19,289), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
|
|
|
|
|
|
|
|
|
|
{"urfid", XL(19,306), 0xffffffff, POWER9, PPCVLE, {0}},
|
|
|
|
|
{"stop", XL(19,370), 0xffffffff, POWER9, PPCVLE, {0}},
|
|
|
|
|
|
|
|
|
|
{"doze", XL(19,402), 0xffffffff, POWER6, POWER9|PPCVLE, {0}},
|
|
|
|
|
|
|
|
|
|
{"crorc", XL(19,417), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
|
|
|
|
|
|
|
|
|
|
{"nap", XL(19,434), 0xffffffff, POWER6, POWER9|PPCVLE, {0}},
|
|
|
|
|
|
|
|
|
|
{"crmove", XL(19,449), XL_MASK, PPCCOM, PPCVLE, {BT, BA, BBA}},
|
|
|
|
|
{"cror", XL(19,449), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
|
|
|
|
|
|
|
|
|
|
{"sleep", XL(19,466), 0xffffffff, POWER6, POWER9|PPCVLE, {0}},
|
|
|
|
|
{"rvwinkle", XL(19,498), 0xffffffff, POWER6, POWER9|PPCVLE, {0}},
|
|
|
|
|
|
|
|
|
|
{"bctr", XLO(19,BOU,528,0), XLBOBIBB_MASK, COM, PPCVLE, {0}},
|
|
|
|
|
{"bctrl", XLO(19,BOU,528,1), XLBOBIBB_MASK, COM, PPCVLE, {0}},
|
|
|
|
|
|
|
|
|
|
{"bgectr", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bgectr-", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnlctr", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnlctr-", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bgectrl", XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bgectrl-",XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnlctrl", XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnlctrl-",XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"blectr", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"blectr-", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bngctr", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bngctr-", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"blectrl", XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"blectrl-",XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bngctrl", XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bngctrl-",XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnectr", XLOCB(19,BOF,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnectr-", XLOCB(19,BOF,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnectrl", XLOCB(19,BOF,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnectrl-",XLOCB(19,BOF,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnsctr", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnsctr-", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnuctr", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnuctr-", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnsctrl", XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnsctrl-",XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnuctrl", XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bnuctrl-",XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bgectr+", XLOCB(19,BOFP,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnlctr+", XLOCB(19,BOFP,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bgectrl+",XLOCB(19,BOFP,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnlctrl+",XLOCB(19,BOFP,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"blectr+", XLOCB(19,BOFP,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bngctr+", XLOCB(19,BOFP,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"blectrl+",XLOCB(19,BOFP,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bngctrl+",XLOCB(19,BOFP,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnectr+", XLOCB(19,BOFP,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnectrl+",XLOCB(19,BOFP,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnsctr+", XLOCB(19,BOFP,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnuctr+", XLOCB(19,BOFP,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnsctrl+",XLOCB(19,BOFP,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bnuctrl+",XLOCB(19,BOFP,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bgectr-", XLOCB(19,BOFM4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnlctr-", XLOCB(19,BOFM4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bgectrl-",XLOCB(19,BOFM4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnlctrl-",XLOCB(19,BOFM4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"blectr-", XLOCB(19,BOFM4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bngctr-", XLOCB(19,BOFM4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"blectrl-",XLOCB(19,BOFM4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bngctrl-",XLOCB(19,BOFM4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnectr-", XLOCB(19,BOFM4,CBEQ,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnectrl-",XLOCB(19,BOFM4,CBEQ,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnsctr-", XLOCB(19,BOFM4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnuctr-", XLOCB(19,BOFM4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnsctrl-",XLOCB(19,BOFM4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnuctrl-",XLOCB(19,BOFM4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bgectr+", XLOCB(19,BOFP4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnlctr+", XLOCB(19,BOFP4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bgectrl+",XLOCB(19,BOFP4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnlctrl+",XLOCB(19,BOFP4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"blectr+", XLOCB(19,BOFP4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bngctr+", XLOCB(19,BOFP4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"blectrl+",XLOCB(19,BOFP4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bngctrl+",XLOCB(19,BOFP4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnectr+", XLOCB(19,BOFP4,CBEQ,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnectrl+",XLOCB(19,BOFP4,CBEQ,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnsctr+", XLOCB(19,BOFP4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnuctr+", XLOCB(19,BOFP4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnsctrl+",XLOCB(19,BOFP4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bnuctrl+",XLOCB(19,BOFP4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bltctr", XLOCB(19,BOT,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bltctr-", XLOCB(19,BOT,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bltctrl", XLOCB(19,BOT,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bltctrl-",XLOCB(19,BOT,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bgtctr", XLOCB(19,BOT,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bgtctr-", XLOCB(19,BOT,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bgtctrl", XLOCB(19,BOT,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bgtctrl-",XLOCB(19,BOT,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"beqctr", XLOCB(19,BOT,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"beqctr-", XLOCB(19,BOT,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"beqctrl", XLOCB(19,BOT,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"beqctrl-",XLOCB(19,BOT,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bsoctr", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bsoctr-", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bunctr", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bunctr-", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bsoctrl", XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bsoctrl-",XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bunctrl", XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
|
|
|
|
|
{"bunctrl-",XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bltctr+", XLOCB(19,BOTP,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bltctrl+",XLOCB(19,BOTP,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bgtctr+", XLOCB(19,BOTP,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bgtctrl+",XLOCB(19,BOTP,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"beqctr+", XLOCB(19,BOTP,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"beqctrl+",XLOCB(19,BOTP,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bsoctr+", XLOCB(19,BOTP,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bunctr+", XLOCB(19,BOTP,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bsoctrl+",XLOCB(19,BOTP,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bunctrl+",XLOCB(19,BOTP,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
|
|
|
|
|
{"bltctr-", XLOCB(19,BOTM4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bltctrl-",XLOCB(19,BOTM4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bgtctr-", XLOCB(19,BOTM4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bgtctrl-",XLOCB(19,BOTM4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"beqctr-", XLOCB(19,BOTM4,CBEQ,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"beqctrl-",XLOCB(19,BOTM4,CBEQ,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bsoctr-", XLOCB(19,BOTM4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bunctr-", XLOCB(19,BOTM4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bsoctrl-",XLOCB(19,BOTM4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bunctrl-",XLOCB(19,BOTM4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bltctr+", XLOCB(19,BOTP4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bltctrl+",XLOCB(19,BOTP4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bgtctr+", XLOCB(19,BOTP4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bgtctrl+",XLOCB(19,BOTP4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"beqctr+", XLOCB(19,BOTP4,CBEQ,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"beqctrl+",XLOCB(19,BOTP4,CBEQ,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bsoctr+", XLOCB(19,BOTP4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bunctr+", XLOCB(19,BOTP4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bsoctrl+",XLOCB(19,BOTP4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
{"bunctrl+",XLOCB(19,BOTP4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
|
|
|
|
|
|
|
|
|
|
{"bfctr", XLO(19,BOF,528,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
|
|
|
|
|
{"bfctr-", XLO(19,BOF,528,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bfctrl", XLO(19,BOF,528,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
|
|
|
|
|
{"bfctrl-", XLO(19,BOF,528,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bfctr+", XLO(19,BOFP,528,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bfctrl+", XLO(19,BOFP,528,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"bfctr-", XLO(19,BOFM4,528,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
|
|
|
|
|
{"bfctrl-", XLO(19,BOFM4,528,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
|
|
|
|
|
{"bfctr+", XLO(19,BOFP4,528,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
|
|
|
|
|
{"bfctrl+", XLO(19,BOFP4,528,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
|
|
|
|
|
{"btctr", XLO(19,BOT,528,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
|
|
|
|
|
{"btctr-", XLO(19,BOT,528,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"btctrl", XLO(19,BOT,528,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
|
|
|
|
|
{"btctrl-", XLO(19,BOT,528,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"btctr+", XLO(19,BOTP,528,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"btctrl+", XLO(19,BOTP,528,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
|
|
|
|
|
{"btctr-", XLO(19,BOTM4,528,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
|
|
|
|
|
{"btctrl-", XLO(19,BOTM4,528,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
|
|
|
|
|
{"btctr+", XLO(19,BOTP4,528,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
|
|
|
|
|
{"btctrl+", XLO(19,BOTP4,528,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
|
|
|
|
|
|
|
|
|
|
{"bcctr-", XLYLK(19,528,0,0), XLYBB_MASK, PPCCOM, PPCVLE, {BOE, BI}},
|
|
|
|
|
{"bcctrl-", XLYLK(19,528,0,1), XLYBB_MASK, PPCCOM, PPCVLE, {BOE, BI}},
|
|
|
|
|
{"bcctr+", XLYLK(19,528,1,0), XLYBB_MASK, PPCCOM, PPCVLE, {BOE, BI}},
|
|
|
|
|
{"bcctrl+", XLYLK(19,528,1,1), XLYBB_MASK, PPCCOM, PPCVLE, {BOE, BI}},
|
|
|
|
|
{"bcctr", XLLK(19,528,0), XLBH_MASK, PPCCOM, PPCVLE, {BO, BI, BH}},
|
|
|
|
|
{"bcc", XLLK(19,528,0), XLBB_MASK, PWRCOM, PPCVLE, {BO, BI}},
|
|
|
|
|
{"bcctrl", XLLK(19,528,1), XLBH_MASK, PPCCOM, PPCVLE, {BO, BI, BH}},
|
|
|
|
|
{"bccl", XLLK(19,528,1), XLBB_MASK, PWRCOM, PPCVLE, {BO, BI}},
|
|
|
|
|
|
|
|
|
|
{"bctar-", XLYLK(19,560,0,0), XLYBB_MASK, POWER8, PPCVLE, {BOE, BI}},
|
|
|
|
|
{"bctarl-", XLYLK(19,560,0,1), XLYBB_MASK, POWER8, PPCVLE, {BOE, BI}},
|
|
|
|
|
{"bctar+", XLYLK(19,560,1,0), XLYBB_MASK, POWER8, PPCVLE, {BOE, BI}},
|
|
|
|
|
{"bctarl+", XLYLK(19,560,1,1), XLYBB_MASK, POWER8, PPCVLE, {BOE, BI}},
|
|
|
|
|
{"bctar", XLLK(19,560,0), XLBH_MASK, POWER8, PPCVLE, {BO, BI, BH}},
|
|
|
|
|
{"bctarl", XLLK(19,560,1), XLBH_MASK, POWER8, PPCVLE, {BO, BI, BH}},
|
|
|
|
|
|
|
|
|
|
{"rlwimi", M(20,0), M_MASK, PPCCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
|
|
|
|
|
{"rlimi", M(20,0), M_MASK, PWRCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
|
|
|
|
|
|
|
|
|
|
{"rlwimi.", M(20,1), M_MASK, PPCCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
|
|
|
|
|
{"rlimi.", M(20,1), M_MASK, PWRCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
|
|
|
|
|
|
|
|
|
|
{"rotlwi", MME(21,31,0), MMBME_MASK, PPCCOM, PPCVLE, {RA, RS, SH}},
|
|
|
|
|
{"clrlwi", MME(21,31,0), MSHME_MASK, PPCCOM, PPCVLE, {RA, RS, MB}},
|
|
|
|
|
{"rlwinm", M(21,0), M_MASK, PPCCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
|
|
|
|
|
{"rlinm", M(21,0), M_MASK, PWRCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
|
|
|
|
|
{"rotlwi.", MME(21,31,1), MMBME_MASK, PPCCOM, PPCVLE, {RA, RS, SH}},
|
|
|
|
|
{"clrlwi.", MME(21,31,1), MSHME_MASK, PPCCOM, PPCVLE, {RA, RS, MB}},
|
|
|
|
|
{"rlwinm.", M(21,1), M_MASK, PPCCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
|
|
|
|
|
{"rlinm.", M(21,1), M_MASK, PWRCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
|
|
|
|
|
|
|
|
|
|
{"rlmi", M(22,0), M_MASK, M601, PPCVLE, {RA, RS, RB, MBE, ME}},
|
|
|
|
|
{"rlmi.", M(22,1), M_MASK, M601, PPCVLE, {RA, RS, RB, MBE, ME}},
|
|
|
|
|
|
|
|
|
|
{"rotlw", MME(23,31,0), MMBME_MASK, PPCCOM, PPCVLE, {RA, RS, RB}},
|
|
|
|
|
{"rlwnm", M(23,0), M_MASK, PPCCOM, PPCVLE, {RA, RS, RB, MBE, ME}},
|
|
|
|
|
{"rlnm", M(23,0), M_MASK, PWRCOM, PPCVLE, {RA, RS, RB, MBE, ME}},
|
|
|
|
|
{"rotlw.", MME(23,31,1), MMBME_MASK, PPCCOM, PPCVLE, {RA, RS, RB}},
|
|
|
|
|
{"rlwnm.", M(23,1), M_MASK, PPCCOM, PPCVLE, {RA, RS, RB, MBE, ME}},
|
|
|
|
|
{"rlnm.", M(23,1), M_MASK, PWRCOM, PPCVLE, {RA, RS, RB, MBE, ME}},
|
|
|
|
|
|
|
|
|
|
{"nop", OP(24), 0xffffffff, PPCCOM, PPCVLE, {0}},
|
|
|
|
|
{"ori", OP(24), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
|
|
|
|
|
{"oril", OP(24), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
|
|
|
|
|
|
|
|
|
|
{"oris", OP(25), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
|
|
|
|
|
{"oriu", OP(25), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
|
|
|
|
|
|
|
|
|
|
{"xnop", OP(26), 0xffffffff, PPCCOM, PPCVLE, {0}},
|
|
|
|
|
{"xori", OP(26), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
|
|
|
|
|
{"xoril", OP(26), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
|
|
|
|
|
|
|
|
|
|
{"xoris", OP(27), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
|
|
|
|
|
{"xoriu", OP(27), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
|
|
|
|
|
|
|
|
|
|
{"andi.", OP(28), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
|
|
|
|
|
{"andil.", OP(28), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
|
|
|
|
|
|
|
|
|
|
{"andis.", OP(29), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
|
|
|
|
|
{"andiu.", OP(29), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
|
|
|
|
|
|
|
|
|
|
{"rotldi", MD(30,0,0), MDMB_MASK, PPC64, PPCVLE, {RA, RS, SH6}},
|
|
|
|
|
{"clrldi", MD(30,0,0), MDSH_MASK, PPC64, PPCVLE, {RA, RS, MB6}},
|
|
|
|
|
{"rldicl", MD(30,0,0), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
|
|
|
|
|
{"rotldi.", MD(30,0,1), MDMB_MASK, PPC64, PPCVLE, {RA, RS, SH6}},
|
|
|
|
|
{"clrldi.", MD(30,0,1), MDSH_MASK, PPC64, PPCVLE, {RA, RS, MB6}},
|
|
|
|
|
{"rldicl.", MD(30,0,1), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
|
|
|
|
|
|
|
|
|
|
{"rldicr", MD(30,1,0), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, ME6}},
|
|
|
|
|
{"rldicr.", MD(30,1,1), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, ME6}},
|
|
|
|
|
|
|
|
|
|
{"rldic", MD(30,2,0), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
|
|
|
|
|
{"rldic.", MD(30,2,1), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
|
|
|
|
|
|
|
|
|
|
{"rldimi", MD(30,3,0), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
|
|
|
|
|
{"rldimi.", MD(30,3,1), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
|
|
|
|
|
|
|
|
|
|
{"rotld", MDS(30,8,0), MDSMB_MASK, PPC64, PPCVLE, {RA, RS, RB}},
|
|
|
|
|
{"rldcl", MDS(30,8,0), MDS_MASK, PPC64, PPCVLE, {RA, RS, RB, MB6}},
|
|
|
|
|
{"rotld.", MDS(30,8,1), MDSMB_MASK, PPC64, PPCVLE, {RA, RS, RB}},
|
|
|
|
|
{"rldcl.", MDS(30,8,1), MDS_MASK, PPC64, PPCVLE, {RA, RS, RB, MB6}},
|
|
|
|
|
|
|
|
|
|
{"rldcr", MDS(30,9,0), MDS_MASK, PPC64, PPCVLE, {RA, RS, RB, ME6}},
|
|
|
|
|
{"rldcr.", MDS(30,9,1), MDS_MASK, PPC64, PPCVLE, {RA, RS, RB, ME6}},
|
|
|
|
|
|
|
|
|
|
{"cmpw", XOPL(31,0,0), XCMPL_MASK, PPCCOM, 0, {OBF, RA, RB}},
|
|
|
|
|
{"cmpd", XOPL(31,0,1), XCMPL_MASK, PPC64, 0, {OBF, RA, RB}},
|
|
|
|
|
{"cmp", X(31,0), XCMP_MASK, PPC, 0, {BF, L32OPT, RA, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{"cmp", X(31,0), XCMPL_MASK, PWRCOM, PPC, {BF, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"twlgt", XTO(31,4,TOLGT), XTO_MASK, PPCCOM, 0, {RA, RB}},
|
|
|
|
|
{"tlgt", XTO(31,4,TOLGT), XTO_MASK, PWRCOM, 0, {RA, RB}},
|
|
|
|
|
{"twllt", XTO(31,4,TOLLT), XTO_MASK, PPCCOM, 0, {RA, RB}},
|
|
|
|
|
{"tllt", XTO(31,4,TOLLT), XTO_MASK, PWRCOM, 0, {RA, RB}},
|
|
|
|
|
{"tweq", XTO(31,4,TOEQ), XTO_MASK, PPCCOM, 0, {RA, RB}},
|
|
|
|
|
{"teq", XTO(31,4,TOEQ), XTO_MASK, PWRCOM, 0, {RA, RB}},
|
|
|
|
|
{"twlge", XTO(31,4,TOLGE), XTO_MASK, PPCCOM, 0, {RA, RB}},
|
|
|
|
|
{"tlge", XTO(31,4,TOLGE), XTO_MASK, PWRCOM, 0, {RA, RB}},
|
|
|
|
|
{"twlnl", XTO(31,4,TOLNL), XTO_MASK, PPCCOM, 0, {RA, RB}},
|
|
|
|
|
{"tlnl", XTO(31,4,TOLNL), XTO_MASK, PWRCOM, 0, {RA, RB}},
|
|
|
|
|
{"twlle", XTO(31,4,TOLLE), XTO_MASK, PPCCOM, 0, {RA, RB}},
|
|
|
|
|
{"tlle", XTO(31,4,TOLLE), XTO_MASK, PWRCOM, 0, {RA, RB}},
|
|
|
|
|
{"twlng", XTO(31,4,TOLNG), XTO_MASK, PPCCOM, 0, {RA, RB}},
|
|
|
|
|
{"tlng", XTO(31,4,TOLNG), XTO_MASK, PWRCOM, 0, {RA, RB}},
|
|
|
|
|
{"twgt", XTO(31,4,TOGT), XTO_MASK, PPCCOM, 0, {RA, RB}},
|
|
|
|
|
{"tgt", XTO(31,4,TOGT), XTO_MASK, PWRCOM, 0, {RA, RB}},
|
|
|
|
|
{"twge", XTO(31,4,TOGE), XTO_MASK, PPCCOM, 0, {RA, RB}},
|
|
|
|
|
{"tge", XTO(31,4,TOGE), XTO_MASK, PWRCOM, 0, {RA, RB}},
|
|
|
|
|
{"twnl", XTO(31,4,TONL), XTO_MASK, PPCCOM, 0, {RA, RB}},
|
|
|
|
|
{"tnl", XTO(31,4,TONL), XTO_MASK, PWRCOM, 0, {RA, RB}},
|
|
|
|
|
{"twlt", XTO(31,4,TOLT), XTO_MASK, PPCCOM, 0, {RA, RB}},
|
|
|
|
|
{"tlt", XTO(31,4,TOLT), XTO_MASK, PWRCOM, 0, {RA, RB}},
|
|
|
|
|
{"twle", XTO(31,4,TOLE), XTO_MASK, PPCCOM, 0, {RA, RB}},
|
|
|
|
|
{"tle", XTO(31,4,TOLE), XTO_MASK, PWRCOM, 0, {RA, RB}},
|
|
|
|
|
{"twng", XTO(31,4,TONG), XTO_MASK, PPCCOM, 0, {RA, RB}},
|
|
|
|
|
{"tng", XTO(31,4,TONG), XTO_MASK, PWRCOM, 0, {RA, RB}},
|
|
|
|
|
{"twne", XTO(31,4,TONE), XTO_MASK, PPCCOM, 0, {RA, RB}},
|
|
|
|
|
{"tne", XTO(31,4,TONE), XTO_MASK, PWRCOM, 0, {RA, RB}},
|
|
|
|
|
{"trap", XTO(31,4,TOU), 0xffffffff, PPCCOM, 0, {0}},
|
|
|
|
|
{"twu", XTO(31,4,TOU), XTO_MASK, PPCCOM, 0, {RA, RB}},
|
|
|
|
|
{"tu", XTO(31,4,TOU), XTO_MASK, PWRCOM, 0, {RA, RB}},
|
|
|
|
|
{"tw", X(31,4), X_MASK, PPCCOM, 0, {TO, RA, RB}},
|
|
|
|
|
{"t", X(31,4), X_MASK, PWRCOM, 0, {TO, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"lvsl", X(31,6), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
|
|
|
|
|
{"lvebx", X(31,7), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
|
|
|
|
|
{"lbfcmx", APU(31,7,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"subfc", XO(31,8,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"sf", XO(31,8,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"subc", XO(31,8,0,0), XO_MASK, PPCCOM, 0, {RT, RB, RA}},
|
|
|
|
|
{"subfc.", XO(31,8,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"sf.", XO(31,8,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"subc.", XO(31,8,0,1), XO_MASK, PPCCOM, 0, {RT, RB, RA}},
|
|
|
|
|
|
|
|
|
|
{"mulhdu", XO(31,9,0,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
|
|
|
|
|
{"mulhdu.", XO(31,9,0,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"addc", XO(31,10,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"a", XO(31,10,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"addc.", XO(31,10,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"a.", XO(31,10,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"mulhwu", XO(31,11,0,0), XO_MASK, PPC, 0, {RT, RA, RB}},
|
|
|
|
|
{"mulhwu.", XO(31,11,0,1), XO_MASK, PPC, 0, {RT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"lxsiwzx", X(31,12), XX1_MASK, PPCVSX2, 0, {XT6, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"isellt", X(31,15), X_MASK, PPCISEL, 0, {RT, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"tlbilxlpid", XTO(31,18,0), XTO_MASK, E500MC|PPCA2, 0, {0}},
|
|
|
|
|
{"tlbilxpid", XTO(31,18,1), XTO_MASK, E500MC|PPCA2, 0, {0}},
|
|
|
|
|
{"tlbilxva", XTO(31,18,3), XTO_MASK, E500MC|PPCA2, 0, {RA0, RB}},
|
|
|
|
|
{"tlbilx", X(31,18), X_MASK, E500MC|PPCA2, 0, {T, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"mfcr", XFXM(31,19,0,0), XFXFXM_MASK, COM, 0, {RT, FXM4}},
|
|
|
|
|
{"mfocrf", XFXM(31,19,0,1), XFXFXM_MASK, COM, 0, {RT, FXM}},
|
|
|
|
|
|
|
|
|
|
{"lwarx", X(31,20), XEH_MASK, PPC, 0, {RT, RA0, RB, EH}},
|
|
|
|
|
|
|
|
|
|
{"ldx", X(31,21), X_MASK, PPC64, 0, {RT, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"icbt", X(31,22), X_MASK, BOOKE|PPCE300|PPCA2|PPC476, 0, {CT, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"lwzx", X(31,23), X_MASK, PPCCOM, 0, {RT, RA0, RB}},
|
|
|
|
|
{"lx", X(31,23), X_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"slw", XRC(31,24,0), X_MASK, PPCCOM, 0, {RA, RS, RB}},
|
|
|
|
|
{"sl", XRC(31,24,0), X_MASK, PWRCOM, 0, {RA, RS, RB}},
|
|
|
|
|
{"slw.", XRC(31,24,1), X_MASK, PPCCOM, 0, {RA, RS, RB}},
|
|
|
|
|
{"sl.", XRC(31,24,1), X_MASK, PWRCOM, 0, {RA, RS, RB}},
|
|
|
|
|
|
|
|
|
|
{"cntlzw", XRC(31,26,0), XRB_MASK, PPCCOM, 0, {RA, RS}},
|
|
|
|
|
{"cntlz", XRC(31,26,0), XRB_MASK, PWRCOM, 0, {RA, RS}},
|
|
|
|
|
{"cntlzw.", XRC(31,26,1), XRB_MASK, PPCCOM, 0, {RA, RS}},
|
|
|
|
|
{"cntlz.", XRC(31,26,1), XRB_MASK, PWRCOM, 0, {RA, RS}},
|
|
|
|
|
|
|
|
|
|
{"sld", XRC(31,27,0), X_MASK, PPC64, 0, {RA, RS, RB}},
|
|
|
|
|
{"sld.", XRC(31,27,1), X_MASK, PPC64, 0, {RA, RS, RB}},
|
|
|
|
|
|
|
|
|
|
{"and", XRC(31,28,0), X_MASK, COM, 0, {RA, RS, RB}},
|
|
|
|
|
{"and.", XRC(31,28,1), X_MASK, COM, 0, {RA, RS, RB}},
|
|
|
|
|
|
|
|
|
|
{"maskg", XRC(31,29,0), X_MASK, M601, PPCA2, {RA, RS, RB}},
|
|
|
|
|
{"maskg.", XRC(31,29,1), X_MASK, M601, PPCA2, {RA, RS, RB}},
|
|
|
|
|
|
|
|
|
|
{"ldepx", X(31,29), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"waitasec", X(31,30), XRTRARB_MASK, POWER8, POWER9, {0}},
|
|
|
|
|
{"wait", X(31,30), XWC_MASK, POWER9, 0, {WC}},
|
|
|
|
|
|
|
|
|
|
{"lwepx", X(31,31), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"cmplw", XOPL(31,32,0), XCMPL_MASK, PPCCOM, 0, {OBF, RA, RB}},
|
|
|
|
|
{"cmpld", XOPL(31,32,1), XCMPL_MASK, PPC64, 0, {OBF, RA, RB}},
|
|
|
|
|
{"cmpl", X(31,32), XCMP_MASK, PPC, 0, {BF, L32OPT, RA, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{"cmpl", X(31,32), XCMPL_MASK, PWRCOM, PPC, {BF, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lvsr", X(31,38), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
|
|
|
|
|
{"lvehx", X(31,39), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
|
|
|
|
|
{"lhfcmx", APU(31,39,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"mviwsplt", X(31,46), X_MASK, PPCVEC2, 0, {VD, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"iselgt", X(31,47), X_MASK, PPCISEL, 0, {RT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lvewx", X(31,71), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"addg6s", XO(31,74,0,0), XO_MASK, POWER6, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lxsiwax", X(31,76), XX1_MASK, PPCVSX2, 0, {XT6, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"iseleq", X(31,79), X_MASK, PPCISEL, 0, {RT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"isel", XISEL(31,15), XISEL_MASK, PPCISEL|TITAN, 0, {RT, RA0, RB, CRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"subf", XO(31,40,0,0), XO_MASK, PPC, 0, {RT, RA, RB}},
|
|
|
|
|
{"sub", XO(31,40,0,0), XO_MASK, PPC, 0, {RT, RB, RA}},
|
|
|
|
|
{"subf.", XO(31,40,0,1), XO_MASK, PPC, 0, {RT, RA, RB}},
|
|
|
|
|
{"sub.", XO(31,40,0,1), XO_MASK, PPC, 0, {RT, RB, RA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mfvsrd", X(31,51), XX1RB_MASK, PPCVSX2, 0, {RA, XS6}},
|
|
|
|
|
{"mffprd", X(31,51), XX1RB_MASK|1, PPCVSX2, 0, {RA, FRS}},
|
|
|
|
|
{"mfvrd", X(31,51)|1, XX1RB_MASK|1, PPCVSX2, 0, {RA, VS}},
|
|
|
|
|
{"eratilx", X(31,51), X_MASK, PPCA2, 0, {ERAT_T, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lbarx", X(31,52), XEH_MASK, POWER8|E6500, 0, {RT, RA0, RB, EH}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"ldux", X(31,53), X_MASK, PPC64, 0, {RT, RAL, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcbst", X(31,54), XRT_MASK, PPC, 0, {RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lwzux", X(31,55), X_MASK, PPCCOM, 0, {RT, RAL, RB}},
|
|
|
|
|
{"lux", X(31,55), X_MASK, PWRCOM, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"cntlzd", XRC(31,58,0), XRB_MASK, PPC64, 0, {RA, RS}},
|
|
|
|
|
{"cntlzd.", XRC(31,58,1), XRB_MASK, PPC64, 0, {RA, RS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"andc", XRC(31,60,0), X_MASK, COM, 0, {RA, RS, RB}},
|
|
|
|
|
{"andc.", XRC(31,60,1), X_MASK, COM, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"waitrsv", X(31,62)|(1<<21), 0xffffffff, E500MC|PPCA2, 0, {0}},
|
|
|
|
|
{"waitimpl", X(31,62)|(2<<21), 0xffffffff, E500MC|PPCA2, 0, {0}},
|
|
|
|
|
{"wait", X(31,62), XWC_MASK, E500MC|PPCA2, 0, {WC}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcbstep", XRT(31,63,0), XRT_MASK, E500MC|PPCA2, 0, {RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tdlgt", XTO(31,68,TOLGT), XTO_MASK, PPC64, 0, {RA, RB}},
|
|
|
|
|
{"tdllt", XTO(31,68,TOLLT), XTO_MASK, PPC64, 0, {RA, RB}},
|
|
|
|
|
{"tdeq", XTO(31,68,TOEQ), XTO_MASK, PPC64, 0, {RA, RB}},
|
|
|
|
|
{"tdlge", XTO(31,68,TOLGE), XTO_MASK, PPC64, 0, {RA, RB}},
|
|
|
|
|
{"tdlnl", XTO(31,68,TOLNL), XTO_MASK, PPC64, 0, {RA, RB}},
|
|
|
|
|
{"tdlle", XTO(31,68,TOLLE), XTO_MASK, PPC64, 0, {RA, RB}},
|
|
|
|
|
{"tdlng", XTO(31,68,TOLNG), XTO_MASK, PPC64, 0, {RA, RB}},
|
|
|
|
|
{"tdgt", XTO(31,68,TOGT), XTO_MASK, PPC64, 0, {RA, RB}},
|
|
|
|
|
{"tdge", XTO(31,68,TOGE), XTO_MASK, PPC64, 0, {RA, RB}},
|
|
|
|
|
{"tdnl", XTO(31,68,TONL), XTO_MASK, PPC64, 0, {RA, RB}},
|
|
|
|
|
{"tdlt", XTO(31,68,TOLT), XTO_MASK, PPC64, 0, {RA, RB}},
|
|
|
|
|
{"tdle", XTO(31,68,TOLE), XTO_MASK, PPC64, 0, {RA, RB}},
|
|
|
|
|
{"tdng", XTO(31,68,TONG), XTO_MASK, PPC64, 0, {RA, RB}},
|
|
|
|
|
{"tdne", XTO(31,68,TONE), XTO_MASK, PPC64, 0, {RA, RB}},
|
|
|
|
|
{"tdu", XTO(31,68,TOU), XTO_MASK, PPC64, 0, {RA, RB}},
|
|
|
|
|
{"td", X(31,68), X_MASK, PPC64, 0, {TO, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lwfcmx", APU(31,71,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
|
|
|
|
{"mulhd", XO(31,73,0,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
|
|
|
|
|
{"mulhd.", XO(31,73,0,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mulhw", XO(31,75,0,0), XO_MASK, PPC, 0, {RT, RA, RB}},
|
|
|
|
|
{"mulhw.", XO(31,75,0,1), XO_MASK, PPC, 0, {RT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"dlmzb", XRC(31,78,0), X_MASK, PPC403|PPC440|TITAN, 0, {RA, RS, RB}},
|
|
|
|
|
{"dlmzb.", XRC(31,78,1), X_MASK, PPC403|PPC440|TITAN, 0, {RA, RS, RB}},
|
|
|
|
|
|
|
|
|
|
{"mtsrd", X(31,82), XRB_MASK|(1<<20), PPC64, 0, {SR, RS}},
|
|
|
|
|
|
|
|
|
|
{"mfmsr", X(31,83), XRARB_MASK, COM, 0, {RT}},
|
|
|
|
|
|
|
|
|
|
{"ldarx", X(31,84), XEH_MASK, PPC64, 0, {RT, RA0, RB, EH}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{"dcbfl", XOPL(31,86,1), XRT_MASK, POWER5, PPC476, {RA0, RB}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcbf", X(31,86), XLRT_MASK, PPC, 0, {RA0, RB, L2OPT}},
|
|
|
|
|
|
|
|
|
|
{"lbzx", X(31,87), X_MASK, COM, 0, {RT, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"lbepx", X(31,95), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"dni", XRC(31,97,1), XRB_MASK, E6500, 0, {DUI, DCTL}},
|
|
|
|
|
|
|
|
|
|
{"lvx", X(31,103), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
|
|
|
|
|
{"lqfcmx", APU(31,103,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"neg", XO(31,104,0,0), XORB_MASK, COM, 0, {RT, RA}},
|
|
|
|
|
{"neg.", XO(31,104,0,1), XORB_MASK, COM, 0, {RT, RA}},
|
|
|
|
|
|
|
|
|
|
{"mul", XO(31,107,0,0), XO_MASK, M601, 0, {RT, RA, RB}},
|
|
|
|
|
{"mul.", XO(31,107,0,1), XO_MASK, M601, 0, {RT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"mvidsplt", X(31,110), X_MASK, PPCVEC2, 0, {VD, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"mtsrdin", X(31,114), XRA_MASK, PPC64, 0, {RS, RB}},
|
|
|
|
|
|
|
|
|
|
{"mffprwz", X(31,115), XX1RB_MASK|1, PPCVSX2, 0, {RA, FRS}},
|
|
|
|
|
{"mfvrwz", X(31,115)|1, XX1RB_MASK|1, PPCVSX2, 0, {RA, VS}},
|
|
|
|
|
{"mfvsrwz", X(31,115), XX1RB_MASK, PPCVSX2, 0, {RA, XS6}},
|
|
|
|
|
|
|
|
|
|
{"lharx", X(31,116), XEH_MASK, POWER8|E6500, 0, {RT, RA0, RB, EH}},
|
|
|
|
|
|
|
|
|
|
{"clf", X(31,118), XTO_MASK, POWER, 0, {RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"lbzux", X(31,119), X_MASK, COM, 0, {RT, RAL, RB}},
|
|
|
|
|
|
|
|
|
|
{"popcntb", X(31,122), XRB_MASK, POWER5, 0, {RA, RS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"not", XRC(31,124,0), X_MASK, COM, 0, {RA, RS, RBS}},
|
|
|
|
|
{"nor", XRC(31,124,0), X_MASK, COM, 0, {RA, RS, RB}},
|
|
|
|
|
{"not.", XRC(31,124,1), X_MASK, COM, 0, {RA, RS, RBS}},
|
|
|
|
|
{"nor.", XRC(31,124,1), X_MASK, COM, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcbfep", XRT(31,127,0), XRT_MASK, E500MC|PPCA2, 0, {RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"setb", X(31,128), XRB_MASK|(3<<16), POWER9, 0, {RT, BFA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"wrtee", X(31,131), XRARB_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcbtstls", X(31,134), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stvebx", X(31,135), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
|
|
|
|
|
{"stbfcmx", APU(31,135,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"subfe", XO(31,136,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"sfe", XO(31,136,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"subfe.", XO(31,136,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"sfe.", XO(31,136,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"adde", XO(31,138,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"ae", XO(31,138,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"adde.", XO(31,138,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"ae.", XO(31,138,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stxsiwx", X(31,140), XX1_MASK, PPCVSX2, 0, {XS6, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"msgsndp", XRTRA(31,142,0,0), XRTRA_MASK, POWER8, 0, {RB}},
|
|
|
|
|
{"dcbtstlse", X(31,142), X_MASK, PPCCHLK, E500MC, {CT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mtcr", XFXM(31,144,0xff,0), XRARB_MASK, COM, 0, {RS}},
|
|
|
|
|
{"mtcrf", XFXM(31,144,0,0), XFXFXM_MASK, COM, 0, {FXM, RS}},
|
|
|
|
|
{"mtocrf", XFXM(31,144,0,1), XFXFXM_MASK, COM, 0, {FXM, RS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mtmsr", X(31,146), XRLARB_MASK, COM, 0, {RS, A_L}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mtsle", X(31,147), XRTLRARB_MASK, POWER8, 0, {L}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"eratsx", XRC(31,147,0), X_MASK, PPCA2, 0, {RT, RA0, RB}},
|
|
|
|
|
{"eratsx.", XRC(31,147,1), X_MASK, PPCA2, 0, {RT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stdx", X(31,149), X_MASK, PPC64, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stwcx.", XRC(31,150,1), X_MASK, PPC, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stwx", X(31,151), X_MASK, PPCCOM, 0, {RS, RA0, RB}},
|
|
|
|
|
{"stx", X(31,151), X_MASK, PWRCOM, 0, {RS, RA, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"slq", XRC(31,152,0), X_MASK, M601, 0, {RA, RS, RB}},
|
|
|
|
|
{"slq.", XRC(31,152,1), X_MASK, M601, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sle", XRC(31,153,0), X_MASK, M601, 0, {RA, RS, RB}},
|
|
|
|
|
{"sle.", XRC(31,153,1), X_MASK, M601, 0, {RA, RS, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"prtyw", X(31,154), XRB_MASK, POWER6|PPCA2|PPC476, 0, {RA, RS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stdepx", X(31,157), X_MASK, E500MC|PPCA2, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stwepx", X(31,159), X_MASK, E500MC|PPCA2, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"wrteei", X(31,163), XE_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {E}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcbtls", X(31,166), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stvehx", X(31,167), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
|
|
|
|
|
{"sthfcmx", APU(31,167,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"addex", ZRC(31,170,0), Z2_MASK, POWER9, 0, {RT, RA, RB, CY}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"msgclrp", XRTRA(31,174,0,0), XRTRA_MASK, POWER8, 0, {RB}},
|
|
|
|
|
{"dcbtlse", X(31,174), X_MASK, PPCCHLK, E500MC, {CT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mtmsrd", X(31,178), XRLARB_MASK, PPC64, 0, {RS, A_L}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mtvsrd", X(31,179), XX1RB_MASK, PPCVSX2, 0, {XT6, RA}},
|
|
|
|
|
{"mtfprd", X(31,179), XX1RB_MASK|1, PPCVSX2, 0, {FRT, RA}},
|
|
|
|
|
{"mtvrd", X(31,179)|1, XX1RB_MASK|1, PPCVSX2, 0, {VD, RA}},
|
|
|
|
|
{"eratre", X(31,179), X_MASK, PPCA2, 0, {RT, RA, WS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stdux", X(31,181), X_MASK, PPC64, 0, {RS, RAS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stqcx.", XRC(31,182,1), X_MASK, POWER8, 0, {RSQ, RA0, RB}},
|
|
|
|
|
{"wchkall", X(31,182), X_MASK, PPCA2, 0, {OBF}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stwux", X(31,183), X_MASK, PPCCOM, 0, {RS, RAS, RB}},
|
|
|
|
|
{"stux", X(31,183), X_MASK, PWRCOM, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sliq", XRC(31,184,0), X_MASK, M601, 0, {RA, RS, SH}},
|
|
|
|
|
{"sliq.", XRC(31,184,1), X_MASK, M601, 0, {RA, RS, SH}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"prtyd", X(31,186), XRB_MASK, POWER6|PPCA2, 0, {RA, RS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"cmprb", X(31,192), XCMP_MASK, POWER9, 0, {BF, L, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"icblq.", XRC(31,198,1), X_MASK, E6500, 0, {CT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stvewx", X(31,199), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
|
|
|
|
|
{"stwfcmx", APU(31,199,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"subfze", XO(31,200,0,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
|
|
|
|
|
{"sfze", XO(31,200,0,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
|
|
|
|
|
{"subfze.", XO(31,200,0,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
|
|
|
|
|
{"sfze.", XO(31,200,0,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"addze", XO(31,202,0,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
|
|
|
|
|
{"aze", XO(31,202,0,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
|
|
|
|
|
{"addze.", XO(31,202,0,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
|
|
|
|
|
{"aze.", XO(31,202,0,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"msgsnd", XRTRA(31,206,0,0), XRTRA_MASK, E500MC|PPCA2|POWER8, 0, {RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mtsr", X(31,210), XRB_MASK|(1<<20), COM, NON32, {SR, RS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mtfprwa", X(31,211), XX1RB_MASK|1, PPCVSX2, 0, {FRT, RA}},
|
|
|
|
|
{"mtvrwa", X(31,211)|1, XX1RB_MASK|1, PPCVSX2, 0, {VD, RA}},
|
|
|
|
|
{"mtvsrwa", X(31,211), XX1RB_MASK, PPCVSX2, 0, {XT6, RA}},
|
|
|
|
|
{"eratwe", X(31,211), X_MASK, PPCA2, 0, {RS, RA, WS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"ldawx.", XRC(31,212,1), X_MASK, PPCA2, 0, {RT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stdcx.", XRC(31,214,1), X_MASK, PPC64, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stbx", X(31,215), X_MASK, COM, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sllq", XRC(31,216,0), X_MASK, M601, 0, {RA, RS, RB}},
|
|
|
|
|
{"sllq.", XRC(31,216,1), X_MASK, M601, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sleq", XRC(31,217,0), X_MASK, M601, 0, {RA, RS, RB}},
|
|
|
|
|
{"sleq.", XRC(31,217,1), X_MASK, M601, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stbepx", X(31,223), X_MASK, E500MC|PPCA2, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"cmpeqb", X(31,224), XCMPL_MASK, POWER9, 0, {BF, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"icblc", X(31,230), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stvx", X(31,231), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
|
|
|
|
|
{"stqfcmx", APU(31,231,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"subfme", XO(31,232,0,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
|
|
|
|
|
{"sfme", XO(31,232,0,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
|
|
|
|
|
{"subfme.", XO(31,232,0,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
|
|
|
|
|
{"sfme.", XO(31,232,0,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mulld", XO(31,233,0,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
|
|
|
|
|
{"mulld.", XO(31,233,0,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"addme", XO(31,234,0,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
|
|
|
|
|
{"ame", XO(31,234,0,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
|
|
|
|
|
{"addme.", XO(31,234,0,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
|
|
|
|
|
{"ame.", XO(31,234,0,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
|
|
|
|
|
|
|
|
|
|
{"mullw", XO(31,235,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"muls", XO(31,235,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"mullw.", XO(31,235,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"muls.", XO(31,235,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"icblce", X(31,238), X_MASK, PPCCHLK, E500MC|PPCA2, {CT, RA, RB}},
|
|
|
|
|
{"msgclr", XRTRA(31,238,0,0), XRTRA_MASK, E500MC|PPCA2|POWER8, 0, {RB}},
|
|
|
|
|
{"mtsrin", X(31,242), XRA_MASK, PPC, NON32, {RS, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{"mtsri", X(31,242), XRA_MASK, POWER, NON32, {RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mtfprwz", X(31,243), XX1RB_MASK|1, PPCVSX2, 0, {FRT, RA}},
|
|
|
|
|
{"mtvrwz", X(31,243)|1, XX1RB_MASK|1, PPCVSX2, 0, {VD, RA}},
|
|
|
|
|
{"mtvsrwz", X(31,243), XX1RB_MASK, PPCVSX2, 0, {XT6, RA}},
|
|
|
|
|
|
|
|
|
|
{"dcbtstt", XRT(31,246,0x10), XRT_MASK, POWER7, 0, {RA0, RB}},
|
|
|
|
|
{"dcbtst", X(31,246), X_MASK, POWER4, DCBT_EO, {RA0, RB, CT}},
|
|
|
|
|
{"dcbtst", X(31,246), X_MASK, DCBT_EO, 0, {CT, RA0, RB}},
|
|
|
|
|
{"dcbtst", X(31,246), X_MASK, PPC, POWER4|DCBT_EO, {RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"stbux", X(31,247), X_MASK, COM, 0, {RS, RAS, RB}},
|
|
|
|
|
|
|
|
|
|
{"slliq", XRC(31,248,0), X_MASK, M601, 0, {RA, RS, SH}},
|
|
|
|
|
{"slliq.", XRC(31,248,1), X_MASK, M601, 0, {RA, RS, SH}},
|
|
|
|
|
|
|
|
|
|
{"bpermd", X(31,252), X_MASK, POWER7|PPCA2, 0, {RA, RS, RB}},
|
|
|
|
|
|
|
|
|
|
{"dcbtstep", XRT(31,255,0), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"mfdcrx", X(31,259), X_MASK, BOOKE|PPCA2|PPC476, TITAN, {RS, RA}},
|
|
|
|
|
{"mfdcrx.", XRC(31,259,1), X_MASK, PPCA2, 0, {RS, RA}},
|
|
|
|
|
|
|
|
|
|
{"lvexbx", X(31,261), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"icbt", X(31,262), XRT_MASK, PPC403, 0, {RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lvepxl", X(31,263), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
|
2015-08-28 15:32:19 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"ldfcmx", APU(31,263,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
|
|
|
|
{"doz", XO(31,264,0,0), XO_MASK, M601, 0, {RT, RA, RB}},
|
|
|
|
|
{"doz.", XO(31,264,0,1), XO_MASK, M601, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"modud", X(31,265), X_MASK, POWER9, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"add", XO(31,266,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"cax", XO(31,266,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"add.", XO(31,266,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"cax.", XO(31,266,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"moduw", X(31,267), X_MASK, POWER9, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lxvx", X(31,268), XX1_MASK|1<<6, PPCVSX3, 0, {XT6, RA0, RB}},
|
|
|
|
|
{"lxvl", X(31,269), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"ehpriv", X(31,270), 0xffffffff, E500MC|PPCA2, 0, {0}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tlbiel", X(31,274), X_MASK|1<<20,POWER9, PPC476, {RB, RSO, RIC, PRS, X_R}},
|
|
|
|
|
{"tlbiel", X(31,274), XRTLRA_MASK, POWER4, POWER9|PPC476, {RB, LOPT}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mfapidi", X(31,275), X_MASK, BOOKE, E500|TITAN, {RT, RA}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lqarx", X(31,276), XEH_MASK, POWER8, 0, {RTQ, RAX, RBX, EH}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lscbx", XRC(31,277,0), X_MASK, M601, 0, {RT, RA, RB}},
|
|
|
|
|
{"lscbx.", XRC(31,277,1), X_MASK, M601, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcbtt", XRT(31,278,0x10), XRT_MASK, POWER7, 0, {RA0, RB}},
|
|
|
|
|
{"dcbt", X(31,278), X_MASK, POWER4, DCBT_EO, {RA0, RB, CT}},
|
|
|
|
|
{"dcbt", X(31,278), X_MASK, DCBT_EO, 0, {CT, RA0, RB}},
|
|
|
|
|
{"dcbt", X(31,278), X_MASK, PPC, POWER4|DCBT_EO, {RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lhzx", X(31,279), X_MASK, COM, 0, {RT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"cdtbcd", X(31,282), XRB_MASK, POWER6, 0, {RA, RS}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"eqv", XRC(31,284,0), X_MASK, COM, 0, {RA, RS, RB}},
|
|
|
|
|
{"eqv.", XRC(31,284,1), X_MASK, COM, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lhepx", X(31,287), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mfdcrux", X(31,291), X_MASK, PPC464, 0, {RS, RA}},
|
2015-08-28 15:32:19 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lvexhx", X(31,293), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
|
|
|
|
|
{"lvepx", X(31,295), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lxvll", X(31,301), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mfbhrbe", X(31,302), X_MASK, POWER8, 0, {RT, BHRBE}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tlbie", X(31,306), X_MASK|1<<20,POWER9, TITAN, {RB, RS, RIC, PRS, X_R}},
|
|
|
|
|
{"tlbie", X(31,306), XRA_MASK, POWER7, POWER9|TITAN, {RB, RS}},
|
|
|
|
|
{"tlbie", X(31,306), XRTLRA_MASK, PPC, E500|POWER7|TITAN, {RB, LOPT}},
|
|
|
|
|
{"tlbi", X(31,306), XRT_MASK, POWER, 0, {RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mfvsrld", X(31,307), XX1RB_MASK, PPCVSX3, 0, {RA, XS6}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"ldmx", X(31,309), X_MASK, POWER9, 0, {RT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"eciwx", X(31,310), X_MASK, PPC, E500|TITAN, {RT, RA0, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lhzux", X(31,311), X_MASK, COM, 0, {RT, RAL, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"cbcdtd", X(31,314), XRB_MASK, POWER6, 0, {RA, RS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"xor", XRC(31,316,0), X_MASK, COM, 0, {RA, RS, RB}},
|
|
|
|
|
{"xor.", XRC(31,316,1), X_MASK, COM, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcbtep", XRT(31,319,0), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mfexisr", XSPR(31,323, 64), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfexier", XSPR(31,323, 66), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfbr0", XSPR(31,323,128), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfbr1", XSPR(31,323,129), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfbr2", XSPR(31,323,130), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfbr3", XSPR(31,323,131), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfbr4", XSPR(31,323,132), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfbr5", XSPR(31,323,133), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfbr6", XSPR(31,323,134), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfbr7", XSPR(31,323,135), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfbear", XSPR(31,323,144), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfbesr", XSPR(31,323,145), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfiocr", XSPR(31,323,160), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmacr0", XSPR(31,323,192), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmact0", XSPR(31,323,193), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmada0", XSPR(31,323,194), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmasa0", XSPR(31,323,195), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmacc0", XSPR(31,323,196), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmacr1", XSPR(31,323,200), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmact1", XSPR(31,323,201), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmada1", XSPR(31,323,202), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmasa1", XSPR(31,323,203), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmacc1", XSPR(31,323,204), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmacr2", XSPR(31,323,208), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmact2", XSPR(31,323,209), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmada2", XSPR(31,323,210), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmasa2", XSPR(31,323,211), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmacc2", XSPR(31,323,212), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmacr3", XSPR(31,323,216), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmact3", XSPR(31,323,217), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmada3", XSPR(31,323,218), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmasa3", XSPR(31,323,219), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmacc3", XSPR(31,323,220), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdmasr", XSPR(31,323,224), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdcr", X(31,323), X_MASK, PPC403|BOOKE|PPCA2|PPC476, E500|TITAN, {RT, SPR}},
|
|
|
|
|
{"mfdcr.", XRC(31,323,1), X_MASK, PPCA2, 0, {RT, SPR}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lvexwx", X(31,325), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcread", X(31,326), X_MASK, PPC476|TITAN, 0, {RT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"div", XO(31,331,0,0), XO_MASK, M601, 0, {RT, RA, RB}},
|
|
|
|
|
{"div.", XO(31,331,0,1), XO_MASK, M601, 0, {RT, RA, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lxvdsx", X(31,332), XX1_MASK, PPCVSX, 0, {XT6, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mfpmr", X(31,334), X_MASK, PPCPMR|PPCE300, 0, {RT, PMR}},
|
|
|
|
|
{"mftmr", X(31,366), X_MASK, PPCTMR|E6500, 0, {RT, TMR}},
|
|
|
|
|
|
|
|
|
|
{"slbsync", X(31,338), 0xffffffff, POWER9, 0, {0}},
|
|
|
|
|
|
|
|
|
|
{"mfmq", XSPR(31,339, 0), XSPR_MASK, M601, 0, {RT}},
|
|
|
|
|
{"mfxer", XSPR(31,339, 1), XSPR_MASK, COM, 0, {RT}},
|
|
|
|
|
{"mfrtcu", XSPR(31,339, 4), XSPR_MASK, COM, TITAN, {RT}},
|
|
|
|
|
{"mfrtcl", XSPR(31,339, 5), XSPR_MASK, COM, TITAN, {RT}},
|
|
|
|
|
{"mfdec", XSPR(31,339, 6), XSPR_MASK, MFDEC1, 0, {RT}},
|
|
|
|
|
{"mflr", XSPR(31,339, 8), XSPR_MASK, COM, 0, {RT}},
|
|
|
|
|
{"mfctr", XSPR(31,339, 9), XSPR_MASK, COM, 0, {RT}},
|
|
|
|
|
{"mfdscr", XSPR(31,339, 17), XSPR_MASK, POWER6, 0, {RT}},
|
|
|
|
|
{"mftid", XSPR(31,339, 17), XSPR_MASK, POWER, 0, {RT}},
|
|
|
|
|
{"mfdsisr", XSPR(31,339, 18), XSPR_MASK, COM, TITAN, {RT}},
|
|
|
|
|
{"mfdar", XSPR(31,339, 19), XSPR_MASK, COM, TITAN, {RT}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{"mfdec", XSPR(31,339, 22), XSPR_MASK, MFDEC2, MFDEC1, {RT}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mfsdr0", XSPR(31,339, 24), XSPR_MASK, POWER, 0, {RT}},
|
|
|
|
|
{"mfsdr1", XSPR(31,339, 25), XSPR_MASK, COM, TITAN, {RT}},
|
|
|
|
|
{"mfsrr0", XSPR(31,339, 26), XSPR_MASK, COM, 0, {RT}},
|
|
|
|
|
{"mfsrr1", XSPR(31,339, 27), XSPR_MASK, COM, 0, {RT}},
|
|
|
|
|
{"mfcfar", XSPR(31,339, 28), XSPR_MASK, POWER6, 0, {RT}},
|
|
|
|
|
{"mfpid", XSPR(31,339, 48), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfcsrr0", XSPR(31,339, 58), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfcsrr1", XSPR(31,339, 59), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfdear", XSPR(31,339, 61), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfesr", XSPR(31,339, 62), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivpr", XSPR(31,339, 63), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfctrl", XSPR(31,339,136), XSPR_MASK, POWER4, 0, {RT}},
|
|
|
|
|
{"mfcmpa", XSPR(31,339,144), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfcmpb", XSPR(31,339,145), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfcmpc", XSPR(31,339,146), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfcmpd", XSPR(31,339,147), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mficr", XSPR(31,339,148), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfder", XSPR(31,339,149), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfcounta", XSPR(31,339,150), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfcountb", XSPR(31,339,151), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfcmpe", XSPR(31,339,152), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfcmpf", XSPR(31,339,153), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfcmpg", XSPR(31,339,154), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfcmph", XSPR(31,339,155), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mflctrl1", XSPR(31,339,156), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mflctrl2", XSPR(31,339,157), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfictrl", XSPR(31,339,158), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfbar", XSPR(31,339,159), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfvrsave", XSPR(31,339,256), XSPR_MASK, PPCVEC, 0, {RT}},
|
|
|
|
|
{"mfusprg0", XSPR(31,339,256), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfsprg", XSPR(31,339,256), XSPRG_MASK, PPC, 0, {RT, SPRG}},
|
|
|
|
|
{"mfsprg4", XSPR(31,339,260), XSPR_MASK, PPC405|BOOKE, 0, {RT}},
|
|
|
|
|
{"mfsprg5", XSPR(31,339,261), XSPR_MASK, PPC405|BOOKE, 0, {RT}},
|
|
|
|
|
{"mfsprg6", XSPR(31,339,262), XSPR_MASK, PPC405|BOOKE, 0, {RT}},
|
|
|
|
|
{"mfsprg7", XSPR(31,339,263), XSPR_MASK, PPC405|BOOKE, 0, {RT}},
|
|
|
|
|
{"mftbu", XSPR(31,339,269), XSPR_MASK, POWER4|BOOKE, 0, {RT}},
|
|
|
|
|
{"mftb", X(31,339), X_MASK, POWER4|BOOKE, 0, {RT, TBR}},
|
|
|
|
|
{"mftbl", XSPR(31,339,268), XSPR_MASK, POWER4|BOOKE, 0, {RT}},
|
|
|
|
|
{"mfsprg0", XSPR(31,339,272), XSPR_MASK, PPC, 0, {RT}},
|
|
|
|
|
{"mfsprg1", XSPR(31,339,273), XSPR_MASK, PPC, 0, {RT}},
|
|
|
|
|
{"mfsprg2", XSPR(31,339,274), XSPR_MASK, PPC, 0, {RT}},
|
|
|
|
|
{"mfsprg3", XSPR(31,339,275), XSPR_MASK, PPC, 0, {RT}},
|
|
|
|
|
{"mfasr", XSPR(31,339,280), XSPR_MASK, PPC64, 0, {RT}},
|
|
|
|
|
{"mfear", XSPR(31,339,282), XSPR_MASK, PPC, TITAN, {RT}},
|
|
|
|
|
{"mfpir", XSPR(31,339,286), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfpvr", XSPR(31,339,287), XSPR_MASK, PPC, 0, {RT}},
|
|
|
|
|
{"mfdbsr", XSPR(31,339,304), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfdbcr0", XSPR(31,339,308), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfdbcr1", XSPR(31,339,309), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfdbcr2", XSPR(31,339,310), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfiac1", XSPR(31,339,312), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfiac2", XSPR(31,339,313), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfiac3", XSPR(31,339,314), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfiac4", XSPR(31,339,315), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfdac1", XSPR(31,339,316), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfdac2", XSPR(31,339,317), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfdvc1", XSPR(31,339,318), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfdvc2", XSPR(31,339,319), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mftsr", XSPR(31,339,336), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mftcr", XSPR(31,339,340), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivor0", XSPR(31,339,400), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivor1", XSPR(31,339,401), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivor2", XSPR(31,339,402), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivor3", XSPR(31,339,403), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivor4", XSPR(31,339,404), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivor5", XSPR(31,339,405), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivor6", XSPR(31,339,406), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivor7", XSPR(31,339,407), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivor8", XSPR(31,339,408), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivor9", XSPR(31,339,409), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivor10", XSPR(31,339,410), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivor11", XSPR(31,339,411), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivor12", XSPR(31,339,412), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivor13", XSPR(31,339,413), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivor14", XSPR(31,339,414), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfivor15", XSPR(31,339,415), XSPR_MASK, BOOKE, 0, {RT}},
|
|
|
|
|
{"mfspefscr", XSPR(31,339,512), XSPR_MASK, PPCSPE, 0, {RT}},
|
|
|
|
|
{"mfbbear", XSPR(31,339,513), XSPR_MASK, PPCBRLK, 0, {RT}},
|
|
|
|
|
{"mfbbtar", XSPR(31,339,514), XSPR_MASK, PPCBRLK, 0, {RT}},
|
|
|
|
|
{"mfivor32", XSPR(31,339,528), XSPR_MASK, PPCSPE, 0, {RT}},
|
|
|
|
|
{"mfibatu", XSPR(31,339,528), XSPRBAT_MASK, PPC, TITAN, {RT, SPRBAT}},
|
|
|
|
|
{"mfivor33", XSPR(31,339,529), XSPR_MASK, PPCSPE, 0, {RT}},
|
|
|
|
|
{"mfibatl", XSPR(31,339,529), XSPRBAT_MASK, PPC, TITAN, {RT, SPRBAT}},
|
|
|
|
|
{"mfivor34", XSPR(31,339,530), XSPR_MASK, PPCSPE, 0, {RT}},
|
|
|
|
|
{"mfivor35", XSPR(31,339,531), XSPR_MASK, PPCPMR, 0, {RT}},
|
|
|
|
|
{"mfdbatu", XSPR(31,339,536), XSPRBAT_MASK, PPC, TITAN, {RT, SPRBAT}},
|
|
|
|
|
{"mfdbatl", XSPR(31,339,537), XSPRBAT_MASK, PPC, TITAN, {RT, SPRBAT}},
|
|
|
|
|
{"mfic_cst", XSPR(31,339,560), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfic_adr", XSPR(31,339,561), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfic_dat", XSPR(31,339,562), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfdc_cst", XSPR(31,339,568), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfdc_adr", XSPR(31,339,569), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfdc_dat", XSPR(31,339,570), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmcsrr0", XSPR(31,339,570), XSPR_MASK, PPCRFMCI, 0, {RT}},
|
|
|
|
|
{"mfmcsrr1", XSPR(31,339,571), XSPR_MASK, PPCRFMCI, 0, {RT}},
|
|
|
|
|
{"mfmcsr", XSPR(31,339,572), XSPR_MASK, PPCRFMCI, 0, {RT}},
|
|
|
|
|
{"mfmcar", XSPR(31,339,573), XSPR_MASK, PPCRFMCI, TITAN, {RT}},
|
|
|
|
|
{"mfdpdr", XSPR(31,339,630), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfdpir", XSPR(31,339,631), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfimmr", XSPR(31,339,638), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmi_ctr", XSPR(31,339,784), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmi_ap", XSPR(31,339,786), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmi_epn", XSPR(31,339,787), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmi_twc", XSPR(31,339,789), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmi_rpn", XSPR(31,339,790), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmd_ctr", XSPR(31,339,792), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfm_casid", XSPR(31,339,793), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmd_ap", XSPR(31,339,794), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmd_epn", XSPR(31,339,795), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmd_twb", XSPR(31,339,796), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmd_twc", XSPR(31,339,797), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmd_rpn", XSPR(31,339,798), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfm_tw", XSPR(31,339,799), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmi_dbcam", XSPR(31,339,816), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmi_dbram0", XSPR(31,339,817), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmi_dbram1", XSPR(31,339,818), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmd_dbcam", XSPR(31,339,824), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmd_dbram0", XSPR(31,339,825), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfmd_dbram1", XSPR(31,339,826), XSPR_MASK, PPC860, 0, {RT}},
|
|
|
|
|
{"mfivndx", XSPR(31,339,880), XSPR_MASK, TITAN, 0, {RT}},
|
|
|
|
|
{"mfdvndx", XSPR(31,339,881), XSPR_MASK, TITAN, 0, {RT}},
|
|
|
|
|
{"mfivlim", XSPR(31,339,882), XSPR_MASK, TITAN, 0, {RT}},
|
|
|
|
|
{"mfdvlim", XSPR(31,339,883), XSPR_MASK, TITAN, 0, {RT}},
|
|
|
|
|
{"mfclcsr", XSPR(31,339,884), XSPR_MASK, TITAN, 0, {RT}},
|
|
|
|
|
{"mfccr1", XSPR(31,339,888), XSPR_MASK, TITAN, 0, {RT}},
|
|
|
|
|
{"mfppr", XSPR(31,339,896), XSPR_MASK, POWER7, 0, {RT}},
|
|
|
|
|
{"mfppr32", XSPR(31,339,898), XSPR_MASK, POWER7, 0, {RT}},
|
|
|
|
|
{"mfrstcfg", XSPR(31,339,923), XSPR_MASK, TITAN, 0, {RT}},
|
|
|
|
|
{"mfdcdbtrl", XSPR(31,339,924), XSPR_MASK, TITAN, 0, {RT}},
|
|
|
|
|
{"mfdcdbtrh", XSPR(31,339,925), XSPR_MASK, TITAN, 0, {RT}},
|
|
|
|
|
{"mficdbtr", XSPR(31,339,927), XSPR_MASK, TITAN, 0, {RT}},
|
|
|
|
|
{"mfummcr0", XSPR(31,339,936), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfupmc1", XSPR(31,339,937), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfupmc2", XSPR(31,339,938), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfusia", XSPR(31,339,939), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfummcr1", XSPR(31,339,940), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfupmc3", XSPR(31,339,941), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfupmc4", XSPR(31,339,942), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfzpr", XSPR(31,339,944), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfpid", XSPR(31,339,945), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfmmucr", XSPR(31,339,946), XSPR_MASK, TITAN, 0, {RT}},
|
|
|
|
|
{"mfccr0", XSPR(31,339,947), XSPR_MASK, PPC405|TITAN, 0, {RT}},
|
|
|
|
|
{"mfiac3", XSPR(31,339,948), XSPR_MASK, PPC405, 0, {RT}},
|
|
|
|
|
{"mfiac4", XSPR(31,339,949), XSPR_MASK, PPC405, 0, {RT}},
|
|
|
|
|
{"mfdvc1", XSPR(31,339,950), XSPR_MASK, PPC405, 0, {RT}},
|
|
|
|
|
{"mfdvc2", XSPR(31,339,951), XSPR_MASK, PPC405, 0, {RT}},
|
|
|
|
|
{"mfmmcr0", XSPR(31,339,952), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfpmc1", XSPR(31,339,953), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfsgr", XSPR(31,339,953), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdcwr", XSPR(31,339,954), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfpmc2", XSPR(31,339,954), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfsia", XSPR(31,339,955), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfsler", XSPR(31,339,955), XSPR_MASK, PPC405, 0, {RT}},
|
|
|
|
|
{"mfmmcr1", XSPR(31,339,956), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfsu0r", XSPR(31,339,956), XSPR_MASK, PPC405, 0, {RT}},
|
|
|
|
|
{"mfdbcr1", XSPR(31,339,957), XSPR_MASK, PPC405, 0, {RT}},
|
|
|
|
|
{"mfpmc3", XSPR(31,339,957), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfpmc4", XSPR(31,339,958), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mficdbdr", XSPR(31,339,979), XSPR_MASK, PPC403|TITAN, 0, {RT}},
|
|
|
|
|
{"mfesr", XSPR(31,339,980), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdear", XSPR(31,339,981), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfevpr", XSPR(31,339,982), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfcdbcr", XSPR(31,339,983), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mftsr", XSPR(31,339,984), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mftcr", XSPR(31,339,986), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfpit", XSPR(31,339,987), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mftbhi", XSPR(31,339,988), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mftblo", XSPR(31,339,989), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfsrr2", XSPR(31,339,990), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfsrr3", XSPR(31,339,991), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdbsr", XSPR(31,339,1008), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdbcr0", XSPR(31,339,1010), XSPR_MASK, PPC405, 0, {RT}},
|
|
|
|
|
{"mfdbdr", XSPR(31,339,1011), XSPR_MASK, TITAN, 0, {RS}},
|
|
|
|
|
{"mfiac1", XSPR(31,339,1012), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfiac2", XSPR(31,339,1013), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdac1", XSPR(31,339,1014), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfdac2", XSPR(31,339,1015), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfl2cr", XSPR(31,339,1017), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfdccr", XSPR(31,339,1018), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mficcr", XSPR(31,339,1019), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfictc", XSPR(31,339,1019), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfpbl1", XSPR(31,339,1020), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfthrm1", XSPR(31,339,1020), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfpbu1", XSPR(31,339,1021), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfthrm2", XSPR(31,339,1021), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfpbl2", XSPR(31,339,1022), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfthrm3", XSPR(31,339,1022), XSPR_MASK, PPC750, 0, {RT}},
|
|
|
|
|
{"mfpbu2", XSPR(31,339,1023), XSPR_MASK, PPC403, 0, {RT}},
|
|
|
|
|
{"mfspr", X(31,339), X_MASK, COM, 0, {RT, SPR}},
|
|
|
|
|
|
|
|
|
|
{"lwax", X(31,341), X_MASK, PPC64, 0, {RT, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"dst", XDSS(31,342,0), XDSS_MASK, PPCVEC, 0, {RA, RB, STRM}},
|
|
|
|
|
|
|
|
|
|
{"lhax", X(31,343), X_MASK, COM, 0, {RT, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"lvxl", X(31,359), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"abs", XO(31,360,0,0), XORB_MASK, M601, 0, {RT, RA}},
|
|
|
|
|
{"abs.", XO(31,360,0,1), XORB_MASK, M601, 0, {RT, RA}},
|
|
|
|
|
|
|
|
|
|
{"divs", XO(31,363,0,0), XO_MASK, M601, 0, {RT, RA, RB}},
|
|
|
|
|
{"divs.", XO(31,363,0,1), XO_MASK, M601, 0, {RT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"lxvwsx", X(31,364), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"tlbia", X(31,370), 0xffffffff, PPC, E500|TITAN, {0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2015-08-28 15:32:19 +00:00
|
|
|
|
{"mftbu", XSPR(31,371,269), XSPR_MASK, PPC, NO371|POWER4, {RT}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mftb", X(31,371), X_MASK, PPC, NO371|POWER4, {RT, TBR}},
|
2015-08-28 15:32:19 +00:00
|
|
|
|
{"mftbl", XSPR(31,371,268), XSPR_MASK, PPC, NO371|POWER4, {RT}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lwaux", X(31,373), X_MASK, PPC64, 0, {RT, RAL, RB}},
|
|
|
|
|
|
|
|
|
|
{"dstst", XDSS(31,374,0), XDSS_MASK, PPCVEC, 0, {RA, RB, STRM}},
|
|
|
|
|
|
|
|
|
|
{"lhaux", X(31,375), X_MASK, COM, 0, {RT, RAL, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"popcntw", X(31,378), XRB_MASK, POWER7|PPCA2, 0, {RA, RS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mtdcrx", X(31,387), X_MASK, BOOKE|PPCA2|PPC476, TITAN, {RA, RS}},
|
|
|
|
|
{"mtdcrx.", XRC(31,387,1), X_MASK, PPCA2, 0, {RA, RS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stvexbx", X(31,389), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcblc", X(31,390), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
|
|
|
|
|
{"stdfcmx", APU(31,391,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"divdeu", XO(31,393,0,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
|
|
|
|
|
{"divdeu.", XO(31,393,0,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
|
|
|
|
|
{"divweu", XO(31,395,0,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
|
|
|
|
|
{"divweu.", XO(31,395,0,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stxvx", X(31,396), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
|
|
|
|
|
{"stxvl", X(31,397), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcblce", X(31,398), X_MASK, PPCCHLK, E500MC, {CT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"slbmte", X(31,402), XRA_MASK, PPC64, 0, {RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mtvsrws", X(31,403), XX1RB_MASK, PPCVSX3, 0, {XT6, RA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"pbt.", XRC(31,404,1), X_MASK, POWER8, 0, {RS, RA0, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"icswx", XRC(31,406,0), X_MASK, POWER7|PPCA2, 0, {RS, RA, RB}},
|
|
|
|
|
{"icswx.", XRC(31,406,1), X_MASK, POWER7|PPCA2, 0, {RS, RA, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sthx", X(31,407), X_MASK, COM, 0, {RS, RA0, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"orc", XRC(31,412,0), X_MASK, COM, 0, {RA, RS, RB}},
|
|
|
|
|
{"orc.", XRC(31,412,1), X_MASK, COM, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sthepx", X(31,415), X_MASK, E500MC|PPCA2, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mtdcrux", X(31,419), X_MASK, PPC464, 0, {RA, RS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stvexhx", X(31,421), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcblq.", XRC(31,422,1), X_MASK, E6500, 0, {CT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"divde", XO(31,425,0,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
|
|
|
|
|
{"divde.", XO(31,425,0,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
|
|
|
|
|
{"divwe", XO(31,427,0,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
|
|
|
|
|
{"divwe.", XO(31,427,0,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stxvll", X(31,429), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"clrbhrb", X(31,430), 0xffffffff, POWER8, 0, {0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"slbie", X(31,434), XRTRA_MASK, PPC64, 0, {RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mtvsrdd", X(31,435), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"ecowx", X(31,438), X_MASK, PPC, E500|TITAN, {RT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sthux", X(31,439), X_MASK, COM, 0, {RS, RAS, RB}},
|
|
|
|
|
|
|
|
|
|
{"mdors", 0x7f9ce378, 0xffffffff, E500MC, 0, {0}},
|
|
|
|
|
|
|
|
|
|
{"miso", 0x7f5ad378, 0xffffffff, E6500, 0, {0}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
|
|
|
|
/* The "yield", "mdoio" and "mdoom" instructions are extended mnemonics for
|
2017-04-10 11:32:00 +00:00
|
|
|
|
"or rX,rX,rX", with rX being r27, r29 and r30 respectively. */
|
|
|
|
|
{"yield", 0x7f7bdb78, 0xffffffff, POWER7, 0, {0}},
|
|
|
|
|
{"mdoio", 0x7fbdeb78, 0xffffffff, POWER7, 0, {0}},
|
|
|
|
|
{"mdoom", 0x7fdef378, 0xffffffff, POWER7, 0, {0}},
|
|
|
|
|
{"mr", XRC(31,444,0), X_MASK, COM, 0, {RA, RS, RBS}},
|
|
|
|
|
{"or", XRC(31,444,0), X_MASK, COM, 0, {RA, RS, RB}},
|
|
|
|
|
{"mr.", XRC(31,444,1), X_MASK, COM, 0, {RA, RS, RBS}},
|
|
|
|
|
{"or.", XRC(31,444,1), X_MASK, COM, 0, {RA, RS, RB}},
|
|
|
|
|
|
|
|
|
|
{"mtexisr", XSPR(31,451, 64), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtexier", XSPR(31,451, 66), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtbr0", XSPR(31,451,128), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtbr1", XSPR(31,451,129), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtbr2", XSPR(31,451,130), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtbr3", XSPR(31,451,131), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtbr4", XSPR(31,451,132), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtbr5", XSPR(31,451,133), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtbr6", XSPR(31,451,134), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtbr7", XSPR(31,451,135), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtbear", XSPR(31,451,144), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtbesr", XSPR(31,451,145), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtiocr", XSPR(31,451,160), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmacr0", XSPR(31,451,192), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmact0", XSPR(31,451,193), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmada0", XSPR(31,451,194), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmasa0", XSPR(31,451,195), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmacc0", XSPR(31,451,196), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmacr1", XSPR(31,451,200), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmact1", XSPR(31,451,201), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmada1", XSPR(31,451,202), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmasa1", XSPR(31,451,203), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmacc1", XSPR(31,451,204), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmacr2", XSPR(31,451,208), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmact2", XSPR(31,451,209), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmada2", XSPR(31,451,210), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmasa2", XSPR(31,451,211), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmacc2", XSPR(31,451,212), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmacr3", XSPR(31,451,216), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmact3", XSPR(31,451,217), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmada3", XSPR(31,451,218), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmasa3", XSPR(31,451,219), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmacc3", XSPR(31,451,220), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdmasr", XSPR(31,451,224), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdcr", X(31,451), X_MASK, PPC403|BOOKE|PPCA2|PPC476, E500|TITAN, {SPR, RS}},
|
|
|
|
|
{"mtdcr.", XRC(31,451,1), X_MASK, PPCA2, 0, {SPR, RS}},
|
|
|
|
|
|
|
|
|
|
{"stvexwx", X(31,453), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"dccci", X(31,454), XRT_MASK, PPC403|PPC440|TITAN|PPCA2, 0, {RAOPT, RBOPT}},
|
|
|
|
|
{"dci", X(31,454), XRARB_MASK, PPCA2|PPC476, 0, {CT}},
|
|
|
|
|
|
|
|
|
|
{"divdu", XO(31,457,0,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
|
|
|
|
|
{"divdu.", XO(31,457,0,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"divwu", XO(31,459,0,0), XO_MASK, PPC, 0, {RT, RA, RB}},
|
|
|
|
|
{"divwu.", XO(31,459,0,1), XO_MASK, PPC, 0, {RT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"mtpmr", X(31,462), X_MASK, PPCPMR|PPCE300, 0, {PMR, RS}},
|
|
|
|
|
{"mttmr", X(31,494), X_MASK, PPCTMR|E6500, 0, {TMR, RS}},
|
|
|
|
|
|
|
|
|
|
{"slbieg", X(31,466), XRA_MASK, POWER9, 0, {RS, RB}},
|
|
|
|
|
|
|
|
|
|
{"mtmq", XSPR(31,467, 0), XSPR_MASK, M601, 0, {RS}},
|
|
|
|
|
{"mtxer", XSPR(31,467, 1), XSPR_MASK, COM, 0, {RS}},
|
|
|
|
|
{"mtlr", XSPR(31,467, 8), XSPR_MASK, COM, 0, {RS}},
|
|
|
|
|
{"mtctr", XSPR(31,467, 9), XSPR_MASK, COM, 0, {RS}},
|
|
|
|
|
{"mtdscr", XSPR(31,467, 17), XSPR_MASK, POWER6, 0, {RS}},
|
|
|
|
|
{"mttid", XSPR(31,467, 17), XSPR_MASK, POWER, 0, {RS}},
|
|
|
|
|
{"mtdsisr", XSPR(31,467, 18), XSPR_MASK, COM, TITAN, {RS}},
|
|
|
|
|
{"mtdar", XSPR(31,467, 19), XSPR_MASK, COM, TITAN, {RS}},
|
|
|
|
|
{"mtrtcu", XSPR(31,467, 20), XSPR_MASK, COM, TITAN, {RS}},
|
|
|
|
|
{"mtrtcl", XSPR(31,467, 21), XSPR_MASK, COM, TITAN, {RS}},
|
|
|
|
|
{"mtdec", XSPR(31,467, 22), XSPR_MASK, COM, 0, {RS}},
|
|
|
|
|
{"mtsdr0", XSPR(31,467, 24), XSPR_MASK, POWER, 0, {RS}},
|
|
|
|
|
{"mtsdr1", XSPR(31,467, 25), XSPR_MASK, COM, TITAN, {RS}},
|
|
|
|
|
{"mtsrr0", XSPR(31,467, 26), XSPR_MASK, COM, 0, {RS}},
|
|
|
|
|
{"mtsrr1", XSPR(31,467, 27), XSPR_MASK, COM, 0, {RS}},
|
|
|
|
|
{"mtcfar", XSPR(31,467, 28), XSPR_MASK, POWER6, 0, {RS}},
|
|
|
|
|
{"mtpid", XSPR(31,467, 48), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtdecar", XSPR(31,467, 54), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtcsrr0", XSPR(31,467, 58), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtcsrr1", XSPR(31,467, 59), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtdear", XSPR(31,467, 61), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtesr", XSPR(31,467, 62), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivpr", XSPR(31,467, 63), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtcmpa", XSPR(31,467,144), XSPR_MASK, PPC860, 0, {RS}},
|
|
|
|
|
{"mtcmpb", XSPR(31,467,145), XSPR_MASK, PPC860, 0, {RS}},
|
|
|
|
|
{"mtcmpc", XSPR(31,467,146), XSPR_MASK, PPC860, 0, {RS}},
|
|
|
|
|
{"mtcmpd", XSPR(31,467,147), XSPR_MASK, PPC860, 0, {RS}},
|
|
|
|
|
{"mticr", XSPR(31,467,148), XSPR_MASK, PPC860, 0, {RS}},
|
|
|
|
|
{"mtder", XSPR(31,467,149), XSPR_MASK, PPC860, 0, {RS}},
|
|
|
|
|
{"mtcounta", XSPR(31,467,150), XSPR_MASK, PPC860, 0, {RS}},
|
|
|
|
|
{"mtcountb", XSPR(31,467,151), XSPR_MASK, PPC860, 0, {RS}},
|
|
|
|
|
{"mtctrl", XSPR(31,467,152), XSPR_MASK, POWER4, 0, {RS}},
|
|
|
|
|
{"mtcmpe", XSPR(31,467,152), XSPR_MASK, PPC860, 0, {RS}},
|
|
|
|
|
{"mtcmpf", XSPR(31,467,153), XSPR_MASK, PPC860, 0, {RS}},
|
|
|
|
|
{"mtcmpg", XSPR(31,467,154), XSPR_MASK, PPC860, 0, {RS}},
|
|
|
|
|
{"mtcmph", XSPR(31,467,155), XSPR_MASK, PPC860, 0, {RS}},
|
|
|
|
|
{"mtlctrl1", XSPR(31,467,156), XSPR_MASK, PPC860, 0, {RS}},
|
|
|
|
|
{"mtlctrl2", XSPR(31,467,157), XSPR_MASK, PPC860, 0, {RS}},
|
|
|
|
|
{"mtictrl", XSPR(31,467,158), XSPR_MASK, PPC860, 0, {RS}},
|
|
|
|
|
{"mtbar", XSPR(31,467,159), XSPR_MASK, PPC860, 0, {RS}},
|
|
|
|
|
{"mtvrsave", XSPR(31,467,256), XSPR_MASK, PPCVEC, 0, {RS}},
|
|
|
|
|
{"mtusprg0", XSPR(31,467,256), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtsprg", XSPR(31,467,256), XSPRG_MASK, PPC, 0, {SPRG, RS}},
|
|
|
|
|
{"mtsprg0", XSPR(31,467,272), XSPR_MASK, PPC, 0, {RS}},
|
|
|
|
|
{"mtsprg1", XSPR(31,467,273), XSPR_MASK, PPC, 0, {RS}},
|
|
|
|
|
{"mtsprg2", XSPR(31,467,274), XSPR_MASK, PPC, 0, {RS}},
|
|
|
|
|
{"mtsprg3", XSPR(31,467,275), XSPR_MASK, PPC, 0, {RS}},
|
|
|
|
|
{"mtsprg4", XSPR(31,467,276), XSPR_MASK, PPC405|BOOKE, 0, {RS}},
|
|
|
|
|
{"mtsprg5", XSPR(31,467,277), XSPR_MASK, PPC405|BOOKE, 0, {RS}},
|
|
|
|
|
{"mtsprg6", XSPR(31,467,278), XSPR_MASK, PPC405|BOOKE, 0, {RS}},
|
|
|
|
|
{"mtsprg7", XSPR(31,467,279), XSPR_MASK, PPC405|BOOKE, 0, {RS}},
|
|
|
|
|
{"mtasr", XSPR(31,467,280), XSPR_MASK, PPC64, 0, {RS}},
|
|
|
|
|
{"mtear", XSPR(31,467,282), XSPR_MASK, PPC, TITAN, {RS}},
|
|
|
|
|
{"mttbl", XSPR(31,467,284), XSPR_MASK, PPC, 0, {RS}},
|
|
|
|
|
{"mttbu", XSPR(31,467,285), XSPR_MASK, PPC, 0, {RS}},
|
|
|
|
|
{"mtdbsr", XSPR(31,467,304), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtdbcr0", XSPR(31,467,308), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtdbcr1", XSPR(31,467,309), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtdbcr2", XSPR(31,467,310), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtiac1", XSPR(31,467,312), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtiac2", XSPR(31,467,313), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtiac3", XSPR(31,467,314), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtiac4", XSPR(31,467,315), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtdac1", XSPR(31,467,316), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtdac2", XSPR(31,467,317), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtdvc1", XSPR(31,467,318), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtdvc2", XSPR(31,467,319), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mttsr", XSPR(31,467,336), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mttcr", XSPR(31,467,340), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivor0", XSPR(31,467,400), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivor1", XSPR(31,467,401), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivor2", XSPR(31,467,402), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivor3", XSPR(31,467,403), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivor4", XSPR(31,467,404), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivor5", XSPR(31,467,405), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivor6", XSPR(31,467,406), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivor7", XSPR(31,467,407), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivor8", XSPR(31,467,408), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivor9", XSPR(31,467,409), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivor10", XSPR(31,467,410), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivor11", XSPR(31,467,411), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivor12", XSPR(31,467,412), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivor13", XSPR(31,467,413), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivor14", XSPR(31,467,414), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtivor15", XSPR(31,467,415), XSPR_MASK, BOOKE, 0, {RS}},
|
|
|
|
|
{"mtspefscr", XSPR(31,467,512), XSPR_MASK, PPCSPE, 0, {RS}},
|
|
|
|
|
{"mtbbear", XSPR(31,467,513), XSPR_MASK, PPCBRLK, 0, {RS}},
|
|
|
|
|
{"mtbbtar", XSPR(31,467,514), XSPR_MASK, PPCBRLK, 0, {RS}},
|
|
|
|
|
{"mtivor32", XSPR(31,467,528), XSPR_MASK, PPCSPE, 0, {RS}},
|
|
|
|
|
{"mtibatu", XSPR(31,467,528), XSPRBAT_MASK, PPC, TITAN, {SPRBAT, RS}},
|
|
|
|
|
{"mtivor33", XSPR(31,467,529), XSPR_MASK, PPCSPE, 0, {RS}},
|
|
|
|
|
{"mtibatl", XSPR(31,467,529), XSPRBAT_MASK, PPC, TITAN, {SPRBAT, RS}},
|
|
|
|
|
{"mtivor34", XSPR(31,467,530), XSPR_MASK, PPCSPE, 0, {RS}},
|
|
|
|
|
{"mtivor35", XSPR(31,467,531), XSPR_MASK, PPCPMR, 0, {RS}},
|
|
|
|
|
{"mtdbatu", XSPR(31,467,536), XSPRBAT_MASK, PPC, TITAN, {SPRBAT, RS}},
|
|
|
|
|
{"mtdbatl", XSPR(31,467,537), XSPRBAT_MASK, PPC, TITAN, {SPRBAT, RS}},
|
|
|
|
|
{"mtmcsrr0", XSPR(31,467,570), XSPR_MASK, PPCRFMCI, 0, {RS}},
|
|
|
|
|
{"mtmcsrr1", XSPR(31,467,571), XSPR_MASK, PPCRFMCI, 0, {RS}},
|
|
|
|
|
{"mtmcsr", XSPR(31,467,572), XSPR_MASK, PPCRFMCI, 0, {RS}},
|
|
|
|
|
{"mtivndx", XSPR(31,467,880), XSPR_MASK, TITAN, 0, {RS}},
|
|
|
|
|
{"mtdvndx", XSPR(31,467,881), XSPR_MASK, TITAN, 0, {RS}},
|
|
|
|
|
{"mtivlim", XSPR(31,467,882), XSPR_MASK, TITAN, 0, {RS}},
|
|
|
|
|
{"mtdvlim", XSPR(31,467,883), XSPR_MASK, TITAN, 0, {RS}},
|
|
|
|
|
{"mtclcsr", XSPR(31,467,884), XSPR_MASK, TITAN, 0, {RS}},
|
|
|
|
|
{"mtccr1", XSPR(31,467,888), XSPR_MASK, TITAN, 0, {RS}},
|
|
|
|
|
{"mtppr", XSPR(31,467,896), XSPR_MASK, POWER7, 0, {RS}},
|
|
|
|
|
{"mtppr32", XSPR(31,467,898), XSPR_MASK, POWER7, 0, {RS}},
|
|
|
|
|
{"mtummcr0", XSPR(31,467,936), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtupmc1", XSPR(31,467,937), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtupmc2", XSPR(31,467,938), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtusia", XSPR(31,467,939), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtummcr1", XSPR(31,467,940), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtupmc3", XSPR(31,467,941), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtupmc4", XSPR(31,467,942), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtzpr", XSPR(31,467,944), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtpid", XSPR(31,467,945), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtrmmucr", XSPR(31,467,946), XSPR_MASK, TITAN, 0, {RS}},
|
|
|
|
|
{"mtccr0", XSPR(31,467,947), XSPR_MASK, PPC405|TITAN, 0, {RS}},
|
|
|
|
|
{"mtiac3", XSPR(31,467,948), XSPR_MASK, PPC405, 0, {RS}},
|
|
|
|
|
{"mtiac4", XSPR(31,467,949), XSPR_MASK, PPC405, 0, {RS}},
|
|
|
|
|
{"mtdvc1", XSPR(31,467,950), XSPR_MASK, PPC405, 0, {RS}},
|
|
|
|
|
{"mtdvc2", XSPR(31,467,951), XSPR_MASK, PPC405, 0, {RS}},
|
|
|
|
|
{"mtmmcr0", XSPR(31,467,952), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtpmc1", XSPR(31,467,953), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtsgr", XSPR(31,467,953), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdcwr", XSPR(31,467,954), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtpmc2", XSPR(31,467,954), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtsia", XSPR(31,467,955), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtsler", XSPR(31,467,955), XSPR_MASK, PPC405, 0, {RS}},
|
|
|
|
|
{"mtmmcr1", XSPR(31,467,956), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtsu0r", XSPR(31,467,956), XSPR_MASK, PPC405, 0, {RS}},
|
|
|
|
|
{"mtdbcr1", XSPR(31,467,957), XSPR_MASK, PPC405, 0, {RS}},
|
|
|
|
|
{"mtpmc3", XSPR(31,467,957), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtpmc4", XSPR(31,467,958), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mticdbdr", XSPR(31,467,979), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtesr", XSPR(31,467,980), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdear", XSPR(31,467,981), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtevpr", XSPR(31,467,982), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtcdbcr", XSPR(31,467,983), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mttsr", XSPR(31,467,984), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mttcr", XSPR(31,467,986), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtpit", XSPR(31,467,987), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mttbhi", XSPR(31,467,988), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mttblo", XSPR(31,467,989), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtsrr2", XSPR(31,467,990), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtsrr3", XSPR(31,467,991), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdbsr", XSPR(31,467,1008), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdbdr", XSPR(31,467,1011), XSPR_MASK, TITAN, 0, {RS}},
|
|
|
|
|
{"mtdbcr0", XSPR(31,467,1010), XSPR_MASK, PPC405, 0, {RS}},
|
|
|
|
|
{"mtiac1", XSPR(31,467,1012), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtiac2", XSPR(31,467,1013), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdac1", XSPR(31,467,1014), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtdac2", XSPR(31,467,1015), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtl2cr", XSPR(31,467,1017), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtdccr", XSPR(31,467,1018), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mticcr", XSPR(31,467,1019), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtictc", XSPR(31,467,1019), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtpbl1", XSPR(31,467,1020), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtthrm1", XSPR(31,467,1020), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtpbu1", XSPR(31,467,1021), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtthrm2", XSPR(31,467,1021), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtpbl2", XSPR(31,467,1022), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtthrm3", XSPR(31,467,1022), XSPR_MASK, PPC750, 0, {RS}},
|
|
|
|
|
{"mtpbu2", XSPR(31,467,1023), XSPR_MASK, PPC403, 0, {RS}},
|
|
|
|
|
{"mtspr", X(31,467), X_MASK, COM, 0, {SPR, RS}},
|
|
|
|
|
|
|
|
|
|
{"dcbi", X(31,470), XRT_MASK, PPC, 0, {RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"nand", XRC(31,476,0), X_MASK, COM, 0, {RA, RS, RB}},
|
|
|
|
|
{"nand.", XRC(31,476,1), X_MASK, COM, 0, {RA, RS, RB}},
|
|
|
|
|
|
|
|
|
|
{"dsn", X(31,483), XRT_MASK, E500MC, 0, {RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"dcread", X(31,486), X_MASK, PPC403|PPC440, PPCA2|PPC476, {RT, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"icbtls", X(31,486), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"stvxl", X(31,487), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"nabs", XO(31,488,0,0), XORB_MASK, M601, 0, {RT, RA}},
|
|
|
|
|
{"nabs.", XO(31,488,0,1), XORB_MASK, M601, 0, {RT, RA}},
|
|
|
|
|
|
|
|
|
|
{"divd", XO(31,489,0,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
|
|
|
|
|
{"divd.", XO(31,489,0,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"divw", XO(31,491,0,0), XO_MASK, PPC, 0, {RT, RA, RB}},
|
|
|
|
|
{"divw.", XO(31,491,0,1), XO_MASK, PPC, 0, {RT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"icbtlse", X(31,494), X_MASK, PPCCHLK, E500MC, {CT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"slbia", X(31,498), 0xff1fffff, POWER6, 0, {IH}},
|
2015-08-28 15:32:19 +00:00
|
|
|
|
{"slbia", X(31,498), 0xffffffff, PPC64, POWER6, {0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"cli", X(31,502), XRB_MASK, POWER, 0, {RT, RA}},
|
|
|
|
|
|
|
|
|
|
{"popcntd", X(31,506), XRB_MASK, POWER7|PPCA2, 0, {RA, RS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"cmpb", X(31,508), X_MASK, POWER6|PPCA2|PPC476, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mcrxr", X(31,512), XBFRARB_MASK, COM, POWER7, {BF}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lbdcbx", X(31,514), X_MASK, E200Z4, 0, {RT, RA, RB}},
|
|
|
|
|
{"lbdx", X(31,515), X_MASK, E500MC, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"bblels", X(31,518), X_MASK, PPCBRLK, 0, {0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lvlx", X(31,519), X_MASK, CELL, 0, {VD, RA0, RB}},
|
|
|
|
|
{"lbfcmux", APU(31,519,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"subfco", XO(31,8,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"sfo", XO(31,8,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"subco", XO(31,8,1,0), XO_MASK, PPCCOM, 0, {RT, RB, RA}},
|
|
|
|
|
{"subfco.", XO(31,8,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"sfo.", XO(31,8,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"subco.", XO(31,8,1,1), XO_MASK, PPCCOM, 0, {RT, RB, RA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"addco", XO(31,10,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"ao", XO(31,10,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"addco.", XO(31,10,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"ao.", XO(31,10,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lxsspx", X(31,524), XX1_MASK, PPCVSX2, 0, {XT6, RA0, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"clcs", X(31,531), XRB_MASK, M601, 0, {RT, RA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"ldbrx", X(31,532), X_MASK, CELL|POWER7|PPCA2, 0, {RT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lswx", X(31,533), X_MASK, PPCCOM, E500|E500MC, {RT, RAX, RBX}},
|
|
|
|
|
{"lsx", X(31,533), X_MASK, PWRCOM, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lwbrx", X(31,534), X_MASK, PPCCOM, 0, {RT, RA0, RB}},
|
|
|
|
|
{"lbrx", X(31,534), X_MASK, PWRCOM, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lfsx", X(31,535), X_MASK, COM, PPCEFS, {FRT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"srw", XRC(31,536,0), X_MASK, PPCCOM, 0, {RA, RS, RB}},
|
|
|
|
|
{"sr", XRC(31,536,0), X_MASK, PWRCOM, 0, {RA, RS, RB}},
|
|
|
|
|
{"srw.", XRC(31,536,1), X_MASK, PPCCOM, 0, {RA, RS, RB}},
|
|
|
|
|
{"sr.", XRC(31,536,1), X_MASK, PWRCOM, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"rrib", XRC(31,537,0), X_MASK, M601, 0, {RA, RS, RB}},
|
|
|
|
|
{"rrib.", XRC(31,537,1), X_MASK, M601, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"cnttzw", XRC(31,538,0), XRB_MASK, POWER9, 0, {RA, RS}},
|
|
|
|
|
{"cnttzw.", XRC(31,538,1), XRB_MASK, POWER9, 0, {RA, RS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"srd", XRC(31,539,0), X_MASK, PPC64, 0, {RA, RS, RB}},
|
|
|
|
|
{"srd.", XRC(31,539,1), X_MASK, PPC64, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"maskir", XRC(31,541,0), X_MASK, M601, 0, {RA, RS, RB}},
|
|
|
|
|
{"maskir.", XRC(31,541,1), X_MASK, M601, 0, {RA, RS, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lhdcbx", X(31,546), X_MASK, E200Z4, 0, {RT, RA, RB}},
|
|
|
|
|
{"lhdx", X(31,547), X_MASK, E500MC, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lvtrx", X(31,549), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"bbelr", X(31,550), X_MASK, PPCBRLK, 0, {0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lvrx", X(31,551), X_MASK, CELL, 0, {VD, RA0, RB}},
|
|
|
|
|
{"lhfcmux", APU(31,551,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"subfo", XO(31,40,1,0), XO_MASK, PPC, 0, {RT, RA, RB}},
|
|
|
|
|
{"subo", XO(31,40,1,0), XO_MASK, PPC, 0, {RT, RB, RA}},
|
|
|
|
|
{"subfo.", XO(31,40,1,1), XO_MASK, PPC, 0, {RT, RA, RB}},
|
|
|
|
|
{"subo.", XO(31,40,1,1), XO_MASK, PPC, 0, {RT, RB, RA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tlbsync", X(31,566), 0xffffffff, PPC, 0, {0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lfsux", X(31,567), X_MASK, COM, PPCEFS, {FRT, RAS, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"cnttzd", XRC(31,570,0), XRB_MASK, POWER9, 0, {RA, RS}},
|
|
|
|
|
{"cnttzd.", XRC(31,570,1), XRB_MASK, POWER9, 0, {RA, RS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mcrxrx", X(31,576), XBFRARB_MASK, POWER9, 0, {BF}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lwdcbx", X(31,578), X_MASK, E200Z4, 0, {RT, RA, RB}},
|
|
|
|
|
{"lwdx", X(31,579), X_MASK, E500MC, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lvtlx", X(31,581), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lwat", X(31,582), X_MASK, POWER9, 0, {RT, RA0, FC}},
|
|
|
|
|
|
|
|
|
|
{"lwfcmux", APU(31,583,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"lxsdx", X(31,588), XX1_MASK, PPCVSX, 0, {XT6, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"mfsr", X(31,595), XRB_MASK|(1<<20), COM, NON32, {RT, SR}},
|
|
|
|
|
|
|
|
|
|
{"lswi", X(31,597), X_MASK, PPCCOM, E500|E500MC, {RT, RAX, NBI}},
|
|
|
|
|
{"lsi", X(31,597), X_MASK, PWRCOM, 0, {RT, RA0, NB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2015-08-28 15:32:19 +00:00
|
|
|
|
{"hwsync", XSYNC(31,598,0), 0xffffffff, POWER4, BOOKE|PPC476, {0}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
{"lwsync", XSYNC(31,598,1), 0xffffffff, PPC, E500, {0}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"ptesync", XSYNC(31,598,2), 0xffffffff, PPC64, 0, {0}},
|
|
|
|
|
{"sync", X(31,598), XSYNCLE_MASK, E6500, 0, {LS, ESYNC}},
|
|
|
|
|
{"sync", X(31,598), XSYNC_MASK, PPCCOM, BOOKE|PPC476, {LS}},
|
|
|
|
|
{"msync", X(31,598), 0xffffffff, BOOKE|PPCA2|PPC476, 0, {0}},
|
|
|
|
|
{"sync", X(31,598), 0xffffffff, BOOKE|PPC476, E6500, {0}},
|
|
|
|
|
{"lwsync", X(31,598), 0xffffffff, E500, 0, {0}},
|
|
|
|
|
{"dcs", X(31,598), 0xffffffff, PWRCOM, 0, {0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lfdx", X(31,599), X_MASK, COM, PPCEFS, {FRT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
{"mffgpr", XRC(31,607,0), XRA_MASK, POWER6, POWER7, {FRT, RB}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lfdepx", X(31,607), X_MASK, E500MC|PPCA2, 0, {FRT, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"lddx", X(31,611), X_MASK, E500MC, 0, {RT, RA, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lvswx", X(31,613), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"ldat", X(31,614), X_MASK, POWER9, 0, {RT, RA0, FC}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lqfcmux", APU(31,615,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"nego", XO(31,104,1,0), XORB_MASK, COM, 0, {RT, RA}},
|
|
|
|
|
{"nego.", XO(31,104,1,1), XORB_MASK, COM, 0, {RT, RA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mulo", XO(31,107,1,0), XO_MASK, M601, 0, {RT, RA, RB}},
|
|
|
|
|
{"mulo.", XO(31,107,1,1), XO_MASK, M601, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mfsri", X(31,627), X_MASK, M601, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dclst", X(31,630), XRB_MASK, M601, 0, {RS, RA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lfdux", X(31,631), X_MASK, COM, PPCEFS, {FRT, RAS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stbdcbx", X(31,642), X_MASK, E200Z4, 0, {RS, RA, RB}},
|
|
|
|
|
{"stbdx", X(31,643), X_MASK, E500MC, 0, {RS, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stvlx", X(31,647), X_MASK, CELL, 0, {VS, RA0, RB}},
|
|
|
|
|
{"stbfcmux", APU(31,647,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stxsspx", X(31,652), XX1_MASK, PPCVSX2, 0, {XS6, RA0, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tbegin.", XRC(31,654,1), XRTLRARB_MASK, PPCHTM, 0, {HTM_R}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"subfeo", XO(31,136,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"sfeo", XO(31,136,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"subfeo.", XO(31,136,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"sfeo.", XO(31,136,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"addeo", XO(31,138,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"aeo", XO(31,138,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"addeo.", XO(31,138,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"aeo.", XO(31,138,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mfsrin", X(31,659), XRA_MASK, PPC, NON32, {RT, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stdbrx", X(31,660), X_MASK, CELL|POWER7|PPCA2, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stswx", X(31,661), X_MASK, PPCCOM, E500|E500MC, {RS, RA0, RB}},
|
|
|
|
|
{"stsx", X(31,661), X_MASK, PWRCOM, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stwbrx", X(31,662), X_MASK, PPCCOM, 0, {RS, RA0, RB}},
|
|
|
|
|
{"stbrx", X(31,662), X_MASK, PWRCOM, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stfsx", X(31,663), X_MASK, COM, PPCEFS, {FRS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"srq", XRC(31,664,0), X_MASK, M601, 0, {RA, RS, RB}},
|
|
|
|
|
{"srq.", XRC(31,664,1), X_MASK, M601, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sre", XRC(31,665,0), X_MASK, M601, 0, {RA, RS, RB}},
|
|
|
|
|
{"sre.", XRC(31,665,1), X_MASK, M601, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sthdcbx", X(31,674), X_MASK, E200Z4, 0, {RS, RA, RB}},
|
|
|
|
|
{"sthdx", X(31,675), X_MASK, E500MC, 0, {RS, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stvfrx", X(31,677), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stvrx", X(31,679), X_MASK, CELL, 0, {VS, RA0, RB}},
|
|
|
|
|
{"sthfcmux", APU(31,679,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tendall.", XRC(31,686,1)|(1<<25), XRTRARB_MASK, PPCHTM, 0, {0}},
|
|
|
|
|
{"tend.", XRC(31,686,1), XRTARARB_MASK, PPCHTM, 0, {HTM_A}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stbcx.", XRC(31,694,1), X_MASK, POWER8|E6500, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stfsux", X(31,695), X_MASK, COM, PPCEFS, {FRS, RAS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sriq", XRC(31,696,0), X_MASK, M601, 0, {RA, RS, SH}},
|
|
|
|
|
{"sriq.", XRC(31,696,1), X_MASK, M601, 0, {RA, RS, SH}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stwdcbx", X(31,706), X_MASK, E200Z4, 0, {RS, RA, RB}},
|
|
|
|
|
{"stwdx", X(31,707), X_MASK, E500MC, 0, {RS, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stvflx", X(31,709), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stwat", X(31,710), X_MASK, POWER9, 0, {RS, RA0, FC}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stwfcmux", APU(31,711,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stxsdx", X(31,716), XX1_MASK, PPCVSX, 0, {XS6, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tcheck", X(31,718), XRTBFRARB_MASK, PPCHTM, 0, {BF}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"subfzeo", XO(31,200,1,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
|
|
|
|
|
{"sfzeo", XO(31,200,1,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
|
|
|
|
|
{"subfzeo.", XO(31,200,1,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
|
|
|
|
|
{"sfzeo.", XO(31,200,1,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"addzeo", XO(31,202,1,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
|
|
|
|
|
{"azeo", XO(31,202,1,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
|
|
|
|
|
{"addzeo.", XO(31,202,1,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
|
|
|
|
|
{"azeo.", XO(31,202,1,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stswi", X(31,725), X_MASK, PPCCOM, E500|E500MC, {RS, RA0, NB}},
|
|
|
|
|
{"stsi", X(31,725), X_MASK, PWRCOM, 0, {RS, RA0, NB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sthcx.", XRC(31,726,1), X_MASK, POWER8|E6500, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stfdx", X(31,727), X_MASK, COM, PPCEFS, {FRS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"srlq", XRC(31,728,0), X_MASK, M601, 0, {RA, RS, RB}},
|
|
|
|
|
{"srlq.", XRC(31,728,1), X_MASK, M601, 0, {RA, RS, RB}},
|
|
|
|
|
|
|
|
|
|
{"sreq", XRC(31,729,0), X_MASK, M601, 0, {RA, RS, RB}},
|
|
|
|
|
{"sreq.", XRC(31,729,1), X_MASK, M601, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
{"mftgpr", XRC(31,735,0), XRA_MASK, POWER6, POWER7, {RT, FRB}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stfdepx", X(31,735), X_MASK, E500MC|PPCA2, 0, {FRS, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"stddx", X(31,739), X_MASK, E500MC, 0, {RS, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"stvswx", X(31,741), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"stdat", X(31,742), X_MASK, POWER9, 0, {RS, RA0, FC}},
|
|
|
|
|
|
|
|
|
|
{"stqfcmux", APU(31,743,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"subfmeo", XO(31,232,1,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
|
|
|
|
|
{"sfmeo", XO(31,232,1,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
|
|
|
|
|
{"subfmeo.", XO(31,232,1,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
|
|
|
|
|
{"sfmeo.", XO(31,232,1,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mulldo", XO(31,233,1,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
|
|
|
|
|
{"mulldo.", XO(31,233,1,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"addmeo", XO(31,234,1,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
|
|
|
|
|
{"ameo", XO(31,234,1,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
|
|
|
|
|
{"addmeo.", XO(31,234,1,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
|
|
|
|
|
{"ameo.", XO(31,234,1,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mullwo", XO(31,235,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"mulso", XO(31,235,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"mullwo.", XO(31,235,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"mulso.", XO(31,235,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tsuspend.", XRCL(31,750,0,1), XRTRARB_MASK,PPCHTM, 0, {0}},
|
|
|
|
|
{"tresume.", XRCL(31,750,1,1), XRTRARB_MASK,PPCHTM, 0, {0}},
|
|
|
|
|
{"tsr.", XRC(31,750,1), XRTLRARB_MASK,PPCHTM, 0, {L}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"darn", X(31,755), XLRAND_MASK, POWER9, 0, {RT, LRAND}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcba", X(31,758), XRT_MASK, PPC405|PPC7450|BOOKE|PPCA2|PPC476, 0, {RA0, RB}},
|
|
|
|
|
{"dcbal", XOPL(31,758,1), XRT_MASK, E500MC, 0, {RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stfdux", X(31,759), X_MASK, COM, PPCEFS, {FRS, RAS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"srliq", XRC(31,760,0), X_MASK, M601, 0, {RA, RS, SH}},
|
|
|
|
|
{"srliq.", XRC(31,760,1), X_MASK, M601, 0, {RA, RS, SH}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lvsm", X(31,773), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"copy", XOPL(31,774,1), XRT_MASK, POWER9, 0, {RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stvepxl", X(31,775), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
|
|
|
|
|
{"lvlxl", X(31,775), X_MASK, CELL, 0, {VD, RA0, RB}},
|
|
|
|
|
{"ldfcmux", APU(31,775,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dozo", XO(31,264,1,0), XO_MASK, M601, 0, {RT, RA, RB}},
|
|
|
|
|
{"dozo.", XO(31,264,1,1), XO_MASK, M601, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"addo", XO(31,266,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"caxo", XO(31,266,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"addo.", XO(31,266,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
|
|
|
|
|
{"caxo.", XO(31,266,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"modsd", X(31,777), X_MASK, POWER9, 0, {RT, RA, RB}},
|
|
|
|
|
{"modsw", X(31,779), X_MASK, POWER9, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lxvw4x", X(31,780), XX1_MASK, PPCVSX, 0, {XT6, RA0, RB}},
|
|
|
|
|
{"lxsibzx", X(31,781), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tabortwc.", XRC(31,782,1), X_MASK, PPCHTM, 0, {TO, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tlbivax", X(31,786), XRT_MASK, BOOKE|PPCA2|PPC476, 0, {RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lwzcix", X(31,789), X_MASK, POWER6, 0, {RT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lhbrx", X(31,790), X_MASK, COM, 0, {RT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lfdpx", X(31,791), X_MASK, POWER6, POWER7, {FRTp, RA0, RB}},
|
|
|
|
|
{"lfqx", X(31,791), X_MASK, POWER2, 0, {FRT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sraw", XRC(31,792,0), X_MASK, PPCCOM, 0, {RA, RS, RB}},
|
|
|
|
|
{"sra", XRC(31,792,0), X_MASK, PWRCOM, 0, {RA, RS, RB}},
|
|
|
|
|
{"sraw.", XRC(31,792,1), X_MASK, PPCCOM, 0, {RA, RS, RB}},
|
|
|
|
|
{"sra.", XRC(31,792,1), X_MASK, PWRCOM, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"srad", XRC(31,794,0), X_MASK, PPC64, 0, {RA, RS, RB}},
|
|
|
|
|
{"srad.", XRC(31,794,1), X_MASK, PPC64, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lfddx", X(31,803), X_MASK, E500MC, 0, {FRT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lvtrxl", X(31,805), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
|
|
|
|
|
{"stvepx", X(31,807), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
|
|
|
|
|
{"lvrxl", X(31,807), X_MASK, CELL, 0, {VD, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lxvh8x", X(31,812), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
|
|
|
|
|
{"lxsihzx", X(31,813), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tabortdc.", XRC(31,814,1), X_MASK, PPCHTM, 0, {TO, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"rac", X(31,818), X_MASK, M601, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"erativax", X(31,819), X_MASK, PPCA2, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lhzcix", X(31,821), X_MASK, POWER6, 0, {RT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dss", XDSS(31,822,0), XDSS_MASK, PPCVEC, 0, {STRM}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lfqux", X(31,823), X_MASK, POWER2, 0, {FRT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"srawi", XRC(31,824,0), X_MASK, PPCCOM, 0, {RA, RS, SH}},
|
|
|
|
|
{"srai", XRC(31,824,0), X_MASK, PWRCOM, 0, {RA, RS, SH}},
|
|
|
|
|
{"srawi.", XRC(31,824,1), X_MASK, PPCCOM, 0, {RA, RS, SH}},
|
|
|
|
|
{"srai.", XRC(31,824,1), X_MASK, PWRCOM, 0, {RA, RS, SH}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sradi", XS(31,413,0), XS_MASK, PPC64, 0, {RA, RS, SH6}},
|
|
|
|
|
{"sradi.", XS(31,413,1), XS_MASK, PPC64, 0, {RA, RS, SH6}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lvtlxl", X(31,837), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"cpabort", X(31,838), XRTRARB_MASK,POWER9, 0, {0}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"divo", XO(31,331,1,0), XO_MASK, M601, 0, {RT, RA, RB}},
|
|
|
|
|
{"divo.", XO(31,331,1,1), XO_MASK, M601, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lxvd2x", X(31,844), XX1_MASK, PPCVSX, 0, {XT6, RA0, RB}},
|
|
|
|
|
{"lxvx", X(31,844), XX1_MASK, POWER8, POWER9|PPCVSX3, {XT6, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tabortwci.", XRC(31,846,1), X_MASK, PPCHTM, 0, {TO, RA, HTM_SI}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tlbsrx.", XRC(31,850,1), XRT_MASK, PPCA2, 0, {RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"slbiag", X(31,850), XRARB_MASK, POWER9, 0, {RS}},
|
|
|
|
|
{"slbmfev", X(31,851), XRLA_MASK, POWER9, 0, {RT, RB, A_L}},
|
|
|
|
|
{"slbmfev", X(31,851), XRA_MASK, PPC64, POWER9, {RT, RB}},
|
|
|
|
|
|
|
|
|
|
{"lbzcix", X(31,853), X_MASK, POWER6, 0, {RT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
{"eieio", X(31,854), 0xffffffff, PPC, BOOKE|PPCA2|PPC476, {0}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mbar", X(31,854), X_MASK, BOOKE|PPCA2|PPC476, 0, {MO}},
|
|
|
|
|
{"eieio", XMBAR(31,854,1),0xffffffff, E500, 0, {0}},
|
|
|
|
|
{"eieio", X(31,854), 0xffffffff, PPCA2|PPC476, 0, {0}},
|
|
|
|
|
|
|
|
|
|
{"lfiwax", X(31,855), X_MASK, POWER6|PPCA2|PPC476, 0, {FRT, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"lvswxl", X(31,869), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"abso", XO(31,360,1,0), XORB_MASK, M601, 0, {RT, RA}},
|
|
|
|
|
{"abso.", XO(31,360,1,1), XORB_MASK, M601, 0, {RT, RA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"divso", XO(31,363,1,0), XO_MASK, M601, 0, {RT, RA, RB}},
|
|
|
|
|
{"divso.", XO(31,363,1,1), XO_MASK, M601, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lxvb16x", X(31,876), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tabortdci.", XRC(31,878,1), X_MASK, PPCHTM, 0, {TO, RA, HTM_SI}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"rmieg", X(31,882), XRTRA_MASK, POWER9, 0, {RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"ldcix", X(31,885), X_MASK, POWER6, 0, {RT, RA0, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"msgsync", X(31,886), 0xffffffff, POWER9, 0, {0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lfiwzx", X(31,887), X_MASK, POWER7|PPCA2, 0, {FRT, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"extswsli", XS(31,445,0), XS_MASK, POWER9, 0, {RA, RS, SH6}},
|
|
|
|
|
{"extswsli.", XS(31,445,1), XS_MASK, POWER9, 0, {RA, RS, SH6}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"paste.", XRCL(31,902,1,1),XRT_MASK, POWER9, 0, {RA0, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stvlxl", X(31,903), X_MASK, CELL, 0, {VS, RA0, RB}},
|
|
|
|
|
{"stdfcmux", APU(31,903,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"divdeuo", XO(31,393,1,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
|
|
|
|
|
{"divdeuo.", XO(31,393,1,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
|
|
|
|
|
{"divweuo", XO(31,395,1,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
|
|
|
|
|
{"divweuo.", XO(31,395,1,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stxvw4x", X(31,908), XX1_MASK, PPCVSX, 0, {XS6, RA0, RB}},
|
|
|
|
|
{"stxsibx", X(31,909), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tabort.", XRC(31,910,1), XRTRB_MASK, PPCHTM, 0, {RA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tlbsx", XRC(31,914,0), X_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RTO, RA0, RB}},
|
|
|
|
|
{"tlbsx.", XRC(31,914,1), X_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RTO, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"slbmfee", X(31,915), XRLA_MASK, POWER9, 0, {RT, RB, A_L}},
|
|
|
|
|
{"slbmfee", X(31,915), XRA_MASK, PPC64, POWER9, {RT, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stwcix", X(31,917), X_MASK, POWER6, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sthbrx", X(31,918), X_MASK, COM, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stfdpx", X(31,919), X_MASK, POWER6, POWER7, {FRSp, RA0, RB}},
|
|
|
|
|
{"stfqx", X(31,919), X_MASK, POWER2, 0, {FRS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sraq", XRC(31,920,0), X_MASK, M601, 0, {RA, RS, RB}},
|
|
|
|
|
{"sraq.", XRC(31,920,1), X_MASK, M601, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"srea", XRC(31,921,0), X_MASK, M601, 0, {RA, RS, RB}},
|
|
|
|
|
{"srea.", XRC(31,921,1), X_MASK, M601, 0, {RA, RS, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"extsh", XRC(31,922,0), XRB_MASK, PPCCOM, 0, {RA, RS}},
|
|
|
|
|
{"exts", XRC(31,922,0), XRB_MASK, PWRCOM, 0, {RA, RS}},
|
|
|
|
|
{"extsh.", XRC(31,922,1), XRB_MASK, PPCCOM, 0, {RA, RS}},
|
|
|
|
|
{"exts.", XRC(31,922,1), XRB_MASK, PWRCOM, 0, {RA, RS}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stfddx", X(31,931), X_MASK, E500MC, 0, {FRS, RA, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stvfrxl", X(31,933), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"wclrone", XOPL2(31,934,2),XRT_MASK, PPCA2, 0, {RA0, RB}},
|
|
|
|
|
{"wclrall", X(31,934), XRARB_MASK, PPCA2, 0, {L2}},
|
|
|
|
|
{"wclr", X(31,934), X_MASK, PPCA2, 0, {L2, RA0, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stvrxl", X(31,935), X_MASK, CELL, 0, {VS, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"divdeo", XO(31,425,1,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
|
|
|
|
|
{"divdeo.", XO(31,425,1,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
|
|
|
|
|
{"divweo", XO(31,427,1,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
|
|
|
|
|
{"divweo.", XO(31,427,1,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"stxvh8x", X(31,940), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
|
|
|
|
|
{"stxsihx", X(31,941), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"treclaim.", XRC(31,942,1), XRTRB_MASK, PPCHTM, 0, {RA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
{"tlbrehi", XTLB(31,946,0), XTLB_MASK, PPC403, PPCA2, {RT, RA}},
|
|
|
|
|
{"tlbrelo", XTLB(31,946,1), XTLB_MASK, PPC403, PPCA2, {RT, RA}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tlbre", X(31,946), X_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RSO, RAOPT, SHO}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sthcix", X(31,949), X_MASK, POWER6, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"icswepx", XRC(31,950,0), X_MASK, PPCA2, 0, {RS, RA, RB}},
|
|
|
|
|
{"icswepx.", XRC(31,950,1), X_MASK, PPCA2, 0, {RS, RA, RB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stfqux", X(31,951), X_MASK, POWER2, 0, {FRS, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sraiq", XRC(31,952,0), X_MASK, M601, 0, {RA, RS, SH}},
|
|
|
|
|
{"sraiq.", XRC(31,952,1), X_MASK, M601, 0, {RA, RS, SH}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"extsb", XRC(31,954,0), XRB_MASK, PPC, 0, {RA, RS}},
|
|
|
|
|
{"extsb.", XRC(31,954,1), XRB_MASK, PPC, 0, {RA, RS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stvflxl", X(31,965), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"iccci", X(31,966), XRT_MASK, PPC403|PPC440|TITAN|PPCA2, 0, {RAOPT, RBOPT}},
|
|
|
|
|
{"ici", X(31,966), XRARB_MASK, PPCA2|PPC476, 0, {CT}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"divduo", XO(31,457,1,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
|
|
|
|
|
{"divduo.", XO(31,457,1,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"divwuo", XO(31,459,1,0), XO_MASK, PPC, 0, {RT, RA, RB}},
|
|
|
|
|
{"divwuo.", XO(31,459,1,1), XO_MASK, PPC, 0, {RT, RA, RB}},
|
|
|
|
|
|
|
|
|
|
{"stxvd2x", X(31,972), XX1_MASK, PPCVSX, 0, {XS6, RA0, RB}},
|
|
|
|
|
{"stxvx", X(31,972), XX1_MASK, POWER8, POWER9|PPCVSX3, {XS6, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
{"tlbld", X(31,978), XRTRA_MASK, PPC, PPC403|BOOKE|PPCA2|PPC476, {RB}},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tlbwehi", XTLB(31,978,0), XTLB_MASK, PPC403, 0, {RT, RA}},
|
|
|
|
|
{"tlbwelo", XTLB(31,978,1), XTLB_MASK, PPC403, 0, {RT, RA}},
|
|
|
|
|
{"tlbwe", X(31,978), X_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RSO, RAOPT, SHO}},
|
|
|
|
|
|
|
|
|
|
{"slbfee.", XRC(31,979,1), XRA_MASK, POWER6, 0, {RT, RB}},
|
|
|
|
|
|
|
|
|
|
{"stbcix", X(31,981), X_MASK, POWER6, 0, {RS, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"icbi", X(31,982), XRT_MASK, PPC, 0, {RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"stfiwx", X(31,983), X_MASK, PPC, PPCEFS, {FRS, RA0, RB}},
|
|
|
|
|
|
|
|
|
|
{"extsw", XRC(31,986,0), XRB_MASK, PPC64, 0, {RA, RS}},
|
|
|
|
|
{"extsw.", XRC(31,986,1), XRB_MASK, PPC64, 0, {RA, RS}},
|
|
|
|
|
|
|
|
|
|
{"icbiep", XRT(31,991,0), XRT_MASK, E500MC|PPCA2, 0, {RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stvswxl", X(31,997), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
|
2015-08-28 15:32:19 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"icread", X(31,998), XRT_MASK, PPC403|PPC440|PPC476|TITAN, 0, {RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"nabso", XO(31,488,1,0), XORB_MASK, M601, 0, {RT, RA}},
|
|
|
|
|
{"nabso.", XO(31,488,1,1), XORB_MASK, M601, 0, {RT, RA}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"divdo", XO(31,489,1,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
|
|
|
|
|
{"divdo.", XO(31,489,1,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"divwo", XO(31,491,1,0), XO_MASK, PPC, 0, {RT, RA, RB}},
|
|
|
|
|
{"divwo.", XO(31,491,1,1), XO_MASK, PPC, 0, {RT, RA, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stxvb16x", X(31,1004), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"trechkpt.", XRC(31,1006,1), XRTRARB_MASK,PPCHTM, 0, {0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"tlbli", X(31,1010), XRTRA_MASK, PPC, TITAN, {RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stdcix", X(31,1013), X_MASK, POWER6, 0, {RS, RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcbz", X(31,1014), XRT_MASK, PPC, 0, {RA0, RB}},
|
|
|
|
|
{"dclz", X(31,1014), XRT_MASK, PPC, 0, {RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcbzep", XRT(31,1023,0), XRT_MASK, E500MC|PPCA2, 0, {RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcbzl", XOPL(31,1014,1), XRT_MASK, POWER4|E500MC, PPC476, {RA0, RB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"cctpl", 0x7c210b78, 0xffffffff, CELL, 0, {0}},
|
|
|
|
|
{"cctpm", 0x7c421378, 0xffffffff, CELL, 0, {0}},
|
|
|
|
|
{"cctph", 0x7c631b78, 0xffffffff, CELL, 0, {0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dstt", XDSS(31,342,1), XDSS_MASK, PPCVEC, 0, {RA, RB, STRM}},
|
|
|
|
|
{"dststt", XDSS(31,374,1), XDSS_MASK, PPCVEC, 0, {RA, RB, STRM}},
|
|
|
|
|
{"dssall", XDSS(31,822,1), XDSS_MASK, PPCVEC, 0, {0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"db8cyc", 0x7f9ce378, 0xffffffff, CELL, 0, {0}},
|
|
|
|
|
{"db10cyc", 0x7fbdeb78, 0xffffffff, CELL, 0, {0}},
|
|
|
|
|
{"db12cyc", 0x7fdef378, 0xffffffff, CELL, 0, {0}},
|
|
|
|
|
{"db16cyc", 0x7ffffb78, 0xffffffff, CELL, 0, {0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lwz", OP(32), OP_MASK, PPCCOM, PPCVLE, {RT, D, RA0}},
|
|
|
|
|
{"l", OP(32), OP_MASK, PWRCOM, PPCVLE, {RT, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lwzu", OP(33), OP_MASK, PPCCOM, PPCVLE, {RT, D, RAL}},
|
|
|
|
|
{"lu", OP(33), OP_MASK, PWRCOM, PPCVLE, {RT, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lbz", OP(34), OP_MASK, COM, PPCVLE, {RT, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lbzu", OP(35), OP_MASK, COM, PPCVLE, {RT, D, RAL}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stw", OP(36), OP_MASK, PPCCOM, PPCVLE, {RS, D, RA0}},
|
|
|
|
|
{"st", OP(36), OP_MASK, PWRCOM, PPCVLE, {RS, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stwu", OP(37), OP_MASK, PPCCOM, PPCVLE, {RS, D, RAS}},
|
|
|
|
|
{"stu", OP(37), OP_MASK, PWRCOM, PPCVLE, {RS, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stb", OP(38), OP_MASK, COM, PPCVLE, {RS, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stbu", OP(39), OP_MASK, COM, PPCVLE, {RS, D, RAS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lhz", OP(40), OP_MASK, COM, PPCVLE, {RT, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lhzu", OP(41), OP_MASK, COM, PPCVLE, {RT, D, RAL}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lha", OP(42), OP_MASK, COM, PPCVLE, {RT, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lhau", OP(43), OP_MASK, COM, PPCVLE, {RT, D, RAL}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sth", OP(44), OP_MASK, COM, PPCVLE, {RS, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"sthu", OP(45), OP_MASK, COM, PPCVLE, {RS, D, RAS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lmw", OP(46), OP_MASK, PPCCOM, PPCVLE, {RT, D, RAM}},
|
|
|
|
|
{"lm", OP(46), OP_MASK, PWRCOM, PPCVLE, {RT, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stmw", OP(47), OP_MASK, PPCCOM, PPCVLE, {RS, D, RA0}},
|
|
|
|
|
{"stm", OP(47), OP_MASK, PWRCOM, PPCVLE, {RS, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lfs", OP(48), OP_MASK, COM, PPCEFS|PPCVLE, {FRT, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lfsu", OP(49), OP_MASK, COM, PPCEFS|PPCVLE, {FRT, D, RAS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lfd", OP(50), OP_MASK, COM, PPCEFS|PPCVLE, {FRT, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lfdu", OP(51), OP_MASK, COM, PPCEFS|PPCVLE, {FRT, D, RAS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stfs", OP(52), OP_MASK, COM, PPCEFS|PPCVLE, {FRS, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stfsu", OP(53), OP_MASK, COM, PPCEFS|PPCVLE, {FRS, D, RAS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stfd", OP(54), OP_MASK, COM, PPCEFS|PPCVLE, {FRS, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"stfdu", OP(55), OP_MASK, COM, PPCEFS|PPCVLE, {FRS, D, RAS}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lq", OP(56), OP_MASK, POWER4, PPC476|PPCVLE, {RTQ, DQ, RAQ}},
|
|
|
|
|
{"psq_l", OP(56), OP_MASK, PPCPS, PPCVLE, {FRT,PSD,RA,PSW,PSQ}},
|
|
|
|
|
{"lfq", OP(56), OP_MASK, POWER2, PPCVLE, {FRT, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"lxsd", DSO(57,2), DS_MASK, PPCVSX3, PPCVLE, {VD, DS, RA0}},
|
|
|
|
|
{"lxssp", DSO(57,3), DS_MASK, PPCVSX3, PPCVLE, {VD, DS, RA0}},
|
|
|
|
|
{"lfdp", OP(57), OP_MASK, POWER6, POWER7|PPCVLE, {FRTp, DS, RA0}},
|
|
|
|
|
{"psq_lu", OP(57), OP_MASK, PPCPS, PPCVLE, {FRT,PSD,RA,PSW,PSQ}},
|
|
|
|
|
{"lfqu", OP(57), OP_MASK, POWER2, PPCVLE, {FRT, D, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"ld", DSO(58,0), DS_MASK, PPC64, PPCVLE, {RT, DS, RA0}},
|
|
|
|
|
{"ldu", DSO(58,1), DS_MASK, PPC64, PPCVLE, {RT, DS, RAL}},
|
|
|
|
|
{"lwa", DSO(58,2), DS_MASK, PPC64, PPCVLE, {RT, DS, RA0}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dadd", XRC(59,2,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"dadd.", XRC(59,2,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dqua", ZRC(59,3,0), Z2_MASK, POWER6, PPCVLE, {FRT,FRA,FRB,RMC}},
|
|
|
|
|
{"dqua.", ZRC(59,3,1), Z2_MASK, POWER6, PPCVLE, {FRT,FRA,FRB,RMC}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fdivs", A(59,18,0), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"fdivs.", A(59,18,1), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fsubs", A(59,20,0), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"fsubs.", A(59,20,1), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fadds", A(59,21,0), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"fadds.", A(59,21,1), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fsqrts", A(59,22,0), AFRAFRC_MASK, PPC, TITAN|PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fsqrts.", A(59,22,1), AFRAFRC_MASK, PPC, TITAN|PPCVLE, {FRT, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fres", A(59,24,0), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fres", A(59,24,0), AFRALFRC_MASK, PPC, POWER7|PPCVLE, {FRT, FRB, A_L}},
|
|
|
|
|
{"fres.", A(59,24,1), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fres.", A(59,24,1), AFRALFRC_MASK, PPC, POWER7|PPCVLE, {FRT, FRB, A_L}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fmuls", A(59,25,0), AFRB_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC}},
|
|
|
|
|
{"fmuls.", A(59,25,1), AFRB_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"frsqrtes", A(59,26,0), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"frsqrtes", A(59,26,0), AFRALFRC_MASK, POWER5, POWER7|PPCVLE, {FRT, FRB, A_L}},
|
|
|
|
|
{"frsqrtes.", A(59,26,1), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"frsqrtes.", A(59,26,1), AFRALFRC_MASK, POWER5, POWER7|PPCVLE, {FRT, FRB, A_L}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fmsubs", A(59,28,0), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fmsubs.", A(59,28,1), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fmadds", A(59,29,0), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fmadds.", A(59,29,1), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fnmsubs", A(59,30,0), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fnmsubs.", A(59,30,1), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fnmadds", A(59,31,0), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fnmadds.", A(59,31,1), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dmul", XRC(59,34,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"dmul.", XRC(59,34,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"drrnd", ZRC(59,35,0), Z2_MASK, POWER6, PPCVLE, {FRT, FRA, FRB, RMC}},
|
|
|
|
|
{"drrnd.", ZRC(59,35,1), Z2_MASK, POWER6, PPCVLE, {FRT, FRA, FRB, RMC}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dscli", ZRC(59,66,0), Z_MASK, POWER6, PPCVLE, {FRT, FRA, SH16}},
|
|
|
|
|
{"dscli.", ZRC(59,66,1), Z_MASK, POWER6, PPCVLE, {FRT, FRA, SH16}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dquai", ZRC(59,67,0), Z2_MASK, POWER6, PPCVLE, {TE, FRT,FRB,RMC}},
|
|
|
|
|
{"dquai.", ZRC(59,67,1), Z2_MASK, POWER6, PPCVLE, {TE, FRT,FRB,RMC}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dscri", ZRC(59,98,0), Z_MASK, POWER6, PPCVLE, {FRT, FRA, SH16}},
|
|
|
|
|
{"dscri.", ZRC(59,98,1), Z_MASK, POWER6, PPCVLE, {FRT, FRA, SH16}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"drintx", ZRC(59,99,0), Z2_MASK, POWER6, PPCVLE, {R, FRT, FRB, RMC}},
|
|
|
|
|
{"drintx.", ZRC(59,99,1), Z2_MASK, POWER6, PPCVLE, {R, FRT, FRB, RMC}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcmpo", X(59,130), X_MASK, POWER6, PPCVLE, {BF, FRA, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dtstex", X(59,162), X_MASK, POWER6, PPCVLE, {BF, FRA, FRB}},
|
|
|
|
|
{"dtstdc", Z(59,194), Z_MASK, POWER6, PPCVLE, {BF, FRA, DCM}},
|
|
|
|
|
{"dtstdg", Z(59,226), Z_MASK, POWER6, PPCVLE, {BF, FRA, DGM}},
|
|
|
|
|
|
|
|
|
|
{"drintn", ZRC(59,227,0), Z2_MASK, POWER6, PPCVLE, {R, FRT, FRB, RMC}},
|
|
|
|
|
{"drintn.", ZRC(59,227,1), Z2_MASK, POWER6, PPCVLE, {R, FRT, FRB, RMC}},
|
|
|
|
|
|
|
|
|
|
{"dctdp", XRC(59,258,0), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"dctdp.", XRC(59,258,1), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"dctfix", XRC(59,290,0), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"dctfix.", XRC(59,290,1), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"ddedpd", XRC(59,322,0), X_MASK, POWER6, PPCVLE, {SP, FRT, FRB}},
|
|
|
|
|
{"ddedpd.", XRC(59,322,1), X_MASK, POWER6, PPCVLE, {SP, FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"dxex", XRC(59,354,0), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"dxex.", XRC(59,354,1), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"dsub", XRC(59,514,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"dsub.", XRC(59,514,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
|
|
|
|
|
{"ddiv", XRC(59,546,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"ddiv.", XRC(59,546,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
|
|
|
|
|
{"dcmpu", X(59,642), X_MASK, POWER6, PPCVLE, {BF, FRA, FRB}},
|
|
|
|
|
|
|
|
|
|
{"dtstsf", X(59,674), X_MASK, POWER6, PPCVLE, {BF, FRA, FRB}},
|
|
|
|
|
{"dtstsfi", X(59,675), X_MASK|1<<22,POWER9, PPCVLE, {BF, UIM6, FRB}},
|
|
|
|
|
|
|
|
|
|
{"drsp", XRC(59,770,0), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"drsp.", XRC(59,770,1), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"dcffix", XRC(59,802,0), X_MASK|FRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"dcffix.", XRC(59,802,1), X_MASK|FRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"denbcd", XRC(59,834,0), X_MASK, POWER6, PPCVLE, {S, FRT, FRB}},
|
|
|
|
|
{"denbcd.", XRC(59,834,1), X_MASK, POWER6, PPCVLE, {S, FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"fcfids", XRC(59,846,0), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fcfids.", XRC(59,846,1), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"diex", XRC(59,866,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"diex.", XRC(59,866,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
|
|
|
|
|
{"fcfidus", XRC(59,974,0), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fcfidus.", XRC(59,974,1), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"xsaddsp", XX3(60,0), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsmaddasp", XX3(60,1), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxsldwi", XX3(60,2), XX3SHW_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6, SHW}},
|
|
|
|
|
{"xscmpeqdp", XX3(60,3), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsrsqrtesp", XX2(60,10), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xssqrtsp", XX2(60,11), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xxsel", XX4(60,3), XX4_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6, XC6}},
|
|
|
|
|
{"xssubsp", XX3(60,8), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsmaddmsp", XX3(60,9), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxspltd", XX3(60,10), XX3DM_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6S, DMEX}},
|
|
|
|
|
{"xxmrghd", XX3(60,10), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxswapd", XX3(60,10)|(2<<8), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6S}},
|
|
|
|
|
{"xxmrgld", XX3(60,10)|(3<<8), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxpermdi", XX3(60,10), XX3DM_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6, DM}},
|
|
|
|
|
{"xscmpgtdp", XX3(60,11), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsresp", XX2(60,26), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xsmulsp", XX3(60,16), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsmsubasp", XX3(60,17), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxmrghw", XX3(60,18), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xscmpgedp", XX3(60,19), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsdivsp", XX3(60,24), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsmsubmsp", XX3(60,25), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxperm", XX3(60,26), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsadddp", XX3(60,32), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsmaddadp", XX3(60,33), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xscmpudp", XX3(60,35), XX3BF_MASK, PPCVSX, PPCVLE, {BF, XA6, XB6}},
|
|
|
|
|
{"xscvdpuxws", XX2(60,72), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xsrdpi", XX2(60,73), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xsrsqrtedp", XX2(60,74), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xssqrtdp", XX2(60,75), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xssubdp", XX3(60,40), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsmaddmdp", XX3(60,41), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xscmpodp", XX3(60,43), XX3BF_MASK, PPCVSX, PPCVLE, {BF, XA6, XB6}},
|
|
|
|
|
{"xscvdpsxws", XX2(60,88), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xsrdpiz", XX2(60,89), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xsredp", XX2(60,90), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xsmuldp", XX3(60,48), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsmsubadp", XX3(60,49), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxmrglw", XX3(60,50), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsrdpip", XX2(60,105), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xstsqrtdp", XX2(60,106), XX2BF_MASK, PPCVSX, PPCVLE, {BF, XB6}},
|
|
|
|
|
{"xsrdpic", XX2(60,107), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xsdivdp", XX3(60,56), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsmsubmdp", XX3(60,57), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxpermr", XX3(60,58), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xscmpexpdp", XX3(60,59), XX3BF_MASK, PPCVSX3, PPCVLE, {BF, XA6, XB6}},
|
|
|
|
|
{"xsrdpim", XX2(60,121), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xstdivdp", XX3(60,61), XX3BF_MASK, PPCVSX, PPCVLE, {BF, XA6, XB6}},
|
|
|
|
|
{"xvaddsp", XX3(60,64), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvmaddasp", XX3(60,65), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcmpeqsp", XX3RC(60,67,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcmpeqsp.", XX3RC(60,67,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcvspuxws", XX2(60,136), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvrspi", XX2(60,137), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvrsqrtesp", XX2(60,138), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvsqrtsp", XX2(60,139), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvsubsp", XX3(60,72), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvmaddmsp", XX3(60,73), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcmpgtsp", XX3RC(60,75,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcmpgtsp.", XX3RC(60,75,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcvspsxws", XX2(60,152), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvrspiz", XX2(60,153), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvresp", XX2(60,154), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvmulsp", XX3(60,80), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvmsubasp", XX3(60,81), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxspltw", XX2(60,164), XX2UIM_MASK, PPCVSX, PPCVLE, {XT6, XB6, UIM}},
|
|
|
|
|
{"xxextractuw", XX2(60,165), XX2UIM4_MASK, PPCVSX3, PPCVLE, {XT6, XB6, UIMM4}},
|
|
|
|
|
{"xvcmpgesp", XX3RC(60,83,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcmpgesp.", XX3RC(60,83,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcvuxwsp", XX2(60,168), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvrspip", XX2(60,169), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvtsqrtsp", XX2(60,170), XX2BF_MASK, PPCVSX, PPCVLE, {BF, XB6}},
|
|
|
|
|
{"xvrspic", XX2(60,171), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvdivsp", XX3(60,88), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvmsubmsp", XX3(60,89), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxspltib", X(60,360), XX1_MASK|3<<19, PPCVSX3, PPCVLE, {XT6, IMM8}},
|
|
|
|
|
{"xxinsertw", XX2(60,181), XX2UIM4_MASK, PPCVSX3, PPCVLE, {XT6, XB6, UIMM4}},
|
|
|
|
|
{"xvcvsxwsp", XX2(60,184), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvrspim", XX2(60,185), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvtdivsp", XX3(60,93), XX3BF_MASK, PPCVSX, PPCVLE, {BF, XA6, XB6}},
|
|
|
|
|
{"xvadddp", XX3(60,96), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvmaddadp", XX3(60,97), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcmpeqdp", XX3RC(60,99,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcmpeqdp.", XX3RC(60,99,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcvdpuxws", XX2(60,200), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvrdpi", XX2(60,201), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvrsqrtedp", XX2(60,202), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvsqrtdp", XX2(60,203), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvsubdp", XX3(60,104), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvmaddmdp", XX3(60,105), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcmpgtdp", XX3RC(60,107,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcmpgtdp.", XX3RC(60,107,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcvdpsxws", XX2(60,216), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvrdpiz", XX2(60,217), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvredp", XX2(60,218), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvmuldp", XX3(60,112), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvmsubadp", XX3(60,113), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcmpgedp", XX3RC(60,115,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcmpgedp.", XX3RC(60,115,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcvuxwdp", XX2(60,232), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvrdpip", XX2(60,233), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvtsqrtdp", XX2(60,234), XX2BF_MASK, PPCVSX, PPCVLE, {BF, XB6}},
|
|
|
|
|
{"xvrdpic", XX2(60,235), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvdivdp", XX3(60,120), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvmsubmdp", XX3(60,121), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcvsxwdp", XX2(60,248), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvrdpim", XX2(60,249), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvtdivdp", XX3(60,125), XX3BF_MASK, PPCVSX, PPCVLE, {BF, XA6, XB6}},
|
|
|
|
|
{"xsmaxcdp", XX3(60,128), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsnmaddasp", XX3(60,129), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxland", XX3(60,130), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xscvdpsp", XX2(60,265), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xscvdpspn", XX2(60,267), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xsmincdp", XX3(60,136), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsnmaddmsp", XX3(60,137), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxlandc", XX3(60,138), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsrsp", XX2(60,281), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xsmaxjdp", XX3(60,144), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsnmsubasp", XX3(60,145), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxlor", XX3(60,146), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xscvuxdsp", XX2(60,296), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xststdcsp", XX2(60,298), XX2BFD_MASK, PPCVSX3, PPCVLE, {BF, XB6, DCMX}},
|
|
|
|
|
{"xsminjdp", XX3(60,152), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsnmsubmsp", XX3(60,153), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxlxor", XX3(60,154), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xscvsxdsp", XX2(60,312), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xsmaxdp", XX3(60,160), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsnmaddadp", XX3(60,161), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxlnor", XX3(60,162), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xscvdpuxds", XX2(60,328), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xscvspdp", XX2(60,329), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xscvspdpn", XX2(60,331), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xsmindp", XX3(60,168), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsnmaddmdp", XX3(60,169), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxlorc", XX3(60,170), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xscvdpsxds", XX2(60,344), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xsabsdp", XX2(60,345), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xsxexpdp", XX2VA(60,347,0),XX2_MASK|1, PPCVSX3, PPCVLE, {RT, XB6}},
|
|
|
|
|
{"xsxsigdp", XX2VA(60,347,1),XX2_MASK|1, PPCVSX3, PPCVLE, {RT, XB6}},
|
|
|
|
|
{"xscvhpdp", XX2VA(60,347,16),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xscvdphp", XX2VA(60,347,17),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xscpsgndp", XX3(60,176), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xsnmsubadp", XX3(60,177), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxlnand", XX3(60,178), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xscvuxddp", XX2(60,360), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xsnabsdp", XX2(60,361), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xststdcdp", XX2(60,362), XX2BFD_MASK, PPCVSX3, PPCVLE, {BF, XB6, DCMX}},
|
|
|
|
|
{"xsnmsubmdp", XX3(60,185), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xxleqv", XX3(60,186), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xscvsxddp", XX2(60,376), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xsnegdp", XX2(60,377), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvmaxsp", XX3(60,192), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvnmaddasp", XX3(60,193), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcvspuxds", XX2(60,392), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvcvdpsp", XX2(60,393), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvminsp", XX3(60,200), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvnmaddmsp", XX3(60,201), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcvspsxds", XX2(60,408), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvabssp", XX2(60,409), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvmovsp", XX3(60,208), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6S}},
|
|
|
|
|
{"xvcpsgnsp", XX3(60,208), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvnmsubasp", XX3(60,209), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcvuxdsp", XX2(60,424), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvnabssp", XX2(60,425), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvtstdcsp", XX2(60,426), XX2DCMXS_MASK, PPCVSX3, PPCVLE, {XT6, XB6, DCMXS}},
|
|
|
|
|
{"xviexpsp", XX3(60,216), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvnmsubmsp", XX3(60,217), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcvsxdsp", XX2(60,440), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvnegsp", XX2(60,441), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvmaxdp", XX3(60,224), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvnmaddadp", XX3(60,225), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcvdpuxds", XX2(60,456), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvcvspdp", XX2(60,457), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xsiexpdp", X(60,918), XX1_MASK, PPCVSX3, PPCVLE, {XT6, RA, RB}},
|
|
|
|
|
{"xvmindp", XX3(60,232), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvnmaddmdp", XX3(60,233), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcvdpsxds", XX2(60,472), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvabsdp", XX2(60,473), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvxexpdp", XX2VA(60,475,0),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvxsigdp", XX2VA(60,475,1),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xxbrh", XX2VA(60,475,7),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvxexpsp", XX2VA(60,475,8),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvxsigsp", XX2VA(60,475,9),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xxbrw", XX2VA(60,475,15),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xxbrd", XX2VA(60,475,23),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvcvhpsp", XX2VA(60,475,24),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvcvsphp", XX2VA(60,475,25),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xxbrq", XX2VA(60,475,31),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvmovdp", XX3(60,240), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6S}},
|
|
|
|
|
{"xvcpsgndp", XX3(60,240), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvnmsubadp", XX3(60,241), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcvuxddp", XX2(60,488), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvnabsdp", XX2(60,489), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvtstdcdp", XX2(60,490), XX2DCMXS_MASK, PPCVSX3, PPCVLE, {XT6, XB6, DCMXS}},
|
|
|
|
|
{"xviexpdp", XX3(60,248), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvnmsubmdp", XX3(60,249), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
|
|
|
|
|
{"xvcvsxddp", XX2(60,504), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
{"xvnegdp", XX2(60,505), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
|
|
|
|
|
|
|
|
|
|
{"psq_st", OP(60), OP_MASK, PPCPS, PPCVLE, {FRS,PSD,RA,PSW,PSQ}},
|
|
|
|
|
{"stfq", OP(60), OP_MASK, POWER2, PPCVLE, {FRS, D, RA}},
|
|
|
|
|
|
|
|
|
|
{"lxv", DQX(61,1), DQX_MASK, PPCVSX3, PPCVLE, {XTQ6, DQ, RA0}},
|
|
|
|
|
{"stxv", DQX(61,5), DQX_MASK, PPCVSX3, PPCVLE, {XSQ6, DQ, RA0}},
|
|
|
|
|
{"stxsd", DSO(61,2), DS_MASK, PPCVSX3, PPCVLE, {VS, DS, RA0}},
|
|
|
|
|
{"stxssp", DSO(61,3), DS_MASK, PPCVSX3, PPCVLE, {VS, DS, RA0}},
|
|
|
|
|
{"stfdp", OP(61), OP_MASK, POWER6, POWER7|PPCVLE, {FRSp, DS, RA0}},
|
|
|
|
|
{"psq_stu", OP(61), OP_MASK, PPCPS, PPCVLE, {FRS,PSD,RA,PSW,PSQ}},
|
|
|
|
|
{"stfqu", OP(61), OP_MASK, POWER2, PPCVLE, {FRS, D, RA}},
|
|
|
|
|
|
|
|
|
|
{"std", DSO(62,0), DS_MASK, PPC64, PPCVLE, {RS, DS, RA0}},
|
|
|
|
|
{"stdu", DSO(62,1), DS_MASK, PPC64, PPCVLE, {RS, DS, RAS}},
|
|
|
|
|
{"stq", DSO(62,2), DS_MASK, POWER4, PPC476|PPCVLE, {RSQ, DS, RA0}},
|
|
|
|
|
|
|
|
|
|
{"fcmpu", X(63,0), XBF_MASK, COM, PPCEFS|PPCVLE, {BF, FRA, FRB}},
|
|
|
|
|
|
|
|
|
|
{"daddq", XRC(63,2,0), X_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
|
|
|
|
|
{"daddq.", XRC(63,2,1), X_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
|
|
|
|
|
|
|
|
|
|
{"dquaq", ZRC(63,3,0), Z2_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp, RMC}},
|
|
|
|
|
{"dquaq.", ZRC(63,3,1), Z2_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp, RMC}},
|
|
|
|
|
|
|
|
|
|
{"xsaddqp", XRC(63,4,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
|
|
|
|
{"xsaddqpo", XRC(63,4,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
|
|
|
|
|
|
|
|
|
{"xsrqpi", ZRC(63,5,0), Z2_MASK, PPCVSX3, PPCVLE, {R, VD, VB, RMC}},
|
|
|
|
|
{"xsrqpix", ZRC(63,5,1), Z2_MASK, PPCVSX3, PPCVLE, {R, VD, VB, RMC}},
|
|
|
|
|
|
|
|
|
|
{"fcpsgn", XRC(63,8,0), X_MASK, POWER6|PPCA2|PPC476, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"fcpsgn.", XRC(63,8,1), X_MASK, POWER6|PPCA2|PPC476, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
|
|
|
|
|
{"frsp", XRC(63,12,0), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"frsp.", XRC(63,12,1), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"fctiw", XRC(63,14,0), XRA_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fcir", XRC(63,14,0), XRA_MASK, PWR2COM, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fctiw.", XRC(63,14,1), XRA_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fcir.", XRC(63,14,1), XRA_MASK, PWR2COM, PPCVLE, {FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"fctiwz", XRC(63,15,0), XRA_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fcirz", XRC(63,15,0), XRA_MASK, PWR2COM, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fctiwz.", XRC(63,15,1), XRA_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fcirz.", XRC(63,15,1), XRA_MASK, PWR2COM, PPCVLE, {FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"fdiv", A(63,18,0), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"fd", A(63,18,0), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"fdiv.", A(63,18,1), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"fd.", A(63,18,1), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
|
|
|
|
|
{"fsub", A(63,20,0), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"fs", A(63,20,0), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"fsub.", A(63,20,1), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"fs.", A(63,20,1), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
|
|
|
|
|
{"fadd", A(63,21,0), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"fa", A(63,21,0), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"fadd.", A(63,21,1), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
{"fa.", A(63,21,1), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
|
|
|
|
|
{"fsqrt", A(63,22,0), AFRAFRC_MASK, PPCPWR2, TITAN|PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fsqrt.", A(63,22,1), AFRAFRC_MASK, PPCPWR2, TITAN|PPCVLE, {FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"fsel", A(63,23,0), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fsel.", A(63,23,1), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
|
|
|
|
|
{"fre", A(63,24,0), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fre", A(63,24,0), AFRALFRC_MASK, POWER5, POWER7|PPCVLE, {FRT, FRB, A_L}},
|
|
|
|
|
{"fre.", A(63,24,1), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fre.", A(63,24,1), AFRALFRC_MASK, POWER5, POWER7|PPCVLE, {FRT, FRB, A_L}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fmul", A(63,25,0), AFRB_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC}},
|
|
|
|
|
{"fm", A(63,25,0), AFRB_MASK, PWRCOM, PPCVLE|PPCVLE, {FRT, FRA, FRC}},
|
|
|
|
|
{"fmul.", A(63,25,1), AFRB_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC}},
|
|
|
|
|
{"fm.", A(63,25,1), AFRB_MASK, PWRCOM, PPCVLE|PPCVLE, {FRT, FRA, FRC}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"frsqrte", A(63,26,0), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"frsqrte", A(63,26,0), AFRALFRC_MASK, PPC, POWER7|PPCVLE, {FRT, FRB, A_L}},
|
|
|
|
|
{"frsqrte.", A(63,26,1), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"frsqrte.", A(63,26,1), AFRALFRC_MASK, PPC, POWER7|PPCVLE, {FRT, FRB, A_L}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fmsub", A(63,28,0), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fms", A(63,28,0), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fmsub.", A(63,28,1), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fms.", A(63,28,1), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fmadd", A(63,29,0), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fma", A(63,29,0), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fmadd.", A(63,29,1), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fma.", A(63,29,1), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fnmsub", A(63,30,0), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fnms", A(63,30,0), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fnmsub.", A(63,30,1), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fnms.", A(63,30,1), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fnmadd", A(63,31,0), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fnma", A(63,31,0), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fnmadd.", A(63,31,1), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
|
|
|
|
|
{"fnma.", A(63,31,1), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fcmpo", X(63,32), XBF_MASK, COM, PPCEFS|PPCVLE, {BF, FRA, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dmulq", XRC(63,34,0), X_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
|
|
|
|
|
{"dmulq.", XRC(63,34,1), X_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"drrndq", ZRC(63,35,0), Z2_MASK, POWER6, PPCVLE, {FRTp, FRA, FRBp, RMC}},
|
|
|
|
|
{"drrndq.", ZRC(63,35,1), Z2_MASK, POWER6, PPCVLE, {FRTp, FRA, FRBp, RMC}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"xsmulqp", XRC(63,36,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
|
|
|
|
{"xsmulqpo", XRC(63,36,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"xsrqpxp", Z(63,37), Z2_MASK, PPCVSX3, PPCVLE, {R, VD, VB, RMC}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mtfsb1", XRC(63,38,0), XRARB_MASK, COM, PPCVLE, {BT}},
|
|
|
|
|
{"mtfsb1.", XRC(63,38,1), XRARB_MASK, COM, PPCVLE, {BT}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fneg", XRC(63,40,0), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fneg.", XRC(63,40,1), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mcrfs", X(63,64), XRB_MASK|(3<<21)|(3<<16), COM, PPCVLE, {BF, BFA}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dscliq", ZRC(63,66,0), Z_MASK, POWER6, PPCVLE, {FRTp, FRAp, SH16}},
|
|
|
|
|
{"dscliq.", ZRC(63,66,1), Z_MASK, POWER6, PPCVLE, {FRTp, FRAp, SH16}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dquaiq", ZRC(63,67,0), Z2_MASK, POWER6, PPCVLE, {TE, FRTp, FRBp, RMC}},
|
|
|
|
|
{"dquaiq.", ZRC(63,67,1), Z2_MASK, POWER6, PPCVLE, {TE, FRTp, FRBp, RMC}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mtfsb0", XRC(63,70,0), XRARB_MASK, COM, PPCVLE, {BT}},
|
|
|
|
|
{"mtfsb0.", XRC(63,70,1), XRARB_MASK, COM, PPCVLE, {BT}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fmr", XRC(63,72,0), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fmr.", XRC(63,72,1), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dscriq", ZRC(63,98,0), Z_MASK, POWER6, PPCVLE, {FRTp, FRAp, SH16}},
|
|
|
|
|
{"dscriq.", ZRC(63,98,1), Z_MASK, POWER6, PPCVLE, {FRTp, FRAp, SH16}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"drintxq", ZRC(63,99,0), Z2_MASK, POWER6, PPCVLE, {R, FRTp, FRBp, RMC}},
|
|
|
|
|
{"drintxq.", ZRC(63,99,1), Z2_MASK, POWER6, PPCVLE, {R, FRTp, FRBp, RMC}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"xscpsgnqp", X(63,100), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"ftdiv", X(63,128), XBF_MASK, POWER7, PPCVLE, {BF, FRA, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dcmpoq", X(63,130), X_MASK, POWER6, PPCVLE, {BF, FRAp, FRBp}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"xscmpoqp", X(63,132), XBF_MASK, PPCVSX3, PPCVLE, {BF, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mtfsfi", XRC(63,134,0), XWRA_MASK|(3<<21)|(1<<11), POWER6|PPCA2|PPC476, PPCVLE, {BFF, U, W}},
|
|
|
|
|
{"mtfsfi", XRC(63,134,0), XRA_MASK|(3<<21)|(1<<11), COM, POWER6|PPCA2|PPC476|PPCVLE, {BFF, U}},
|
|
|
|
|
{"mtfsfi.", XRC(63,134,1), XWRA_MASK|(3<<21)|(1<<11), POWER6|PPCA2|PPC476, PPCVLE, {BFF, U, W}},
|
|
|
|
|
{"mtfsfi.", XRC(63,134,1), XRA_MASK|(3<<21)|(1<<11), COM, POWER6|PPCA2|PPC476|PPCVLE, {BFF, U}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fnabs", XRC(63,136,0), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fnabs.", XRC(63,136,1), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fctiwu", XRC(63,142,0), XRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fctiwu.", XRC(63,142,1), XRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fctiwuz", XRC(63,143,0), XRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fctiwuz.", XRC(63,143,1), XRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"ftsqrt", X(63,160), XBF_MASK|FRA_MASK, POWER7, PPCVLE, {BF, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dtstexq", X(63,162), X_MASK, POWER6, PPCVLE, {BF, FRAp, FRBp}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"xscmpexpqp", X(63,164), XBF_MASK, PPCVSX3, PPCVLE, {BF, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dtstdcq", Z(63,194), Z_MASK, POWER6, PPCVLE, {BF, FRAp, DCM}},
|
|
|
|
|
{"dtstdgq", Z(63,226), Z_MASK, POWER6, PPCVLE, {BF, FRAp, DGM}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"drintnq", ZRC(63,227,0), Z2_MASK, POWER6, PPCVLE, {R, FRTp, FRBp, RMC}},
|
|
|
|
|
{"drintnq.", ZRC(63,227,1), Z2_MASK, POWER6, PPCVLE, {R, FRTp, FRBp, RMC}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dctqpq", XRC(63,258,0), X_MASK, POWER6, PPCVLE, {FRTp, FRB}},
|
|
|
|
|
{"dctqpq.", XRC(63,258,1), X_MASK, POWER6, PPCVLE, {FRTp, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"fabs", XRC(63,264,0), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fabs.", XRC(63,264,1), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dctfixq", XRC(63,290,0), X_MASK, POWER6, PPCVLE, {FRT, FRBp}},
|
|
|
|
|
{"dctfixq.", XRC(63,290,1), X_MASK, POWER6, PPCVLE, {FRT, FRBp}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"ddedpdq", XRC(63,322,0), X_MASK, POWER6, PPCVLE, {SP, FRTp, FRBp}},
|
|
|
|
|
{"ddedpdq.", XRC(63,322,1), X_MASK, POWER6, PPCVLE, {SP, FRTp, FRBp}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dxexq", XRC(63,354,0), X_MASK, POWER6, PPCVLE, {FRT, FRBp}},
|
|
|
|
|
{"dxexq.", XRC(63,354,1), X_MASK, POWER6, PPCVLE, {FRT, FRBp}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"xsmaddqp", XRC(63,388,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
|
|
|
|
{"xsmaddqpo", XRC(63,388,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"frin", XRC(63,392,0), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"frin.", XRC(63,392,1), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"xsmsubqp", XRC(63,420,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
|
|
|
|
{"xsmsubqpo", XRC(63,420,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"friz", XRC(63,424,0), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"friz.", XRC(63,424,1), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"xsnmaddqp", XRC(63,452,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
|
|
|
|
{"xsnmaddqpo", XRC(63,452,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"frip", XRC(63,456,0), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"frip.", XRC(63,456,1), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"xsnmsubqp", XRC(63,484,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
|
|
|
|
{"xsnmsubqpo", XRC(63,484,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"frim", XRC(63,488,0), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"frim.", XRC(63,488,1), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"dsubq", XRC(63,514,0), X_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
|
|
|
|
|
{"dsubq.", XRC(63,514,1), X_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"xssubqp", XRC(63,516,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
|
|
|
|
{"xssubqpo", XRC(63,516,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"ddivq", XRC(63,546,0), X_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
|
|
|
|
|
{"ddivq.", XRC(63,546,1), X_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"xsdivqp", XRC(63,548,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
|
|
|
|
{"xsdivqpo", XRC(63,548,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"mffs", XRC(63,583,0), XRARB_MASK, COM, PPCEFS|PPCVLE, {FRT}},
|
|
|
|
|
{"mffs.", XRC(63,583,1), XRARB_MASK, COM, PPCEFS|PPCVLE, {FRT}},
|
|
|
|
|
|
|
|
|
|
{"mffsce", XMMF(63,583,0,1), XMMF_MASK|RB_MASK, POWER9, PPCVLE, {FRT}},
|
|
|
|
|
{"mffscdrn", XMMF(63,583,2,4), XMMF_MASK, POWER9, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"mffscdrni", XMMF(63,583,2,5), XMMF_MASK|(3<<14), POWER9, PPCVLE, {FRT, DRM}},
|
|
|
|
|
{"mffscrn", XMMF(63,583,2,6), XMMF_MASK, POWER9, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"mffscrni", XMMF(63,583,2,7), XMMF_MASK|(7<<13), POWER9, PPCVLE, {FRT, RM}},
|
|
|
|
|
{"mffsl", XMMF(63,583,3,0), XMMF_MASK|RB_MASK, POWER9, PPCVLE, {FRT}},
|
|
|
|
|
|
|
|
|
|
{"dcmpuq", X(63,642), X_MASK, POWER6, PPCVLE, {BF, FRAp, FRBp}},
|
|
|
|
|
|
|
|
|
|
{"xscmpuqp", X(63,644), XBF_MASK, PPCVSX3, PPCVLE, {BF, VA, VB}},
|
|
|
|
|
|
|
|
|
|
{"dtstsfq", X(63,674), X_MASK, POWER6, PPCVLE, {BF, FRA, FRBp}},
|
|
|
|
|
{"dtstsfiq", X(63,675), X_MASK|1<<22,POWER9, PPCVLE, {BF, UIM6, FRBp}},
|
|
|
|
|
|
|
|
|
|
{"xststdcqp", X(63,708), X_MASK, PPCVSX3, PPCVLE, {BF, VB, DCMX}},
|
|
|
|
|
|
|
|
|
|
{"mtfsf", XFL(63,711,0), XFL_MASK, POWER6|PPCA2|PPC476, PPCVLE, {FLM, FRB, XFL_L, W}},
|
|
|
|
|
{"mtfsf", XFL(63,711,0), XFL_MASK, COM, POWER6|PPCA2|PPC476|PPCEFS|PPCVLE, {FLM, FRB}},
|
|
|
|
|
{"mtfsf.", XFL(63,711,1), XFL_MASK, POWER6|PPCA2|PPC476, PPCVLE, {FLM, FRB, XFL_L, W}},
|
|
|
|
|
{"mtfsf.", XFL(63,711,1), XFL_MASK, COM, POWER6|PPCA2|PPC476|PPCEFS|PPCVLE, {FLM, FRB}},
|
|
|
|
|
|
|
|
|
|
{"drdpq", XRC(63,770,0), X_MASK, POWER6, PPCVLE, {FRTp, FRBp}},
|
|
|
|
|
{"drdpq.", XRC(63,770,1), X_MASK, POWER6, PPCVLE, {FRTp, FRBp}},
|
|
|
|
|
|
|
|
|
|
{"dcffixq", XRC(63,802,0), X_MASK, POWER6, PPCVLE, {FRTp, FRB}},
|
|
|
|
|
{"dcffixq.", XRC(63,802,1), X_MASK, POWER6, PPCVLE, {FRTp, FRB}},
|
|
|
|
|
|
|
|
|
|
{"xsabsqp", XVA(63,804,0), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
|
|
|
|
|
{"xsxexpqp", XVA(63,804,2), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
|
|
|
|
|
{"xsnabsqp", XVA(63,804,8), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
|
|
|
|
|
{"xsnegqp", XVA(63,804,16), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
|
|
|
|
|
{"xsxsigqp", XVA(63,804,18), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
|
|
|
|
|
{"xssqrtqp", XVARC(63,804,27,0), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
|
|
|
|
|
{"xssqrtqpo", XVARC(63,804,27,1), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
|
|
|
|
|
|
|
|
|
|
{"fctid", XRC(63,814,0), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fctid", XRC(63,814,0), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fctid.", XRC(63,814,1), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fctid.", XRC(63,814,1), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"fctidz", XRC(63,815,0), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fctidz", XRC(63,815,0), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fctidz.", XRC(63,815,1), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fctidz.", XRC(63,815,1), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"denbcdq", XRC(63,834,0), X_MASK, POWER6, PPCVLE, {S, FRTp, FRBp}},
|
|
|
|
|
{"denbcdq.", XRC(63,834,1), X_MASK, POWER6, PPCVLE, {S, FRTp, FRBp}},
|
|
|
|
|
|
|
|
|
|
{"xscvqpuwz", XVA(63,836,1), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
|
|
|
|
|
{"xscvudqp", XVA(63,836,2), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
|
|
|
|
|
{"xscvqpswz", XVA(63,836,9), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
|
|
|
|
|
{"xscvsdqp", XVA(63,836,10), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
|
|
|
|
|
{"xscvqpudz", XVA(63,836,17), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
|
|
|
|
|
{"xscvqpdp", XVARC(63,836,20,0), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
|
|
|
|
|
{"xscvqpdpo", XVARC(63,836,20,1), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
|
|
|
|
|
{"xscvdpqp", XVA(63,836,22), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
|
|
|
|
|
{"xscvqpsdz", XVA(63,836,25), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
|
|
|
|
|
|
|
|
|
|
{"fmrgow", X(63,838), X_MASK, PPCVSX2, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
|
|
|
|
|
{"fcfid", XRC(63,846,0), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fcfid", XRC(63,846,0), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fcfid.", XRC(63,846,1), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fcfid.", XRC(63,846,1), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"diexq", XRC(63,866,0), X_MASK, POWER6, PPCVLE, {FRTp, FRA, FRBp}},
|
|
|
|
|
{"diexq.", XRC(63,866,1), X_MASK, POWER6, PPCVLE, {FRTp, FRA, FRBp}},
|
|
|
|
|
|
|
|
|
|
{"xsiexpqp", X(63,868), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
|
|
|
|
|
|
|
|
|
|
{"fctidu", XRC(63,942,0), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fctidu.", XRC(63,942,1), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"fctiduz", XRC(63,943,0), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fctiduz.", XRC(63,943,1), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
|
|
|
|
|
|
|
|
|
|
{"fmrgew", X(63,966), X_MASK, PPCVSX2, PPCVLE, {FRT, FRA, FRB}},
|
|
|
|
|
|
|
|
|
|
{"fcfidu", XRC(63,974,0), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
|
|
|
|
|
{"fcfidu.", XRC(63,974,1), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
const int powerpc_num_opcodes =
|
|
|
|
|
sizeof (powerpc_opcodes) / sizeof (powerpc_opcodes[0]);
|
|
|
|
|
|
2014-09-12 22:14:23 +00:00
|
|
|
|
/* The VLE opcode table.
|
|
|
|
|
|
|
|
|
|
The format of this opcode table is the same as the main opcode table. */
|
|
|
|
|
|
|
|
|
|
const struct powerpc_opcode vle_opcodes[] = {
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"se_illegal", C(0), C_MASK, PPCVLE, 0, {}},
|
|
|
|
|
{"se_isync", C(1), C_MASK, PPCVLE, 0, {}},
|
|
|
|
|
{"se_sc", C(2), C_MASK, PPCVLE, 0, {}},
|
|
|
|
|
{"se_blr", C_LK(2,0), C_LK_MASK, PPCVLE, 0, {}},
|
|
|
|
|
{"se_blrl", C_LK(2,1), C_LK_MASK, PPCVLE, 0, {}},
|
|
|
|
|
{"se_bctr", C_LK(3,0), C_LK_MASK, PPCVLE, 0, {}},
|
|
|
|
|
{"se_bctrl", C_LK(3,1), C_LK_MASK, PPCVLE, 0, {}},
|
|
|
|
|
{"se_rfi", C(8), C_MASK, PPCVLE, 0, {}},
|
|
|
|
|
{"se_rfci", C(9), C_MASK, PPCVLE, 0, {}},
|
|
|
|
|
{"se_rfdi", C(10), C_MASK, PPCVLE, 0, {}},
|
|
|
|
|
{"se_rfmci", C(11), C_MASK, PPCRFMCI|PPCVLE, 0, {}},
|
|
|
|
|
{"se_not", SE_R(0,2), SE_R_MASK, PPCVLE, 0, {RX}},
|
|
|
|
|
{"se_neg", SE_R(0,3), SE_R_MASK, PPCVLE, 0, {RX}},
|
|
|
|
|
{"se_mflr", SE_R(0,8), SE_R_MASK, PPCVLE, 0, {RX}},
|
|
|
|
|
{"se_mtlr", SE_R(0,9), SE_R_MASK, PPCVLE, 0, {RX}},
|
|
|
|
|
{"se_mfctr", SE_R(0,10), SE_R_MASK, PPCVLE, 0, {RX}},
|
|
|
|
|
{"se_mtctr", SE_R(0,11), SE_R_MASK, PPCVLE, 0, {RX}},
|
|
|
|
|
{"se_extzb", SE_R(0,12), SE_R_MASK, PPCVLE, 0, {RX}},
|
|
|
|
|
{"se_extsb", SE_R(0,13), SE_R_MASK, PPCVLE, 0, {RX}},
|
|
|
|
|
{"se_extzh", SE_R(0,14), SE_R_MASK, PPCVLE, 0, {RX}},
|
|
|
|
|
{"se_extsh", SE_R(0,15), SE_R_MASK, PPCVLE, 0, {RX}},
|
|
|
|
|
{"se_mr", SE_RR(0,1), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
|
|
|
|
|
{"se_mtar", SE_RR(0,2), SE_RR_MASK, PPCVLE, 0, {ARX, RY}},
|
|
|
|
|
{"se_mfar", SE_RR(0,3), SE_RR_MASK, PPCVLE, 0, {RX, ARY}},
|
|
|
|
|
{"se_add", SE_RR(1,0), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
|
|
|
|
|
{"se_mullw", SE_RR(1,1), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
|
|
|
|
|
{"se_sub", SE_RR(1,2), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
|
|
|
|
|
{"se_subf", SE_RR(1,3), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
|
|
|
|
|
{"se_cmp", SE_RR(3,0), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
|
|
|
|
|
{"se_cmpl", SE_RR(3,1), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
|
|
|
|
|
{"se_cmph", SE_RR(3,2), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
|
|
|
|
|
{"se_cmphl", SE_RR(3,3), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
|
|
|
|
|
|
|
|
|
|
{"e_cmpi", SCI8BF(6,0,21), SCI8BF_MASK, PPCVLE, 0, {CRD32, RA, SCLSCI8}},
|
|
|
|
|
{"e_cmpwi", SCI8BF(6,0,21), SCI8BF_MASK, PPCVLE, 0, {CRD32, RA, SCLSCI8}},
|
|
|
|
|
{"e_cmpli", SCI8BF(6,1,21), SCI8BF_MASK, PPCVLE, 0, {CRD32, RA, SCLSCI8}},
|
|
|
|
|
{"e_cmplwi", SCI8BF(6,1,21), SCI8BF_MASK, PPCVLE, 0, {CRD32, RA, SCLSCI8}},
|
|
|
|
|
{"e_addi", SCI8(6,16), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
|
|
|
|
|
{"e_subi", SCI8(6,16), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8N}},
|
|
|
|
|
{"e_addi.", SCI8(6,17), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
|
|
|
|
|
{"e_addic", SCI8(6,18), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
|
|
|
|
|
{"e_subic", SCI8(6,18), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8N}},
|
|
|
|
|
{"e_addic.", SCI8(6,19), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
|
|
|
|
|
{"e_subic.", SCI8(6,19), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8N}},
|
|
|
|
|
{"e_mulli", SCI8(6,20), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
|
|
|
|
|
{"e_subfic", SCI8(6,22), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
|
|
|
|
|
{"e_subfic.", SCI8(6,23), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
|
|
|
|
|
{"e_andi", SCI8(6,24), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
|
|
|
|
|
{"e_andi.", SCI8(6,25), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
|
|
|
|
|
{"e_nop", SCI8(6,26), 0xffffffff, PPCVLE, 0, {0}},
|
|
|
|
|
{"e_ori", SCI8(6,26), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
|
|
|
|
|
{"e_ori.", SCI8(6,27), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
|
|
|
|
|
{"e_xori", SCI8(6,28), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
|
|
|
|
|
{"e_xori.", SCI8(6,29), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
|
|
|
|
|
{"e_lbzu", OPVUP(6,0), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
|
|
|
|
|
{"e_lhau", OPVUP(6,3), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
|
|
|
|
|
{"e_lhzu", OPVUP(6,1), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
|
|
|
|
|
{"e_lmw", OPVUP(6,8), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
|
|
|
|
|
{"e_lwzu", OPVUP(6,2), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
|
|
|
|
|
{"e_stbu", OPVUP(6,4), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
|
|
|
|
|
{"e_sthu", OPVUP(6,5), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
|
|
|
|
|
{"e_stwu", OPVUP(6,6), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
|
|
|
|
|
{"e_stmw", OPVUP(6,9), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
|
|
|
|
|
{"e_ldmvgprw", OPVUPRT(6,16,0),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
|
|
|
|
|
{"e_stmvgprw", OPVUPRT(6,17,0),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
|
|
|
|
|
{"e_ldmvsprw", OPVUPRT(6,16,1),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
|
|
|
|
|
{"e_stmvsprw", OPVUPRT(6,17,1),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
|
|
|
|
|
{"e_ldmvsrrw", OPVUPRT(6,16,4),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
|
|
|
|
|
{"e_stmvsrrw", OPVUPRT(6,17,4),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
|
|
|
|
|
{"e_ldmvcsrrw", OPVUPRT(6,16,5),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
|
|
|
|
|
{"e_stmvcsrrw", OPVUPRT(6,17,5),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
|
|
|
|
|
{"e_ldmvdsrrw", OPVUPRT(6,16,6),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
|
|
|
|
|
{"e_stmvdsrrw", OPVUPRT(6,17,6),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
|
|
|
|
|
{"e_add16i", OP(7), OP_MASK, PPCVLE, 0, {RT, RA, SI}},
|
|
|
|
|
{"e_la", OP(7), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
|
|
|
|
|
{"e_sub16i", OP(7), OP_MASK, PPCVLE, 0, {RT, RA, NSI}},
|
|
|
|
|
|
|
|
|
|
{"se_addi", SE_IM5(8,0), SE_IM5_MASK, PPCVLE, 0, {RX, OIMM5}},
|
|
|
|
|
{"se_cmpli", SE_IM5(8,1), SE_IM5_MASK, PPCVLE, 0, {RX, OIMM5}},
|
|
|
|
|
{"se_subi", SE_IM5(9,0), SE_IM5_MASK, PPCVLE, 0, {RX, OIMM5}},
|
|
|
|
|
{"se_subi.", SE_IM5(9,1), SE_IM5_MASK, PPCVLE, 0, {RX, OIMM5}},
|
|
|
|
|
{"se_cmpi", SE_IM5(10,1), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
|
|
|
|
|
{"se_bmaski", SE_IM5(11,0), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
|
|
|
|
|
{"se_andi", SE_IM5(11,1), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
|
|
|
|
|
|
|
|
|
|
{"e_lbz", OP(12), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
|
|
|
|
|
{"e_stb", OP(13), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
|
|
|
|
|
{"e_lha", OP(14), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
|
|
|
|
|
|
|
|
|
|
{"se_srw", SE_RR(16,0), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
|
|
|
|
|
{"se_sraw", SE_RR(16,1), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
|
|
|
|
|
{"se_slw", SE_RR(16,2), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
|
|
|
|
|
{"se_nop", SE_RR(17,0), 0xffff, PPCVLE, 0, {0}},
|
|
|
|
|
{"se_or", SE_RR(17,0), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
|
|
|
|
|
{"se_andc", SE_RR(17,1), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
|
|
|
|
|
{"se_and", SE_RR(17,2), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
|
|
|
|
|
{"se_and.", SE_RR(17,3), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
|
|
|
|
|
{"se_li", IM7(9), IM7_MASK, PPCVLE, 0, {RX, UI7}},
|
|
|
|
|
|
|
|
|
|
{"e_lwz", OP(20), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
|
|
|
|
|
{"e_stw", OP(21), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
|
|
|
|
|
{"e_lhz", OP(22), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
|
|
|
|
|
{"e_sth", OP(23), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
|
|
|
|
|
|
|
|
|
|
{"se_bclri", SE_IM5(24,0), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
|
|
|
|
|
{"se_bgeni", SE_IM5(24,1), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
|
|
|
|
|
{"se_bseti", SE_IM5(25,0), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
|
|
|
|
|
{"se_btsti", SE_IM5(25,1), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
|
|
|
|
|
{"se_srwi", SE_IM5(26,0), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
|
|
|
|
|
{"se_srawi", SE_IM5(26,1), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
|
|
|
|
|
{"se_slwi", SE_IM5(27,0), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
|
|
|
|
|
|
|
|
|
|
{"e_lis", I16L(28,28), I16L_MASK, PPCVLE, 0, {RD, VLEUIMML}},
|
|
|
|
|
{"e_and2is.", I16L(28,29), I16L_MASK, PPCVLE, 0, {RD, VLEUIMML}},
|
|
|
|
|
{"e_or2is", I16L(28,26), I16L_MASK, PPCVLE, 0, {RD, VLEUIMML}},
|
|
|
|
|
{"e_and2i.", I16L(28,25), I16L_MASK, PPCVLE, 0, {RD, VLEUIMML}},
|
|
|
|
|
{"e_or2i", I16L(28,24), I16L_MASK, PPCVLE, 0, {RD, VLEUIMML}},
|
|
|
|
|
{"e_cmphl16i", IA16(28,23), IA16_MASK, PPCVLE, 0, {RA, VLEUIMM}},
|
|
|
|
|
{"e_cmph16i", IA16(28,22), IA16_MASK, PPCVLE, 0, {RA, VLESIMM}},
|
|
|
|
|
{"e_cmpl16i", I16A(28,21), I16A_MASK, PPCVLE, 0, {RA, VLEUIMM}},
|
|
|
|
|
{"e_mull2i", I16A(28,20), I16A_MASK, PPCVLE, 0, {RA, VLESIMM}},
|
|
|
|
|
{"e_cmp16i", IA16(28,19), IA16_MASK, PPCVLE, 0, {RA, VLESIMM}},
|
|
|
|
|
{"e_sub2is", I16A(28,18), I16A_MASK, PPCVLE, 0, {RA, VLENSIMM}},
|
|
|
|
|
{"e_add2is", I16A(28,18), I16A_MASK, PPCVLE, 0, {RA, VLESIMM}},
|
|
|
|
|
{"e_sub2i.", I16A(28,17), I16A_MASK, PPCVLE, 0, {RA, VLENSIMM}},
|
|
|
|
|
{"e_add2i.", I16A(28,17), I16A_MASK, PPCVLE, 0, {RA, VLESIMM}},
|
|
|
|
|
{"e_li", LI20(28,0), LI20_MASK, PPCVLE, 0, {RT, IMM20}},
|
|
|
|
|
{"e_rlwimi", M(29,0), M_MASK, PPCVLE, 0, {RA, RS, SH, MB, ME}},
|
|
|
|
|
{"e_rlwinm", M(29,1), M_MASK, PPCVLE, 0, {RA, RT, SH, MBE, ME}},
|
|
|
|
|
{"e_b", BD24(30,0,0), BD24_MASK, PPCVLE, 0, {B24}},
|
|
|
|
|
{"e_bl", BD24(30,0,1), BD24_MASK, PPCVLE, 0, {B24}},
|
|
|
|
|
{"e_bdnz", EBD15(30,8,BO32DNZ,0), EBD15_MASK, PPCVLE, 0, {B15}},
|
|
|
|
|
{"e_bdnzl", EBD15(30,8,BO32DNZ,1), EBD15_MASK, PPCVLE, 0, {B15}},
|
|
|
|
|
{"e_bdz", EBD15(30,8,BO32DZ,0), EBD15_MASK, PPCVLE, 0, {B15}},
|
|
|
|
|
{"e_bdzl", EBD15(30,8,BO32DZ,1), EBD15_MASK, PPCVLE, 0, {B15}},
|
|
|
|
|
{"e_bge", EBD15BI(30,8,BO32F,CBLT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bgel", EBD15BI(30,8,BO32F,CBLT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bnl", EBD15BI(30,8,BO32F,CBLT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bnll", EBD15BI(30,8,BO32F,CBLT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_blt", EBD15BI(30,8,BO32T,CBLT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bltl", EBD15BI(30,8,BO32T,CBLT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bgt", EBD15BI(30,8,BO32T,CBGT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bgtl", EBD15BI(30,8,BO32T,CBGT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_ble", EBD15BI(30,8,BO32F,CBGT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_blel", EBD15BI(30,8,BO32F,CBGT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bng", EBD15BI(30,8,BO32F,CBGT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bngl", EBD15BI(30,8,BO32F,CBGT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bne", EBD15BI(30,8,BO32F,CBEQ,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bnel", EBD15BI(30,8,BO32F,CBEQ,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_beq", EBD15BI(30,8,BO32T,CBEQ,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_beql", EBD15BI(30,8,BO32T,CBEQ,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bso", EBD15BI(30,8,BO32T,CBSO,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bsol", EBD15BI(30,8,BO32T,CBSO,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bun", EBD15BI(30,8,BO32T,CBSO,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bunl", EBD15BI(30,8,BO32T,CBSO,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bns", EBD15BI(30,8,BO32F,CBSO,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bnsl", EBD15BI(30,8,BO32F,CBSO,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bnu", EBD15BI(30,8,BO32F,CBSO,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bnul", EBD15BI(30,8,BO32F,CBSO,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
|
|
|
|
|
{"e_bc", BD15(30,8,0), BD15_MASK, PPCVLE, 0, {BO32, BI32, B15}},
|
|
|
|
|
{"e_bcl", BD15(30,8,1), BD15_MASK, PPCVLE, 0, {BO32, BI32, B15}},
|
|
|
|
|
|
|
|
|
|
{"e_bf", EBD15(30,8,BO32F,0), EBD15_MASK, PPCVLE, 0, {BI32,B15}},
|
|
|
|
|
{"e_bfl", EBD15(30,8,BO32F,1), EBD15_MASK, PPCVLE, 0, {BI32,B15}},
|
|
|
|
|
{"e_bt", EBD15(30,8,BO32T,0), EBD15_MASK, PPCVLE, 0, {BI32,B15}},
|
|
|
|
|
{"e_btl", EBD15(30,8,BO32T,1), EBD15_MASK, PPCVLE, 0, {BI32,B15}},
|
|
|
|
|
|
|
|
|
|
{"e_cmph", X(31,14), X_MASK, PPCVLE, 0, {CRD, RA, RB}},
|
|
|
|
|
{"e_cmphl", X(31,46), X_MASK, PPCVLE, 0, {CRD, RA, RB}},
|
|
|
|
|
{"e_crandc", XL(31,129), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
|
|
|
|
|
{"e_crnand", XL(31,225), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
|
|
|
|
|
{"e_crnot", XL(31,33), XL_MASK, PPCVLE, 0, {BT, BA, BBA}},
|
|
|
|
|
{"e_crnor", XL(31,33), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
|
|
|
|
|
{"e_crclr", XL(31,193), XL_MASK, PPCVLE, 0, {BT, BAT, BBA}},
|
|
|
|
|
{"e_crxor", XL(31,193), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
|
|
|
|
|
{"e_mcrf", XL(31,16), XL_MASK, PPCVLE, 0, {CRD, CR}},
|
|
|
|
|
{"e_slwi", EX(31,112), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
|
|
|
|
|
{"e_slwi.", EX(31,113), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
|
|
|
|
|
|
|
|
|
|
{"e_crand", XL(31,257), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
|
|
|
|
|
|
|
|
|
|
{"e_rlw", EX(31,560), EX_MASK, PPCVLE, 0, {RA, RS, RB}},
|
|
|
|
|
{"e_rlw.", EX(31,561), EX_MASK, PPCVLE, 0, {RA, RS, RB}},
|
|
|
|
|
|
|
|
|
|
{"e_crset", XL(31,289), XL_MASK, PPCVLE, 0, {BT, BAT, BBA}},
|
|
|
|
|
{"e_creqv", XL(31,289), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
|
|
|
|
|
|
|
|
|
|
{"e_rlwi", EX(31,624), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
|
|
|
|
|
{"e_rlwi.", EX(31,625), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
|
|
|
|
|
|
|
|
|
|
{"e_crorc", XL(31,417), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
|
|
|
|
|
|
|
|
|
|
{"e_crmove", XL(31,449), XL_MASK, PPCVLE, 0, {BT, BA, BBA}},
|
|
|
|
|
{"e_cror", XL(31,449), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
|
|
|
|
|
|
|
|
|
|
{"mtmas1", XSPR(31,467,625), XSPR_MASK, PPCVLE, 0, {RS}},
|
|
|
|
|
|
|
|
|
|
{"e_srwi", EX(31,1136), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
|
|
|
|
|
{"e_srwi.", EX(31,1137), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
|
|
|
|
|
|
|
|
|
|
{"se_lbz", SD4(8), SD4_MASK, PPCVLE, 0, {RZ, SE_SD, RX}},
|
|
|
|
|
|
|
|
|
|
{"se_stb", SD4(9), SD4_MASK, PPCVLE, 0, {RZ, SE_SD, RX}},
|
|
|
|
|
|
|
|
|
|
{"se_lhz", SD4(10), SD4_MASK, PPCVLE, 0, {RZ, SE_SDH, RX}},
|
|
|
|
|
|
|
|
|
|
{"se_sth", SD4(11), SD4_MASK, PPCVLE, 0, {RZ, SE_SDH, RX}},
|
|
|
|
|
|
|
|
|
|
{"se_lwz", SD4(12), SD4_MASK, PPCVLE, 0, {RZ, SE_SDW, RX}},
|
|
|
|
|
|
|
|
|
|
{"se_stw", SD4(13), SD4_MASK, PPCVLE, 0, {RZ, SE_SDW, RX}},
|
|
|
|
|
|
|
|
|
|
{"se_bge", EBD8IO(28,0,0), EBD8IO3_MASK, PPCVLE, 0, {B8}},
|
|
|
|
|
{"se_bnl", EBD8IO(28,0,0), EBD8IO3_MASK, PPCVLE, 0, {B8}},
|
|
|
|
|
{"se_ble", EBD8IO(28,0,1), EBD8IO3_MASK, PPCVLE, 0, {B8}},
|
|
|
|
|
{"se_bng", EBD8IO(28,0,1), EBD8IO3_MASK, PPCVLE, 0, {B8}},
|
|
|
|
|
{"se_bne", EBD8IO(28,0,2), EBD8IO3_MASK, PPCVLE, 0, {B8}},
|
|
|
|
|
{"se_bns", EBD8IO(28,0,3), EBD8IO3_MASK, PPCVLE, 0, {B8}},
|
|
|
|
|
{"se_bnu", EBD8IO(28,0,3), EBD8IO3_MASK, PPCVLE, 0, {B8}},
|
|
|
|
|
{"se_bf", EBD8IO(28,0,0), EBD8IO2_MASK, PPCVLE, 0, {BI16, B8}},
|
|
|
|
|
{"se_blt", EBD8IO(28,1,0), EBD8IO3_MASK, PPCVLE, 0, {B8}},
|
|
|
|
|
{"se_bgt", EBD8IO(28,1,1), EBD8IO3_MASK, PPCVLE, 0, {B8}},
|
|
|
|
|
{"se_beq", EBD8IO(28,1,2), EBD8IO3_MASK, PPCVLE, 0, {B8}},
|
|
|
|
|
{"se_bso", EBD8IO(28,1,3), EBD8IO3_MASK, PPCVLE, 0, {B8}},
|
|
|
|
|
{"se_bun", EBD8IO(28,1,3), EBD8IO3_MASK, PPCVLE, 0, {B8}},
|
|
|
|
|
{"se_bt", EBD8IO(28,1,0), EBD8IO2_MASK, PPCVLE, 0, {BI16, B8}},
|
|
|
|
|
{"se_bc", BD8IO(28), BD8IO_MASK, PPCVLE, 0, {BO16, BI16, B8}},
|
|
|
|
|
{"se_b", BD8(58,0,0), BD8_MASK, PPCVLE, 0, {B8}},
|
|
|
|
|
{"se_bl", BD8(58,0,1), BD8_MASK, PPCVLE, 0, {B8}},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
const int vle_num_opcodes =
|
|
|
|
|
sizeof (vle_opcodes) / sizeof (vle_opcodes[0]);
|
|
|
|
|
|
2012-03-26 19:18:29 +00:00
|
|
|
|
/* The macro table. This is only used by the assembler. */
|
|
|
|
|
|
|
|
|
|
/* The expressions of the form (-x ! 31) & (x | 31) have the value 0
|
|
|
|
|
when x=0; 32-x when x is between 1 and 31; are negative if x is
|
|
|
|
|
negative; and are 32 or more otherwise. This is what you want
|
|
|
|
|
when, for instance, you are emulating a right shift by a
|
|
|
|
|
rotate-left-and-mask, because the underlying instructions support
|
|
|
|
|
shifts of size 0 but not shifts of size 32. By comparison, when
|
|
|
|
|
extracting x bits from some word you want to use just 32-x, because
|
|
|
|
|
the underlying instructions don't support extracting 0 bits but do
|
|
|
|
|
support extracting the whole word (32 bits in this case). */
|
|
|
|
|
|
|
|
|
|
const struct powerpc_macro powerpc_macros[] = {
|
|
|
|
|
{"extldi", 4, PPC64, "rldicr %0,%1,%3,(%2)-1"},
|
|
|
|
|
{"extldi.", 4, PPC64, "rldicr. %0,%1,%3,(%2)-1"},
|
|
|
|
|
{"extrdi", 4, PPC64, "rldicl %0,%1,((%2)+(%3))&((%2)+(%3)<>64),64-(%2)"},
|
|
|
|
|
{"extrdi.", 4, PPC64, "rldicl. %0,%1,((%2)+(%3))&((%2)+(%3)<>64),64-(%2)"},
|
|
|
|
|
{"insrdi", 4, PPC64, "rldimi %0,%1,64-((%2)+(%3)),%3"},
|
|
|
|
|
{"insrdi.", 4, PPC64, "rldimi. %0,%1,64-((%2)+(%3)),%3"},
|
|
|
|
|
{"rotrdi", 3, PPC64, "rldicl %0,%1,(-(%2)!63)&((%2)|63),0"},
|
|
|
|
|
{"rotrdi.", 3, PPC64, "rldicl. %0,%1,(-(%2)!63)&((%2)|63),0"},
|
|
|
|
|
{"sldi", 3, PPC64, "rldicr %0,%1,%2,63-(%2)"},
|
|
|
|
|
{"sldi.", 3, PPC64, "rldicr. %0,%1,%2,63-(%2)"},
|
|
|
|
|
{"srdi", 3, PPC64, "rldicl %0,%1,(-(%2)!63)&((%2)|63),%2"},
|
|
|
|
|
{"srdi.", 3, PPC64, "rldicl. %0,%1,(-(%2)!63)&((%2)|63),%2"},
|
|
|
|
|
{"clrrdi", 3, PPC64, "rldicr %0,%1,0,63-(%2)"},
|
|
|
|
|
{"clrrdi.", 3, PPC64, "rldicr. %0,%1,0,63-(%2)"},
|
|
|
|
|
{"clrlsldi", 4, PPC64, "rldic %0,%1,%3,(%2)-(%3)"},
|
2017-04-10 11:32:00 +00:00
|
|
|
|
{"clrlsldi.",4, PPC64, "rldic. %0,%1,%3,(%2)-(%3)"},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
|
|
|
|
|
{"extlwi", 4, PPCCOM, "rlwinm %0,%1,%3,0,(%2)-1"},
|
|
|
|
|
{"extlwi.", 4, PPCCOM, "rlwinm. %0,%1,%3,0,(%2)-1"},
|
|
|
|
|
{"extrwi", 4, PPCCOM, "rlwinm %0,%1,((%2)+(%3))&((%2)+(%3)<>32),32-(%2),31"},
|
|
|
|
|
{"extrwi.", 4, PPCCOM, "rlwinm. %0,%1,((%2)+(%3))&((%2)+(%3)<>32),32-(%2),31"},
|
|
|
|
|
{"inslwi", 4, PPCCOM, "rlwimi %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1"},
|
|
|
|
|
{"inslwi.", 4, PPCCOM, "rlwimi. %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1"},
|
|
|
|
|
{"insrwi", 4, PPCCOM, "rlwimi %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1"},
|
|
|
|
|
{"insrwi.", 4, PPCCOM, "rlwimi. %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1"},
|
|
|
|
|
{"rotrwi", 3, PPCCOM, "rlwinm %0,%1,(-(%2)!31)&((%2)|31),0,31"},
|
|
|
|
|
{"rotrwi.", 3, PPCCOM, "rlwinm. %0,%1,(-(%2)!31)&((%2)|31),0,31"},
|
|
|
|
|
{"slwi", 3, PPCCOM, "rlwinm %0,%1,%2,0,31-(%2)"},
|
|
|
|
|
{"sli", 3, PWRCOM, "rlinm %0,%1,%2,0,31-(%2)"},
|
|
|
|
|
{"slwi.", 3, PPCCOM, "rlwinm. %0,%1,%2,0,31-(%2)"},
|
|
|
|
|
{"sli.", 3, PWRCOM, "rlinm. %0,%1,%2,0,31-(%2)"},
|
|
|
|
|
{"srwi", 3, PPCCOM, "rlwinm %0,%1,(-(%2)!31)&((%2)|31),%2,31"},
|
|
|
|
|
{"sri", 3, PWRCOM, "rlinm %0,%1,(-(%2)!31)&((%2)|31),%2,31"},
|
|
|
|
|
{"srwi.", 3, PPCCOM, "rlwinm. %0,%1,(-(%2)!31)&((%2)|31),%2,31"},
|
|
|
|
|
{"sri.", 3, PWRCOM, "rlinm. %0,%1,(-(%2)!31)&((%2)|31),%2,31"},
|
|
|
|
|
{"clrrwi", 3, PPCCOM, "rlwinm %0,%1,0,0,31-(%2)"},
|
|
|
|
|
{"clrrwi.", 3, PPCCOM, "rlwinm. %0,%1,0,0,31-(%2)"},
|
|
|
|
|
{"clrlslwi", 4, PPCCOM, "rlwinm %0,%1,%3,(%2)-(%3),31-(%3)"},
|
|
|
|
|
{"clrlslwi.",4, PPCCOM, "rlwinm. %0,%1,%3,(%2)-(%3),31-(%3)"},
|
2014-09-12 22:14:23 +00:00
|
|
|
|
|
|
|
|
|
{"e_extlwi", 4, PPCVLE, "e_rlwinm %0,%1,%3,0,(%2)-1"},
|
|
|
|
|
{"e_extrwi", 4, PPCVLE, "e_rlwinm %0,%1,((%2)+(%3))&((%2)+(%3)<>32),32-(%2),31"},
|
|
|
|
|
{"e_inslwi", 4, PPCVLE, "e_rlwimi %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1"},
|
|
|
|
|
{"e_insrwi", 4, PPCVLE, "e_rlwimi %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1"},
|
|
|
|
|
{"e_rotlwi", 3, PPCVLE, "e_rlwinm %0,%1,%2,0,31"},
|
|
|
|
|
{"e_rotrwi", 3, PPCVLE, "e_rlwinm %0,%1,(-(%2)!31)&((%2)|31),0,31"},
|
|
|
|
|
{"e_slwi", 3, PPCVLE, "e_rlwinm %0,%1,%2,0,31-(%2)"},
|
|
|
|
|
{"e_srwi", 3, PPCVLE, "e_rlwinm %0,%1,(-(%2)!31)&((%2)|31),%2,31"},
|
|
|
|
|
{"e_clrlwi", 3, PPCVLE, "e_rlwinm %0,%1,0,%2,31"},
|
|
|
|
|
{"e_clrrwi", 3, PPCVLE, "e_rlwinm %0,%1,0,0,31-(%2)"},
|
|
|
|
|
{"e_clrlslwi",4, PPCVLE, "e_rlwinm %0,%1,%3,(%2)-(%3),31-(%3)"},
|
2012-03-26 19:18:29 +00:00
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
const int powerpc_num_macros =
|
|
|
|
|
sizeof (powerpc_macros) / sizeof (powerpc_macros[0]);
|