1
0
mirror of https://github.com/TomHarte/CLK.git synced 2024-11-26 08:49:37 +00:00

Added diagnosis props.

This commit is contained in:
Thomas Harte 2017-05-31 06:54:25 -04:00
parent 5119997122
commit 2f7f11e2e5
2 changed files with 7 additions and 3 deletions

View File

@ -167,9 +167,10 @@ class FUSETests: XCTestCase {
let name = itemDictionary["name"] as! String
if name != "02" {
continue;
}
// if name != "02" {
// continue;
// }
print("\(name)")
let initialState = RegisterState(dictionary: itemDictionary["state"] as! [String: Any])
let targetState = RegisterState(dictionary: outputDictionary["state"] as! [String: Any])

View File

@ -20,11 +20,14 @@ class ConcreteAllRAMProcessor: public AllRAMProcessor, public Processor<Concrete
uint16_t address = cycle.address ? *cycle.address : 0x0000;
switch(cycle.operation) {
case BusOperation::ReadOpcode:
printf("! ");
check_address_for_trap(address);
case BusOperation::Read:
printf("r %04x [%02x] AF:%04x BC:%04x DE:%04x HL:%04x SP:%04x\n", address, memory_[address], get_value_of_register(CPU::Z80::Register::AF), get_value_of_register(CPU::Z80::Register::BC), get_value_of_register(CPU::Z80::Register::DE), get_value_of_register(CPU::Z80::Register::HL), get_value_of_register(CPU::Z80::Register::StackPointer));
*cycle.value = memory_[address];
break;
case BusOperation::Write:
printf("w %04x\n", address);
memory_[address] = *cycle.value;
break;