mirror of
https://github.com/TomHarte/CLK.git
synced 2025-02-16 18:30:32 +00:00
Correct ADDA/SUBA timing.
This commit is contained in:
parent
0857dd0ae5
commit
91a6911a51
@ -772,9 +772,6 @@ void Processor<BusHandler, dtack_is_implicit, permit_overrun, signal_will_perfor
|
||||
|
||||
Duplicate(SUBAw, ADDAw) StdCASE(ADDAw, perform_state_ = Perform_np_nn)
|
||||
Duplicate(SUBAl, ADDAl) StdCASE(ADDAl, {
|
||||
if(instruction_.mode(1) == Mode::AddressRegisterDirect) {
|
||||
perform_state_ = Perform_np_nn;
|
||||
} else {
|
||||
switch(instruction_.mode(0)) {
|
||||
default:
|
||||
perform_state_ = Perform_np_n;
|
||||
@ -785,7 +782,6 @@ void Processor<BusHandler, dtack_is_implicit, permit_overrun, signal_will_perfor
|
||||
perform_state_ = Perform_np_nn;
|
||||
break;
|
||||
}
|
||||
}
|
||||
})
|
||||
|
||||
Duplicate(SUBXb, ADDXb) StdCASE(ADDXb, {
|
||||
|
Loading…
x
Reference in New Issue
Block a user