2010-06-29 23:58:39 +00:00
|
|
|
//===-------- InlineSpiller.cpp - Insert spills and restores inline -------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// The inline spiller modifies the machine function directly instead of
|
|
|
|
// inserting spills and restores in VirtRegMap.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2010-11-03 20:39:23 +00:00
|
|
|
#define DEBUG_TYPE "regalloc"
|
2010-06-29 23:58:39 +00:00
|
|
|
#include "Spiller.h"
|
2010-10-14 23:49:52 +00:00
|
|
|
#include "LiveRangeEdit.h"
|
2010-06-29 23:58:39 +00:00
|
|
|
#include "VirtRegMap.h"
|
2010-11-10 23:55:56 +00:00
|
|
|
#include "llvm/Analysis/AliasAnalysis.h"
|
2010-06-29 23:58:39 +00:00
|
|
|
#include "llvm/CodeGen/LiveIntervalAnalysis.h"
|
2010-10-26 00:11:35 +00:00
|
|
|
#include "llvm/CodeGen/LiveStackAnalysis.h"
|
2011-03-15 21:13:25 +00:00
|
|
|
#include "llvm/CodeGen/MachineDominators.h"
|
2010-06-29 23:58:39 +00:00
|
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
|
|
|
#include "llvm/CodeGen/MachineFunction.h"
|
2011-03-15 21:13:25 +00:00
|
|
|
#include "llvm/CodeGen/MachineLoopInfo.h"
|
2010-06-29 23:58:39 +00:00
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
|
|
|
#include "llvm/Target/TargetMachine.h"
|
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "llvm/Support/raw_ostream.h"
|
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
namespace {
|
|
|
|
class InlineSpiller : public Spiller {
|
2011-03-14 19:56:43 +00:00
|
|
|
MachineFunctionPass &Pass;
|
|
|
|
MachineFunction &MF;
|
|
|
|
LiveIntervals &LIS;
|
|
|
|
LiveStacks &LSS;
|
|
|
|
AliasAnalysis *AA;
|
2011-03-15 21:13:25 +00:00
|
|
|
MachineDominatorTree &MDT;
|
|
|
|
MachineLoopInfo &Loops;
|
2011-03-14 19:56:43 +00:00
|
|
|
VirtRegMap &VRM;
|
|
|
|
MachineFrameInfo &MFI;
|
|
|
|
MachineRegisterInfo &MRI;
|
|
|
|
const TargetInstrInfo &TII;
|
|
|
|
const TargetRegisterInfo &TRI;
|
2010-06-30 23:03:52 +00:00
|
|
|
|
|
|
|
// Variables that are valid during spill(), but used by multiple methods.
|
2011-03-14 19:56:43 +00:00
|
|
|
LiveRangeEdit *Edit;
|
2011-03-26 22:16:41 +00:00
|
|
|
LiveInterval *StackInt;
|
2011-03-14 19:56:43 +00:00
|
|
|
int StackSlot;
|
2011-03-15 21:13:25 +00:00
|
|
|
unsigned Original;
|
2010-06-29 23:58:39 +00:00
|
|
|
|
2011-03-14 19:56:43 +00:00
|
|
|
// All registers to spill to StackSlot, including the main register.
|
2011-03-12 04:17:20 +00:00
|
|
|
SmallVector<unsigned, 8> RegsToSpill;
|
|
|
|
|
|
|
|
// All COPY instructions to/from snippets.
|
|
|
|
// They are ignored since both operands refer to the same stack slot.
|
|
|
|
SmallPtrSet<MachineInstr*, 8> SnippetCopies;
|
|
|
|
|
2010-10-20 22:00:51 +00:00
|
|
|
// Values that failed to remat at some point.
|
2011-03-14 19:56:43 +00:00
|
|
|
SmallPtrSet<VNInfo*, 8> UsedValues;
|
2010-07-02 17:44:57 +00:00
|
|
|
|
2011-03-15 21:13:25 +00:00
|
|
|
// Information about a value that was defined by a copy from a sibling
|
|
|
|
// register.
|
|
|
|
struct SibValueInfo {
|
|
|
|
// True when all reaching defs were reloads: No spill is necessary.
|
|
|
|
bool AllDefsAreReloads;
|
|
|
|
|
|
|
|
// The preferred register to spill.
|
|
|
|
unsigned SpillReg;
|
|
|
|
|
|
|
|
// The value of SpillReg that should be spilled.
|
|
|
|
VNInfo *SpillVNI;
|
|
|
|
|
|
|
|
// A defining instruction that is not a sibling copy or a reload, or NULL.
|
|
|
|
// This can be used as a template for rematerialization.
|
|
|
|
MachineInstr *DefMI;
|
|
|
|
|
|
|
|
SibValueInfo(unsigned Reg, VNInfo *VNI)
|
|
|
|
: AllDefsAreReloads(false), SpillReg(Reg), SpillVNI(VNI), DefMI(0) {}
|
|
|
|
};
|
|
|
|
|
|
|
|
// Values in RegsToSpill defined by sibling copies.
|
2011-03-18 04:23:06 +00:00
|
|
|
typedef DenseMap<VNInfo*, SibValueInfo> SibValueMap;
|
|
|
|
SibValueMap SibValues;
|
|
|
|
|
|
|
|
// Dead defs generated during spilling.
|
|
|
|
SmallVector<MachineInstr*, 8> DeadDefs;
|
2011-03-15 21:13:25 +00:00
|
|
|
|
2010-06-29 23:58:39 +00:00
|
|
|
~InlineSpiller() {}
|
|
|
|
|
|
|
|
public:
|
2010-07-20 23:50:15 +00:00
|
|
|
InlineSpiller(MachineFunctionPass &pass,
|
|
|
|
MachineFunction &mf,
|
|
|
|
VirtRegMap &vrm)
|
2011-03-14 19:56:43 +00:00
|
|
|
: Pass(pass),
|
|
|
|
MF(mf),
|
|
|
|
LIS(pass.getAnalysis<LiveIntervals>()),
|
|
|
|
LSS(pass.getAnalysis<LiveStacks>()),
|
|
|
|
AA(&pass.getAnalysis<AliasAnalysis>()),
|
2011-03-15 21:13:25 +00:00
|
|
|
MDT(pass.getAnalysis<MachineDominatorTree>()),
|
|
|
|
Loops(pass.getAnalysis<MachineLoopInfo>()),
|
2011-03-14 19:56:43 +00:00
|
|
|
VRM(vrm),
|
|
|
|
MFI(*mf.getFrameInfo()),
|
|
|
|
MRI(mf.getRegInfo()),
|
|
|
|
TII(*mf.getTarget().getInstrInfo()),
|
|
|
|
TRI(*mf.getTarget().getRegisterInfo()) {}
|
2010-06-29 23:58:39 +00:00
|
|
|
|
2010-10-14 23:49:52 +00:00
|
|
|
void spill(LiveRangeEdit &);
|
|
|
|
|
2010-07-02 17:44:57 +00:00
|
|
|
private:
|
2011-03-12 04:17:20 +00:00
|
|
|
bool isSnippet(const LiveInterval &SnipLI);
|
|
|
|
void collectRegsToSpill();
|
|
|
|
|
2011-03-18 04:23:06 +00:00
|
|
|
bool isRegToSpill(unsigned Reg) {
|
|
|
|
return std::find(RegsToSpill.begin(),
|
|
|
|
RegsToSpill.end(), Reg) != RegsToSpill.end();
|
|
|
|
}
|
|
|
|
|
|
|
|
bool isSibling(unsigned Reg);
|
2011-03-29 03:12:02 +00:00
|
|
|
MachineInstr *traceSiblingValue(unsigned, VNInfo*, VNInfo*);
|
2011-03-15 21:13:25 +00:00
|
|
|
void analyzeSiblingValues();
|
|
|
|
|
2011-03-18 04:23:06 +00:00
|
|
|
bool hoistSpill(LiveInterval &SpillLI, MachineInstr *CopyMI);
|
2011-03-20 05:44:55 +00:00
|
|
|
void eliminateRedundantSpills(LiveInterval &LI, VNInfo *VNI);
|
2011-03-18 04:23:06 +00:00
|
|
|
|
2011-03-29 03:12:02 +00:00
|
|
|
void markValueUsed(LiveInterval*, VNInfo*);
|
|
|
|
bool reMaterializeFor(LiveInterval&, MachineBasicBlock::iterator MI);
|
2010-07-02 17:44:57 +00:00
|
|
|
void reMaterializeAll();
|
|
|
|
|
2011-03-12 04:17:20 +00:00
|
|
|
bool coalesceStackAccess(MachineInstr *MI, unsigned Reg);
|
2010-07-01 00:13:04 +00:00
|
|
|
bool foldMemoryOperand(MachineBasicBlock::iterator MI,
|
2010-12-18 03:04:14 +00:00
|
|
|
const SmallVectorImpl<unsigned> &Ops,
|
|
|
|
MachineInstr *LoadMI = 0);
|
2010-06-30 23:03:52 +00:00
|
|
|
void insertReload(LiveInterval &NewLI, MachineBasicBlock::iterator MI);
|
2011-03-12 04:17:20 +00:00
|
|
|
void insertSpill(LiveInterval &NewLI, const LiveInterval &OldLI,
|
|
|
|
MachineBasicBlock::iterator MI);
|
|
|
|
|
|
|
|
void spillAroundUses(unsigned Reg);
|
2010-06-29 23:58:39 +00:00
|
|
|
};
|
|
|
|
}
|
|
|
|
|
|
|
|
namespace llvm {
|
2010-07-20 23:50:15 +00:00
|
|
|
Spiller *createInlineSpiller(MachineFunctionPass &pass,
|
|
|
|
MachineFunction &mf,
|
|
|
|
VirtRegMap &vrm) {
|
|
|
|
return new InlineSpiller(pass, mf, vrm);
|
2010-06-29 23:58:39 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-03-12 04:17:20 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Snippets
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
// When spilling a virtual register, we also spill any snippets it is connected
|
|
|
|
// to. The snippets are small live ranges that only have a single real use,
|
|
|
|
// leftovers from live range splitting. Spilling them enables memory operand
|
|
|
|
// folding or tightens the live range around the single use.
|
|
|
|
//
|
|
|
|
// This minimizes register pressure and maximizes the store-to-load distance for
|
|
|
|
// spill slots which can be important in tight loops.
|
|
|
|
|
|
|
|
/// isFullCopyOf - If MI is a COPY to or from Reg, return the other register,
|
|
|
|
/// otherwise return 0.
|
|
|
|
static unsigned isFullCopyOf(const MachineInstr *MI, unsigned Reg) {
|
|
|
|
if (!MI->isCopy())
|
|
|
|
return 0;
|
|
|
|
if (MI->getOperand(0).getSubReg() != 0)
|
|
|
|
return 0;
|
|
|
|
if (MI->getOperand(1).getSubReg() != 0)
|
|
|
|
return 0;
|
|
|
|
if (MI->getOperand(0).getReg() == Reg)
|
|
|
|
return MI->getOperand(1).getReg();
|
|
|
|
if (MI->getOperand(1).getReg() == Reg)
|
|
|
|
return MI->getOperand(0).getReg();
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// isSnippet - Identify if a live interval is a snippet that should be spilled.
|
|
|
|
/// It is assumed that SnipLI is a virtual register with the same original as
|
2011-03-14 19:56:43 +00:00
|
|
|
/// Edit->getReg().
|
2011-03-12 04:17:20 +00:00
|
|
|
bool InlineSpiller::isSnippet(const LiveInterval &SnipLI) {
|
2011-03-14 19:56:43 +00:00
|
|
|
unsigned Reg = Edit->getReg();
|
2011-03-12 04:17:20 +00:00
|
|
|
|
|
|
|
// A snippet is a tiny live range with only a single instruction using it
|
|
|
|
// besides copies to/from Reg or spills/fills. We accept:
|
|
|
|
//
|
|
|
|
// %snip = COPY %Reg / FILL fi#
|
|
|
|
// %snip = USE %snip
|
|
|
|
// %Reg = COPY %snip / SPILL %snip, fi#
|
|
|
|
//
|
2011-03-14 19:56:43 +00:00
|
|
|
if (SnipLI.getNumValNums() > 2 || !LIS.intervalIsInOneMBB(SnipLI))
|
2011-03-12 04:17:20 +00:00
|
|
|
return false;
|
|
|
|
|
|
|
|
MachineInstr *UseMI = 0;
|
|
|
|
|
|
|
|
// Check that all uses satisfy our criteria.
|
|
|
|
for (MachineRegisterInfo::reg_nodbg_iterator
|
2011-03-14 19:56:43 +00:00
|
|
|
RI = MRI.reg_nodbg_begin(SnipLI.reg);
|
2011-03-12 04:17:20 +00:00
|
|
|
MachineInstr *MI = RI.skipInstruction();) {
|
|
|
|
|
|
|
|
// Allow copies to/from Reg.
|
|
|
|
if (isFullCopyOf(MI, Reg))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
// Allow stack slot loads.
|
|
|
|
int FI;
|
2011-03-14 19:56:43 +00:00
|
|
|
if (SnipLI.reg == TII.isLoadFromStackSlot(MI, FI) && FI == StackSlot)
|
2011-03-12 04:17:20 +00:00
|
|
|
continue;
|
|
|
|
|
|
|
|
// Allow stack slot stores.
|
2011-03-14 19:56:43 +00:00
|
|
|
if (SnipLI.reg == TII.isStoreToStackSlot(MI, FI) && FI == StackSlot)
|
2011-03-12 04:17:20 +00:00
|
|
|
continue;
|
|
|
|
|
|
|
|
// Allow a single additional instruction.
|
|
|
|
if (UseMI && MI != UseMI)
|
|
|
|
return false;
|
|
|
|
UseMI = MI;
|
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// collectRegsToSpill - Collect live range snippets that only have a single
|
|
|
|
/// real use.
|
|
|
|
void InlineSpiller::collectRegsToSpill() {
|
2011-03-14 19:56:43 +00:00
|
|
|
unsigned Reg = Edit->getReg();
|
2011-03-12 04:17:20 +00:00
|
|
|
|
|
|
|
// Main register always spills.
|
|
|
|
RegsToSpill.assign(1, Reg);
|
|
|
|
SnippetCopies.clear();
|
|
|
|
|
|
|
|
// Snippets all have the same original, so there can't be any for an original
|
|
|
|
// register.
|
2011-03-15 21:13:25 +00:00
|
|
|
if (Original == Reg)
|
2011-03-12 04:17:20 +00:00
|
|
|
return;
|
|
|
|
|
2011-03-14 19:56:43 +00:00
|
|
|
for (MachineRegisterInfo::reg_iterator RI = MRI.reg_begin(Reg);
|
2011-03-12 04:17:20 +00:00
|
|
|
MachineInstr *MI = RI.skipInstruction();) {
|
|
|
|
unsigned SnipReg = isFullCopyOf(MI, Reg);
|
2011-03-18 04:23:06 +00:00
|
|
|
if (!isSibling(SnipReg))
|
2011-03-12 04:17:20 +00:00
|
|
|
continue;
|
2011-03-14 19:56:43 +00:00
|
|
|
LiveInterval &SnipLI = LIS.getInterval(SnipReg);
|
2011-03-12 04:17:20 +00:00
|
|
|
if (!isSnippet(SnipLI))
|
|
|
|
continue;
|
|
|
|
SnippetCopies.insert(MI);
|
2011-03-18 04:23:06 +00:00
|
|
|
if (!isRegToSpill(SnipReg))
|
2011-03-12 04:17:20 +00:00
|
|
|
RegsToSpill.push_back(SnipReg);
|
|
|
|
|
|
|
|
DEBUG(dbgs() << "\talso spill snippet " << SnipLI << '\n');
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-03-15 21:13:25 +00:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Sibling Values
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
// After live range splitting, some values to be spilled may be defined by
|
|
|
|
// copies from sibling registers. We trace the sibling copies back to the
|
|
|
|
// original value if it still exists. We need it for rematerialization.
|
|
|
|
//
|
|
|
|
// Even when the value can't be rematerialized, we still want to determine if
|
|
|
|
// the value has already been spilled, or we may want to hoist the spill from a
|
|
|
|
// loop.
|
|
|
|
|
2011-03-18 04:23:06 +00:00
|
|
|
bool InlineSpiller::isSibling(unsigned Reg) {
|
|
|
|
return TargetRegisterInfo::isVirtualRegister(Reg) &&
|
|
|
|
VRM.getOriginal(Reg) == Original;
|
|
|
|
}
|
|
|
|
|
2011-03-15 21:13:25 +00:00
|
|
|
/// traceSiblingValue - Trace a value that is about to be spilled back to the
|
|
|
|
/// real defining instructions by looking through sibling copies. Always stay
|
|
|
|
/// within the range of OrigVNI so the registers are known to carry the same
|
|
|
|
/// value.
|
|
|
|
///
|
|
|
|
/// Determine if the value is defined by all reloads, so spilling isn't
|
|
|
|
/// necessary - the value is already in the stack slot.
|
|
|
|
///
|
2011-03-29 03:12:02 +00:00
|
|
|
/// Return a defining instruction that may be a candidate for rematerialization.
|
2011-03-15 21:13:25 +00:00
|
|
|
///
|
2011-03-29 03:12:02 +00:00
|
|
|
MachineInstr *InlineSpiller::traceSiblingValue(unsigned UseReg, VNInfo *UseVNI,
|
|
|
|
VNInfo *OrigVNI) {
|
2011-03-15 21:13:25 +00:00
|
|
|
DEBUG(dbgs() << "Tracing value " << PrintReg(UseReg) << ':'
|
|
|
|
<< UseVNI->id << '@' << UseVNI->def << '\n');
|
|
|
|
SmallPtrSet<VNInfo*, 8> Visited;
|
2011-03-18 04:23:06 +00:00
|
|
|
SmallVector<std::pair<unsigned, VNInfo*>, 8> WorkList;
|
2011-03-15 21:13:25 +00:00
|
|
|
WorkList.push_back(std::make_pair(UseReg, UseVNI));
|
|
|
|
|
|
|
|
// Best spill candidate seen so far. This must dominate UseVNI.
|
|
|
|
SibValueInfo SVI(UseReg, UseVNI);
|
|
|
|
MachineBasicBlock *UseMBB = LIS.getMBBFromIndex(UseVNI->def);
|
2011-03-18 04:23:06 +00:00
|
|
|
unsigned SpillDepth = Loops.getLoopDepth(UseMBB);
|
2011-03-15 21:13:25 +00:00
|
|
|
bool SeenOrigPHI = false; // Original PHI met.
|
|
|
|
|
|
|
|
do {
|
|
|
|
unsigned Reg;
|
|
|
|
VNInfo *VNI;
|
|
|
|
tie(Reg, VNI) = WorkList.pop_back_val();
|
|
|
|
if (!Visited.insert(VNI))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
// Is this value a better spill candidate?
|
2011-03-18 04:23:06 +00:00
|
|
|
if (!isRegToSpill(Reg)) {
|
2011-03-15 21:13:25 +00:00
|
|
|
MachineBasicBlock *MBB = LIS.getMBBFromIndex(VNI->def);
|
2011-03-18 04:23:06 +00:00
|
|
|
if (MBB != UseMBB && MDT.dominates(MBB, UseMBB)) {
|
2011-03-15 21:13:25 +00:00
|
|
|
// This is a valid spill location dominating UseVNI.
|
|
|
|
// Prefer to spill at a smaller loop depth.
|
|
|
|
unsigned Depth = Loops.getLoopDepth(MBB);
|
|
|
|
if (Depth < SpillDepth) {
|
|
|
|
DEBUG(dbgs() << " spill depth " << Depth << ": " << PrintReg(Reg)
|
|
|
|
<< ':' << VNI->id << '@' << VNI->def << '\n');
|
|
|
|
SVI.SpillReg = Reg;
|
|
|
|
SVI.SpillVNI = VNI;
|
|
|
|
SpillDepth = Depth;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Trace through PHI-defs created by live range splitting.
|
|
|
|
if (VNI->isPHIDef()) {
|
|
|
|
if (VNI->def == OrigVNI->def) {
|
|
|
|
DEBUG(dbgs() << " orig phi value " << PrintReg(Reg) << ':'
|
|
|
|
<< VNI->id << '@' << VNI->def << '\n');
|
|
|
|
SeenOrigPHI = true;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
// Get values live-out of predecessors.
|
|
|
|
LiveInterval &LI = LIS.getInterval(Reg);
|
|
|
|
MachineBasicBlock *MBB = LIS.getMBBFromIndex(VNI->def);
|
|
|
|
for (MachineBasicBlock::pred_iterator PI = MBB->pred_begin(),
|
|
|
|
PE = MBB->pred_end(); PI != PE; ++PI) {
|
|
|
|
VNInfo *PVNI = LI.getVNInfoAt(LIS.getMBBEndIdx(*PI).getPrevSlot());
|
|
|
|
if (PVNI)
|
|
|
|
WorkList.push_back(std::make_pair(Reg, PVNI));
|
|
|
|
}
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
MachineInstr *MI = LIS.getInstructionFromIndex(VNI->def);
|
|
|
|
assert(MI && "Missing def");
|
|
|
|
|
|
|
|
// Trace through sibling copies.
|
|
|
|
if (unsigned SrcReg = isFullCopyOf(MI, Reg)) {
|
2011-03-18 04:23:06 +00:00
|
|
|
if (isSibling(SrcReg)) {
|
2011-03-15 21:13:25 +00:00
|
|
|
LiveInterval &SrcLI = LIS.getInterval(SrcReg);
|
|
|
|
VNInfo *SrcVNI = SrcLI.getVNInfoAt(VNI->def.getUseIndex());
|
|
|
|
assert(SrcVNI && "Copy from non-existing value");
|
|
|
|
DEBUG(dbgs() << " copy of " << PrintReg(SrcReg) << ':'
|
|
|
|
<< SrcVNI->id << '@' << SrcVNI->def << '\n');
|
|
|
|
WorkList.push_back(std::make_pair(SrcReg, SrcVNI));
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Track reachable reloads.
|
|
|
|
int FI;
|
|
|
|
if (Reg == TII.isLoadFromStackSlot(MI, FI) && FI == StackSlot) {
|
|
|
|
DEBUG(dbgs() << " reload " << PrintReg(Reg) << ':'
|
|
|
|
<< VNI->id << "@" << VNI->def << '\n');
|
|
|
|
SVI.AllDefsAreReloads = true;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
// We have an 'original' def. Don't record trivial cases.
|
|
|
|
if (VNI == UseVNI) {
|
|
|
|
DEBUG(dbgs() << "Not a sibling copy.\n");
|
2011-03-29 03:12:02 +00:00
|
|
|
return MI;
|
2011-03-15 21:13:25 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
// Potential remat candidate.
|
|
|
|
DEBUG(dbgs() << " def " << PrintReg(Reg) << ':'
|
|
|
|
<< VNI->id << '@' << VNI->def << '\t' << *MI);
|
|
|
|
SVI.DefMI = MI;
|
|
|
|
} while (!WorkList.empty());
|
|
|
|
|
|
|
|
if (SeenOrigPHI || SVI.DefMI)
|
|
|
|
SVI.AllDefsAreReloads = false;
|
|
|
|
|
|
|
|
DEBUG({
|
|
|
|
if (SVI.AllDefsAreReloads)
|
|
|
|
dbgs() << "All defs are reloads.\n";
|
|
|
|
else
|
|
|
|
dbgs() << "Prefer to spill " << PrintReg(SVI.SpillReg) << ':'
|
|
|
|
<< SVI.SpillVNI->id << '@' << SVI.SpillVNI->def << '\n';
|
|
|
|
});
|
|
|
|
SibValues.insert(std::make_pair(UseVNI, SVI));
|
2011-03-29 03:12:02 +00:00
|
|
|
return SVI.DefMI;
|
2011-03-15 21:13:25 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/// analyzeSiblingValues - Trace values defined by sibling copies back to
|
|
|
|
/// something that isn't a sibling copy.
|
2011-03-29 03:12:02 +00:00
|
|
|
///
|
|
|
|
/// Keep track of values that may be rematerializable.
|
2011-03-15 21:13:25 +00:00
|
|
|
void InlineSpiller::analyzeSiblingValues() {
|
|
|
|
SibValues.clear();
|
|
|
|
|
|
|
|
// No siblings at all?
|
|
|
|
if (Edit->getReg() == Original)
|
|
|
|
return;
|
|
|
|
|
|
|
|
LiveInterval &OrigLI = LIS.getInterval(Original);
|
|
|
|
for (unsigned i = 0, e = RegsToSpill.size(); i != e; ++i) {
|
|
|
|
unsigned Reg = RegsToSpill[i];
|
|
|
|
LiveInterval &LI = LIS.getInterval(Reg);
|
|
|
|
for (LiveInterval::const_vni_iterator VI = LI.vni_begin(),
|
|
|
|
VE = LI.vni_end(); VI != VE; ++VI) {
|
|
|
|
VNInfo *VNI = *VI;
|
2011-03-29 03:12:02 +00:00
|
|
|
if (VNI->isUnused())
|
2011-03-15 21:13:25 +00:00
|
|
|
continue;
|
2011-03-29 03:12:02 +00:00
|
|
|
MachineInstr *DefMI = 0;
|
|
|
|
// Check possible sibling copies.
|
|
|
|
if (VNI->isPHIDef() || VNI->getCopy()) {
|
|
|
|
VNInfo *OrigVNI = OrigLI.getVNInfoAt(VNI->def);
|
|
|
|
if (OrigVNI->def != VNI->def)
|
|
|
|
DefMI = traceSiblingValue(Reg, VNI, OrigVNI);
|
|
|
|
}
|
|
|
|
if (!DefMI && !VNI->isPHIDef())
|
|
|
|
DefMI = LIS.getInstructionFromIndex(VNI->def);
|
|
|
|
if (DefMI)
|
|
|
|
Edit->checkRematerializable(VNI, DefMI, TII, AA);
|
2011-03-15 21:13:25 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-03-18 04:23:06 +00:00
|
|
|
/// hoistSpill - Given a sibling copy that defines a value to be spilled, insert
|
|
|
|
/// a spill at a better location.
|
|
|
|
bool InlineSpiller::hoistSpill(LiveInterval &SpillLI, MachineInstr *CopyMI) {
|
|
|
|
SlotIndex Idx = LIS.getInstructionIndex(CopyMI);
|
|
|
|
VNInfo *VNI = SpillLI.getVNInfoAt(Idx.getDefIndex());
|
|
|
|
assert(VNI && VNI->def == Idx.getDefIndex() && "Not defined by copy");
|
|
|
|
SibValueMap::const_iterator I = SibValues.find(VNI);
|
|
|
|
if (I == SibValues.end())
|
|
|
|
return false;
|
|
|
|
|
|
|
|
const SibValueInfo &SVI = I->second;
|
|
|
|
|
|
|
|
// Let the normal folding code deal with the boring case.
|
|
|
|
if (!SVI.AllDefsAreReloads && SVI.SpillVNI == VNI)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
// Conservatively extend the stack slot range to the range of the original
|
|
|
|
// value. We may be able to do better with stack slot coloring by being more
|
|
|
|
// careful here.
|
2011-03-26 22:16:41 +00:00
|
|
|
assert(StackInt && "No stack slot assigned yet.");
|
2011-03-18 04:23:06 +00:00
|
|
|
LiveInterval &OrigLI = LIS.getInterval(Original);
|
|
|
|
VNInfo *OrigVNI = OrigLI.getVNInfoAt(Idx);
|
2011-03-26 22:16:41 +00:00
|
|
|
StackInt->MergeValueInAsValue(OrigLI, OrigVNI, StackInt->getValNumInfo(0));
|
2011-03-19 23:02:47 +00:00
|
|
|
DEBUG(dbgs() << "\tmerged orig valno " << OrigVNI->id << ": "
|
2011-03-26 22:16:41 +00:00
|
|
|
<< *StackInt << '\n');
|
2011-03-18 04:23:06 +00:00
|
|
|
|
|
|
|
// Already spilled everywhere.
|
|
|
|
if (SVI.AllDefsAreReloads)
|
|
|
|
return true;
|
|
|
|
|
|
|
|
// We are going to spill SVI.SpillVNI immediately after its def, so clear out
|
|
|
|
// any later spills of the same value.
|
2011-03-20 05:44:55 +00:00
|
|
|
eliminateRedundantSpills(LIS.getInterval(SVI.SpillReg), SVI.SpillVNI);
|
2011-03-18 04:23:06 +00:00
|
|
|
|
|
|
|
MachineBasicBlock *MBB = LIS.getMBBFromIndex(SVI.SpillVNI->def);
|
|
|
|
MachineBasicBlock::iterator MII;
|
|
|
|
if (SVI.SpillVNI->isPHIDef())
|
|
|
|
MII = MBB->SkipPHIsAndLabels(MBB->begin());
|
|
|
|
else {
|
|
|
|
MII = LIS.getInstructionFromIndex(SVI.SpillVNI->def);
|
|
|
|
++MII;
|
|
|
|
}
|
|
|
|
// Insert spill without kill flag immediately after def.
|
2011-03-26 22:16:41 +00:00
|
|
|
TII.storeRegToStackSlot(*MBB, MII, SVI.SpillReg, false, StackSlot,
|
|
|
|
MRI.getRegClass(SVI.SpillReg), &TRI);
|
2011-03-18 04:23:06 +00:00
|
|
|
--MII; // Point to store instruction.
|
|
|
|
LIS.InsertMachineInstrInMaps(MII);
|
|
|
|
VRM.addSpillSlotUse(StackSlot, MII);
|
|
|
|
DEBUG(dbgs() << "\thoisted: " << SVI.SpillVNI->def << '\t' << *MII);
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2011-03-20 05:44:55 +00:00
|
|
|
/// eliminateRedundantSpills - SLI:VNI is known to be on the stack. Remove any
|
|
|
|
/// redundant spills of this value in SLI.reg and sibling copies.
|
|
|
|
void InlineSpiller::eliminateRedundantSpills(LiveInterval &SLI, VNInfo *VNI) {
|
2011-03-20 05:44:58 +00:00
|
|
|
assert(VNI && "Missing value");
|
2011-03-20 05:44:55 +00:00
|
|
|
SmallVector<std::pair<LiveInterval*, VNInfo*>, 8> WorkList;
|
|
|
|
WorkList.push_back(std::make_pair(&SLI, VNI));
|
2011-03-26 22:16:41 +00:00
|
|
|
assert(StackInt && "No stack slot assigned yet.");
|
2011-03-18 04:23:06 +00:00
|
|
|
|
|
|
|
do {
|
2011-03-20 05:44:55 +00:00
|
|
|
LiveInterval *LI;
|
|
|
|
tie(LI, VNI) = WorkList.pop_back_val();
|
|
|
|
unsigned Reg = LI->reg;
|
2011-03-18 04:23:06 +00:00
|
|
|
DEBUG(dbgs() << "Checking redundant spills for " << PrintReg(Reg) << ':'
|
|
|
|
<< VNI->id << '@' << VNI->def << '\n');
|
|
|
|
|
|
|
|
// Regs to spill are taken care of.
|
|
|
|
if (isRegToSpill(Reg))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
// Add all of VNI's live range to StackInt.
|
2011-03-26 22:16:41 +00:00
|
|
|
StackInt->MergeValueInAsValue(*LI, VNI, StackInt->getValNumInfo(0));
|
|
|
|
DEBUG(dbgs() << "Merged to stack int: " << *StackInt << '\n');
|
2011-03-18 04:23:06 +00:00
|
|
|
|
|
|
|
// Find all spills and copies of VNI.
|
|
|
|
for (MachineRegisterInfo::use_nodbg_iterator UI = MRI.use_nodbg_begin(Reg);
|
|
|
|
MachineInstr *MI = UI.skipInstruction();) {
|
|
|
|
if (!MI->isCopy() && !MI->getDesc().mayStore())
|
|
|
|
continue;
|
|
|
|
SlotIndex Idx = LIS.getInstructionIndex(MI);
|
2011-03-20 05:44:55 +00:00
|
|
|
if (LI->getVNInfoAt(Idx) != VNI)
|
2011-03-18 04:23:06 +00:00
|
|
|
continue;
|
|
|
|
|
|
|
|
// Follow sibling copies down the dominator tree.
|
|
|
|
if (unsigned DstReg = isFullCopyOf(MI, Reg)) {
|
|
|
|
if (isSibling(DstReg)) {
|
|
|
|
LiveInterval &DstLI = LIS.getInterval(DstReg);
|
|
|
|
VNInfo *DstVNI = DstLI.getVNInfoAt(Idx.getDefIndex());
|
|
|
|
assert(DstVNI && "Missing defined value");
|
|
|
|
assert(DstVNI->def == Idx.getDefIndex() && "Wrong copy def slot");
|
2011-03-20 05:44:55 +00:00
|
|
|
WorkList.push_back(std::make_pair(&DstLI, DstVNI));
|
2011-03-18 04:23:06 +00:00
|
|
|
}
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Erase spills.
|
|
|
|
int FI;
|
|
|
|
if (Reg == TII.isStoreToStackSlot(MI, FI) && FI == StackSlot) {
|
|
|
|
DEBUG(dbgs() << "Redundant spill " << Idx << '\t' << *MI);
|
|
|
|
// eliminateDeadDefs won't normally remove stores, so switch opcode.
|
|
|
|
MI->setDesc(TII.get(TargetOpcode::KILL));
|
|
|
|
DeadDefs.push_back(MI);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} while (!WorkList.empty());
|
|
|
|
}
|
|
|
|
|
2011-03-29 03:12:02 +00:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Rematerialization
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
/// markValueUsed - Remember that VNI failed to rematerialize, so its defining
|
|
|
|
/// instruction cannot be eliminated. See through snippet copies
|
|
|
|
void InlineSpiller::markValueUsed(LiveInterval *LI, VNInfo *VNI) {
|
|
|
|
SmallVector<std::pair<LiveInterval*, VNInfo*>, 8> WorkList;
|
|
|
|
WorkList.push_back(std::make_pair(LI, VNI));
|
|
|
|
do {
|
|
|
|
tie(LI, VNI) = WorkList.pop_back_val();
|
|
|
|
if (!UsedValues.insert(VNI))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
if (VNI->isPHIDef()) {
|
|
|
|
MachineBasicBlock *MBB = LIS.getMBBFromIndex(VNI->def);
|
|
|
|
for (MachineBasicBlock::pred_iterator PI = MBB->pred_begin(),
|
|
|
|
PE = MBB->pred_end(); PI != PE; ++PI) {
|
|
|
|
VNInfo *PVNI = LI->getVNInfoAt(LIS.getMBBEndIdx(*PI).getPrevSlot());
|
|
|
|
if (PVNI)
|
|
|
|
WorkList.push_back(std::make_pair(LI, PVNI));
|
|
|
|
}
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Follow snippet copies.
|
|
|
|
MachineInstr *MI = LIS.getInstructionFromIndex(VNI->def);
|
|
|
|
if (!SnippetCopies.count(MI))
|
|
|
|
continue;
|
|
|
|
LiveInterval &SnipLI = LIS.getInterval(MI->getOperand(1).getReg());
|
|
|
|
assert(isRegToSpill(SnipLI.reg) && "Unexpected register in copy");
|
|
|
|
VNInfo *SnipVNI = SnipLI.getVNInfoAt(VNI->def.getUseIndex());
|
|
|
|
assert(SnipVNI && "Snippet undefined before copy");
|
|
|
|
WorkList.push_back(std::make_pair(&SnipLI, SnipVNI));
|
|
|
|
} while (!WorkList.empty());
|
|
|
|
}
|
|
|
|
|
2011-02-22 23:01:49 +00:00
|
|
|
/// reMaterializeFor - Attempt to rematerialize before MI instead of reloading.
|
2011-03-29 03:12:02 +00:00
|
|
|
bool InlineSpiller::reMaterializeFor(LiveInterval &VirtReg,
|
|
|
|
MachineBasicBlock::iterator MI) {
|
2011-03-14 19:56:43 +00:00
|
|
|
SlotIndex UseIdx = LIS.getInstructionIndex(MI).getUseIndex();
|
2011-03-29 03:12:02 +00:00
|
|
|
VNInfo *ParentVNI = VirtReg.getVNInfoAt(UseIdx);
|
2010-10-20 22:00:51 +00:00
|
|
|
|
2011-03-29 03:12:02 +00:00
|
|
|
if (!ParentVNI) {
|
2010-07-02 17:44:57 +00:00
|
|
|
DEBUG(dbgs() << "\tadding <undef> flags: ");
|
2010-06-30 23:03:52 +00:00
|
|
|
for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
|
|
|
|
MachineOperand &MO = MI->getOperand(i);
|
2011-03-14 19:56:43 +00:00
|
|
|
if (MO.isReg() && MO.isUse() && MO.getReg() == Edit->getReg())
|
2010-06-30 23:03:52 +00:00
|
|
|
MO.setIsUndef();
|
|
|
|
}
|
2010-07-02 17:44:57 +00:00
|
|
|
DEBUG(dbgs() << UseIdx << '\t' << *MI);
|
2010-06-30 23:03:52 +00:00
|
|
|
return true;
|
|
|
|
}
|
2010-10-20 22:00:51 +00:00
|
|
|
|
2011-03-29 03:12:02 +00:00
|
|
|
if (SnippetCopies.count(MI))
|
2011-03-12 04:17:20 +00:00
|
|
|
return false;
|
|
|
|
|
2011-03-29 03:12:02 +00:00
|
|
|
// Use an OrigVNI from traceSiblingValue when ParentVNI is a sibling copy.
|
|
|
|
LiveRangeEdit::Remat RM(ParentVNI);
|
|
|
|
SibValueMap::const_iterator SibI = SibValues.find(ParentVNI);
|
|
|
|
if (SibI != SibValues.end())
|
|
|
|
RM.OrigMI = SibI->second.DefMI;
|
2011-03-14 19:56:43 +00:00
|
|
|
if (!Edit->canRematerializeAt(RM, UseIdx, false, LIS)) {
|
2011-03-29 03:12:02 +00:00
|
|
|
markValueUsed(&VirtReg, ParentVNI);
|
2010-07-02 17:44:57 +00:00
|
|
|
DEBUG(dbgs() << "\tcannot remat for " << UseIdx << '\t' << *MI);
|
2010-06-30 23:03:52 +00:00
|
|
|
return false;
|
2010-07-02 17:44:57 +00:00
|
|
|
}
|
2010-06-30 23:03:52 +00:00
|
|
|
|
2011-03-14 19:56:43 +00:00
|
|
|
// If the instruction also writes Edit->getReg(), it had better not require
|
2010-10-20 22:00:51 +00:00
|
|
|
// the same register for uses and defs.
|
2010-07-02 17:44:57 +00:00
|
|
|
bool Reads, Writes;
|
|
|
|
SmallVector<unsigned, 8> Ops;
|
2011-03-14 19:56:43 +00:00
|
|
|
tie(Reads, Writes) = MI->readsWritesVirtualRegister(Edit->getReg(), &Ops);
|
2010-07-02 17:44:57 +00:00
|
|
|
if (Writes) {
|
|
|
|
for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
|
|
|
|
MachineOperand &MO = MI->getOperand(Ops[i]);
|
|
|
|
if (MO.isUse() ? MI->isRegTiedToDefOperand(Ops[i]) : MO.getSubReg()) {
|
2011-03-29 03:12:02 +00:00
|
|
|
markValueUsed(&VirtReg, ParentVNI);
|
2010-07-02 17:44:57 +00:00
|
|
|
DEBUG(dbgs() << "\tcannot remat tied reg: " << UseIdx << '\t' << *MI);
|
2010-06-30 23:03:52 +00:00
|
|
|
return false;
|
2010-07-02 17:44:57 +00:00
|
|
|
}
|
2010-06-30 23:03:52 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-12-18 03:04:14 +00:00
|
|
|
// Before rematerializing into a register for a single instruction, try to
|
|
|
|
// fold a load into the instruction. That avoids allocating a new register.
|
|
|
|
if (RM.OrigMI->getDesc().canFoldAsLoad() &&
|
|
|
|
foldMemoryOperand(MI, Ops, RM.OrigMI)) {
|
2011-03-14 19:56:43 +00:00
|
|
|
Edit->markRematerialized(RM.ParentVNI);
|
2010-12-18 03:04:14 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2010-07-02 17:44:57 +00:00
|
|
|
// Alocate a new register for the remat.
|
2011-03-17 20:37:07 +00:00
|
|
|
LiveInterval &NewLI = Edit->create(LIS, VRM);
|
2010-07-02 17:44:57 +00:00
|
|
|
NewLI.markNotSpillable();
|
|
|
|
|
2011-02-09 00:25:36 +00:00
|
|
|
// Rematting for a copy: Set allocation hint to be the destination register.
|
|
|
|
if (MI->isCopy())
|
2011-03-14 19:56:43 +00:00
|
|
|
MRI.setRegAllocationHint(NewLI.reg, 0, MI->getOperand(0).getReg());
|
2011-02-09 00:25:36 +00:00
|
|
|
|
2010-07-02 17:44:57 +00:00
|
|
|
// Finally we can rematerialize OrigMI before MI.
|
2011-03-14 19:56:43 +00:00
|
|
|
SlotIndex DefIdx = Edit->rematerializeAt(*MI->getParent(), MI, NewLI.reg, RM,
|
|
|
|
LIS, TII, TRI);
|
2011-02-08 19:33:55 +00:00
|
|
|
DEBUG(dbgs() << "\tremat: " << DefIdx << '\t'
|
2011-03-14 19:56:43 +00:00
|
|
|
<< *LIS.getInstructionFromIndex(DefIdx));
|
2010-07-02 17:44:57 +00:00
|
|
|
|
|
|
|
// Replace operands
|
|
|
|
for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
|
|
|
|
MachineOperand &MO = MI->getOperand(Ops[i]);
|
2011-03-14 19:56:43 +00:00
|
|
|
if (MO.isReg() && MO.isUse() && MO.getReg() == Edit->getReg()) {
|
2010-10-14 23:49:52 +00:00
|
|
|
MO.setReg(NewLI.reg);
|
2010-07-02 17:44:57 +00:00
|
|
|
MO.setIsKill();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
DEBUG(dbgs() << "\t " << UseIdx << '\t' << *MI);
|
|
|
|
|
2011-03-14 19:56:43 +00:00
|
|
|
VNInfo *DefVNI = NewLI.getNextValue(DefIdx, 0, LIS.getVNInfoAllocator());
|
2010-06-30 23:03:52 +00:00
|
|
|
NewLI.addRange(LiveRange(DefIdx, UseIdx.getDefIndex(), DefVNI));
|
2010-07-02 17:44:57 +00:00
|
|
|
DEBUG(dbgs() << "\tinterval: " << NewLI << '\n');
|
2010-06-30 23:03:52 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2010-10-14 23:49:52 +00:00
|
|
|
/// reMaterializeAll - Try to rematerialize as many uses as possible,
|
2010-07-02 17:44:57 +00:00
|
|
|
/// and trim the live ranges after.
|
|
|
|
void InlineSpiller::reMaterializeAll() {
|
2011-03-29 03:12:02 +00:00
|
|
|
// analyzeSiblingValues has already tested all relevant defining instructions.
|
2011-03-14 19:56:43 +00:00
|
|
|
if (!Edit->anyRematerializable(LIS, TII, AA))
|
2010-07-02 17:44:57 +00:00
|
|
|
return;
|
|
|
|
|
2011-03-14 19:56:43 +00:00
|
|
|
UsedValues.clear();
|
2010-10-20 22:00:51 +00:00
|
|
|
|
2011-03-29 03:12:02 +00:00
|
|
|
// Try to remat before all uses of snippets.
|
2010-07-02 17:44:57 +00:00
|
|
|
bool anyRemat = false;
|
2011-03-29 03:12:02 +00:00
|
|
|
for (unsigned i = 0, e = RegsToSpill.size(); i != e; ++i) {
|
|
|
|
unsigned Reg = RegsToSpill[i];
|
|
|
|
LiveInterval &LI = LIS.getInterval(Reg);
|
|
|
|
for (MachineRegisterInfo::use_nodbg_iterator
|
|
|
|
RI = MRI.use_nodbg_begin(Reg);
|
|
|
|
MachineInstr *MI = RI.skipInstruction();)
|
|
|
|
anyRemat |= reMaterializeFor(LI, MI);
|
|
|
|
}
|
2010-07-02 17:44:57 +00:00
|
|
|
if (!anyRemat)
|
|
|
|
return;
|
|
|
|
|
|
|
|
// Remove any values that were completely rematted.
|
2011-03-29 03:12:02 +00:00
|
|
|
for (unsigned i = 0, e = RegsToSpill.size(); i != e; ++i) {
|
|
|
|
unsigned Reg = RegsToSpill[i];
|
|
|
|
LiveInterval &LI = LIS.getInterval(Reg);
|
|
|
|
for (LiveInterval::vni_iterator I = LI.vni_begin(), E = LI.vni_end();
|
|
|
|
I != E; ++I) {
|
|
|
|
VNInfo *VNI = *I;
|
|
|
|
if (VNI->isUnused() || VNI->isPHIDef() || VNI->hasPHIKill() ||
|
|
|
|
UsedValues.count(VNI))
|
|
|
|
continue;
|
|
|
|
MachineInstr *MI = LIS.getInstructionFromIndex(VNI->def);
|
|
|
|
MI->addRegisterDead(Reg, &TRI);
|
|
|
|
if (!MI->allDefsAreDead())
|
2010-07-02 19:54:40 +00:00
|
|
|
continue;
|
2011-03-29 03:12:02 +00:00
|
|
|
DEBUG(dbgs() << "All defs dead: " << *MI);
|
|
|
|
DeadDefs.push_back(MI);
|
|
|
|
// Remove all Reg references so we don't insert spill code around MI.
|
|
|
|
for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
|
|
|
|
MOE = MI->operands_end(); MOI != MOE ; ++MOI)
|
|
|
|
if (MOI->isReg() && MOI->getReg() == Reg)
|
|
|
|
MOI->setReg(0);
|
|
|
|
VNI->setIsUnused(true);
|
2010-07-02 19:54:40 +00:00
|
|
|
}
|
2010-07-02 17:44:57 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-03-14 19:56:43 +00:00
|
|
|
/// If MI is a load or store of StackSlot, it can be removed.
|
2011-03-12 04:17:20 +00:00
|
|
|
bool InlineSpiller::coalesceStackAccess(MachineInstr *MI, unsigned Reg) {
|
2010-08-04 22:35:11 +00:00
|
|
|
int FI = 0;
|
2011-03-12 04:17:20 +00:00
|
|
|
unsigned InstrReg;
|
2011-03-14 19:56:43 +00:00
|
|
|
if (!(InstrReg = TII.isLoadFromStackSlot(MI, FI)) &&
|
|
|
|
!(InstrReg = TII.isStoreToStackSlot(MI, FI)))
|
2010-08-04 22:35:11 +00:00
|
|
|
return false;
|
|
|
|
|
|
|
|
// We have a stack access. Is it the right register and slot?
|
2011-03-14 19:56:43 +00:00
|
|
|
if (InstrReg != Reg || FI != StackSlot)
|
2010-08-04 22:35:11 +00:00
|
|
|
return false;
|
|
|
|
|
|
|
|
DEBUG(dbgs() << "Coalescing stack access: " << *MI);
|
2011-03-14 19:56:43 +00:00
|
|
|
LIS.RemoveMachineInstrFromMaps(MI);
|
2010-08-04 22:35:11 +00:00
|
|
|
MI->eraseFromParent();
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2010-07-01 00:13:04 +00:00
|
|
|
/// foldMemoryOperand - Try folding stack slot references in Ops into MI.
|
2010-12-18 03:04:14 +00:00
|
|
|
/// @param MI Instruction using or defining the current register.
|
2010-12-18 03:28:32 +00:00
|
|
|
/// @param Ops Operand indices from readsWritesVirtualRegister().
|
2010-12-18 03:04:14 +00:00
|
|
|
/// @param LoadMI Load instruction to use instead of stack slot when non-null.
|
|
|
|
/// @return True on success, and MI will be erased.
|
2010-07-01 00:13:04 +00:00
|
|
|
bool InlineSpiller::foldMemoryOperand(MachineBasicBlock::iterator MI,
|
2010-12-18 03:04:14 +00:00
|
|
|
const SmallVectorImpl<unsigned> &Ops,
|
|
|
|
MachineInstr *LoadMI) {
|
2010-07-01 00:13:04 +00:00
|
|
|
// TargetInstrInfo::foldMemoryOperand only expects explicit, non-tied
|
|
|
|
// operands.
|
|
|
|
SmallVector<unsigned, 8> FoldOps;
|
|
|
|
for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
|
|
|
|
unsigned Idx = Ops[i];
|
|
|
|
MachineOperand &MO = MI->getOperand(Idx);
|
|
|
|
if (MO.isImplicit())
|
|
|
|
continue;
|
|
|
|
// FIXME: Teach targets to deal with subregs.
|
|
|
|
if (MO.getSubReg())
|
|
|
|
return false;
|
2011-02-08 19:33:55 +00:00
|
|
|
// We cannot fold a load instruction into a def.
|
|
|
|
if (LoadMI && MO.isDef())
|
|
|
|
return false;
|
2010-07-01 00:13:04 +00:00
|
|
|
// Tied use operands should not be passed to foldMemoryOperand.
|
|
|
|
if (!MI->isRegTiedToDefOperand(Idx))
|
|
|
|
FoldOps.push_back(Idx);
|
|
|
|
}
|
|
|
|
|
2010-12-18 03:04:14 +00:00
|
|
|
MachineInstr *FoldMI =
|
2011-03-14 19:56:43 +00:00
|
|
|
LoadMI ? TII.foldMemoryOperand(MI, FoldOps, LoadMI)
|
|
|
|
: TII.foldMemoryOperand(MI, FoldOps, StackSlot);
|
2010-07-01 00:13:04 +00:00
|
|
|
if (!FoldMI)
|
|
|
|
return false;
|
2011-03-14 19:56:43 +00:00
|
|
|
LIS.ReplaceMachineInstrInMaps(MI, FoldMI);
|
2010-12-18 03:04:14 +00:00
|
|
|
if (!LoadMI)
|
2011-03-14 19:56:43 +00:00
|
|
|
VRM.addSpillSlotUse(StackSlot, FoldMI);
|
2010-07-09 17:29:08 +00:00
|
|
|
MI->eraseFromParent();
|
2010-07-01 00:13:04 +00:00
|
|
|
DEBUG(dbgs() << "\tfolded: " << *FoldMI);
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2010-06-30 23:03:52 +00:00
|
|
|
/// insertReload - Insert a reload of NewLI.reg before MI.
|
|
|
|
void InlineSpiller::insertReload(LiveInterval &NewLI,
|
|
|
|
MachineBasicBlock::iterator MI) {
|
|
|
|
MachineBasicBlock &MBB = *MI->getParent();
|
2011-03-14 19:56:43 +00:00
|
|
|
SlotIndex Idx = LIS.getInstructionIndex(MI).getDefIndex();
|
2011-03-26 22:16:41 +00:00
|
|
|
TII.loadRegFromStackSlot(MBB, MI, NewLI.reg, StackSlot,
|
|
|
|
MRI.getRegClass(NewLI.reg), &TRI);
|
2010-06-30 23:03:52 +00:00
|
|
|
--MI; // Point to load instruction.
|
2011-03-14 19:56:43 +00:00
|
|
|
SlotIndex LoadIdx = LIS.InsertMachineInstrInMaps(MI).getDefIndex();
|
|
|
|
VRM.addSpillSlotUse(StackSlot, MI);
|
2010-06-30 23:03:52 +00:00
|
|
|
DEBUG(dbgs() << "\treload: " << LoadIdx << '\t' << *MI);
|
2010-09-25 12:04:16 +00:00
|
|
|
VNInfo *LoadVNI = NewLI.getNextValue(LoadIdx, 0,
|
2011-03-14 19:56:43 +00:00
|
|
|
LIS.getVNInfoAllocator());
|
2010-06-30 23:03:52 +00:00
|
|
|
NewLI.addRange(LiveRange(LoadIdx, Idx, LoadVNI));
|
|
|
|
}
|
|
|
|
|
|
|
|
/// insertSpill - Insert a spill of NewLI.reg after MI.
|
2011-03-12 04:17:20 +00:00
|
|
|
void InlineSpiller::insertSpill(LiveInterval &NewLI, const LiveInterval &OldLI,
|
2010-06-30 23:03:52 +00:00
|
|
|
MachineBasicBlock::iterator MI) {
|
|
|
|
MachineBasicBlock &MBB = *MI->getParent();
|
2010-11-15 20:55:49 +00:00
|
|
|
|
|
|
|
// Get the defined value. It could be an early clobber so keep the def index.
|
2011-03-14 19:56:43 +00:00
|
|
|
SlotIndex Idx = LIS.getInstructionIndex(MI).getDefIndex();
|
2011-03-12 04:17:20 +00:00
|
|
|
VNInfo *VNI = OldLI.getVNInfoAt(Idx);
|
2010-11-15 20:55:49 +00:00
|
|
|
assert(VNI && VNI->def.getDefIndex() == Idx && "Inconsistent VNInfo");
|
|
|
|
Idx = VNI->def;
|
|
|
|
|
2011-03-26 22:16:41 +00:00
|
|
|
TII.storeRegToStackSlot(MBB, ++MI, NewLI.reg, true, StackSlot,
|
|
|
|
MRI.getRegClass(NewLI.reg), &TRI);
|
2010-06-30 23:03:52 +00:00
|
|
|
--MI; // Point to store instruction.
|
2011-03-14 19:56:43 +00:00
|
|
|
SlotIndex StoreIdx = LIS.InsertMachineInstrInMaps(MI).getDefIndex();
|
|
|
|
VRM.addSpillSlotUse(StackSlot, MI);
|
2010-06-30 23:03:52 +00:00
|
|
|
DEBUG(dbgs() << "\tspilled: " << StoreIdx << '\t' << *MI);
|
2011-03-14 19:56:43 +00:00
|
|
|
VNInfo *StoreVNI = NewLI.getNextValue(Idx, 0, LIS.getVNInfoAllocator());
|
2010-06-30 23:03:52 +00:00
|
|
|
NewLI.addRange(LiveRange(Idx, StoreIdx, StoreVNI));
|
|
|
|
}
|
|
|
|
|
2011-03-12 04:17:20 +00:00
|
|
|
/// spillAroundUses - insert spill code around each use of Reg.
|
|
|
|
void InlineSpiller::spillAroundUses(unsigned Reg) {
|
2011-03-14 19:56:43 +00:00
|
|
|
LiveInterval &OldLI = LIS.getInterval(Reg);
|
2010-07-02 17:44:57 +00:00
|
|
|
|
2011-03-12 04:17:20 +00:00
|
|
|
// Iterate over instructions using Reg.
|
2011-03-14 19:56:43 +00:00
|
|
|
for (MachineRegisterInfo::reg_iterator RI = MRI.reg_begin(Reg);
|
2010-06-29 23:58:39 +00:00
|
|
|
MachineInstr *MI = RI.skipInstruction();) {
|
|
|
|
|
2010-07-02 19:54:40 +00:00
|
|
|
// Debug values are not allowed to affect codegen.
|
|
|
|
if (MI->isDebugValue()) {
|
|
|
|
// Modify DBG_VALUE now that the value is in a spill slot.
|
|
|
|
uint64_t Offset = MI->getOperand(1).getImm();
|
|
|
|
const MDNode *MDPtr = MI->getOperand(2).getMetadata();
|
|
|
|
DebugLoc DL = MI->getDebugLoc();
|
2011-03-14 19:56:43 +00:00
|
|
|
if (MachineInstr *NewDV = TII.emitFrameIndexDebugValue(MF, StackSlot,
|
2010-07-02 19:54:40 +00:00
|
|
|
Offset, MDPtr, DL)) {
|
|
|
|
DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
|
|
|
|
MachineBasicBlock *MBB = MI->getParent();
|
|
|
|
MBB->insert(MBB->erase(MI), NewDV);
|
|
|
|
} else {
|
|
|
|
DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
|
|
|
|
MI->eraseFromParent();
|
|
|
|
}
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2011-03-12 04:17:20 +00:00
|
|
|
// Ignore copies to/from snippets. We'll delete them.
|
|
|
|
if (SnippetCopies.count(MI))
|
|
|
|
continue;
|
|
|
|
|
2010-08-04 22:35:11 +00:00
|
|
|
// Stack slot accesses may coalesce away.
|
2011-03-12 04:17:20 +00:00
|
|
|
if (coalesceStackAccess(MI, Reg))
|
2010-08-04 22:35:11 +00:00
|
|
|
continue;
|
|
|
|
|
2010-06-29 23:58:39 +00:00
|
|
|
// Analyze instruction.
|
|
|
|
bool Reads, Writes;
|
|
|
|
SmallVector<unsigned, 8> Ops;
|
2011-03-12 04:17:20 +00:00
|
|
|
tie(Reads, Writes) = MI->readsWritesVirtualRegister(Reg, &Ops);
|
2010-06-29 23:58:39 +00:00
|
|
|
|
2011-03-18 04:23:06 +00:00
|
|
|
// Check for a sibling copy.
|
|
|
|
unsigned SibReg = isFullCopyOf(MI, Reg);
|
2011-03-20 05:44:58 +00:00
|
|
|
if (SibReg && isSibling(SibReg)) {
|
|
|
|
if (Writes) {
|
|
|
|
// Hoist the spill of a sib-reg copy.
|
|
|
|
if (hoistSpill(OldLI, MI)) {
|
|
|
|
// This COPY is now dead, the value is already in the stack slot.
|
|
|
|
MI->getOperand(0).setIsDead();
|
|
|
|
DeadDefs.push_back(MI);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
// This is a reload for a sib-reg copy. Drop spills downstream.
|
|
|
|
SlotIndex Idx = LIS.getInstructionIndex(MI).getDefIndex();
|
|
|
|
LiveInterval &SibLI = LIS.getInterval(SibReg);
|
|
|
|
eliminateRedundantSpills(SibLI, SibLI.getVNInfoAt(Idx));
|
|
|
|
// The COPY will fold to a reload below.
|
|
|
|
}
|
2011-03-18 04:23:06 +00:00
|
|
|
}
|
|
|
|
|
2010-07-02 17:44:57 +00:00
|
|
|
// Attempt to fold memory ops.
|
|
|
|
if (foldMemoryOperand(MI, Ops))
|
|
|
|
continue;
|
|
|
|
|
2010-06-29 23:58:39 +00:00
|
|
|
// Allocate interval around instruction.
|
|
|
|
// FIXME: Infer regclass from instruction alone.
|
2011-03-26 22:16:41 +00:00
|
|
|
LiveInterval &NewLI = Edit->createFrom(Reg, LIS, VRM);
|
2010-06-29 23:58:39 +00:00
|
|
|
NewLI.markNotSpillable();
|
|
|
|
|
2010-07-02 17:44:57 +00:00
|
|
|
if (Reads)
|
2010-06-30 23:03:52 +00:00
|
|
|
insertReload(NewLI, MI);
|
2010-06-29 23:58:39 +00:00
|
|
|
|
|
|
|
// Rewrite instruction operands.
|
|
|
|
bool hasLiveDef = false;
|
|
|
|
for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
|
|
|
|
MachineOperand &MO = MI->getOperand(Ops[i]);
|
2010-10-14 23:49:52 +00:00
|
|
|
MO.setReg(NewLI.reg);
|
2010-06-29 23:58:39 +00:00
|
|
|
if (MO.isUse()) {
|
|
|
|
if (!MI->isRegTiedToDefOperand(Ops[i]))
|
|
|
|
MO.setIsKill();
|
|
|
|
} else {
|
|
|
|
if (!MO.isDead())
|
|
|
|
hasLiveDef = true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// FIXME: Use a second vreg if instruction has no tied ops.
|
2010-06-30 23:03:52 +00:00
|
|
|
if (Writes && hasLiveDef)
|
2011-03-12 04:17:20 +00:00
|
|
|
insertSpill(NewLI, OldLI, MI);
|
2010-06-29 23:58:39 +00:00
|
|
|
|
|
|
|
DEBUG(dbgs() << "\tinterval: " << NewLI << '\n');
|
|
|
|
}
|
|
|
|
}
|
2011-03-12 04:17:20 +00:00
|
|
|
|
|
|
|
void InlineSpiller::spill(LiveRangeEdit &edit) {
|
2011-03-14 19:56:43 +00:00
|
|
|
Edit = &edit;
|
2011-03-12 04:17:20 +00:00
|
|
|
assert(!TargetRegisterInfo::isStackSlot(edit.getReg())
|
|
|
|
&& "Trying to spill a stack slot.");
|
2011-03-15 21:13:25 +00:00
|
|
|
// Share a stack slot among all descendants of Original.
|
|
|
|
Original = VRM.getOriginal(edit.getReg());
|
|
|
|
StackSlot = VRM.getStackSlot(Original);
|
2011-03-26 22:16:41 +00:00
|
|
|
StackInt = 0;
|
2011-03-15 21:13:25 +00:00
|
|
|
|
2011-03-12 04:17:20 +00:00
|
|
|
DEBUG(dbgs() << "Inline spilling "
|
2011-03-14 19:56:43 +00:00
|
|
|
<< MRI.getRegClass(edit.getReg())->getName()
|
2011-03-12 04:17:20 +00:00
|
|
|
<< ':' << edit.getParent() << "\nFrom original "
|
2011-03-15 21:13:25 +00:00
|
|
|
<< LIS.getInterval(Original) << '\n');
|
2011-03-12 04:17:20 +00:00
|
|
|
assert(edit.getParent().isSpillable() &&
|
|
|
|
"Attempting to spill already spilled value.");
|
2011-03-18 04:23:06 +00:00
|
|
|
assert(DeadDefs.empty() && "Previous spill didn't remove dead defs");
|
2011-03-12 04:17:20 +00:00
|
|
|
|
|
|
|
collectRegsToSpill();
|
2011-03-15 21:13:25 +00:00
|
|
|
analyzeSiblingValues();
|
2011-03-12 04:17:20 +00:00
|
|
|
reMaterializeAll();
|
|
|
|
|
|
|
|
// Remat may handle everything.
|
2011-03-14 19:56:43 +00:00
|
|
|
if (Edit->getParent().empty())
|
2011-03-12 04:17:20 +00:00
|
|
|
return;
|
|
|
|
|
2011-03-26 22:16:41 +00:00
|
|
|
// Update LiveStacks now that we are committed to spilling.
|
|
|
|
if (StackSlot == VirtRegMap::NO_STACK_SLOT) {
|
2011-03-15 21:13:25 +00:00
|
|
|
StackSlot = VRM.assignVirt2StackSlot(Original);
|
2011-03-26 22:16:41 +00:00
|
|
|
StackInt = &LSS.getOrCreateInterval(StackSlot, MRI.getRegClass(Original));
|
|
|
|
StackInt->getNextValue(SlotIndex(), 0, LSS.getVNInfoAllocator());
|
|
|
|
} else
|
|
|
|
StackInt = &LSS.getInterval(StackSlot);
|
2011-03-12 04:17:20 +00:00
|
|
|
|
2011-03-15 21:13:25 +00:00
|
|
|
if (Original != edit.getReg())
|
2011-03-14 19:56:43 +00:00
|
|
|
VRM.assignVirt2StackSlot(edit.getReg(), StackSlot);
|
2011-03-12 04:17:20 +00:00
|
|
|
|
2011-03-26 22:16:41 +00:00
|
|
|
assert(StackInt->getNumValNums() == 1 && "Bad stack interval values");
|
2011-03-12 04:25:36 +00:00
|
|
|
for (unsigned i = 0, e = RegsToSpill.size(); i != e; ++i)
|
2011-03-26 22:16:41 +00:00
|
|
|
StackInt->MergeRangesInAsValue(LIS.getInterval(RegsToSpill[i]),
|
|
|
|
StackInt->getValNumInfo(0));
|
|
|
|
DEBUG(dbgs() << "Merged spilled regs: " << *StackInt << '\n');
|
2011-03-12 04:17:20 +00:00
|
|
|
|
|
|
|
// Spill around uses of all RegsToSpill.
|
|
|
|
for (unsigned i = 0, e = RegsToSpill.size(); i != e; ++i)
|
|
|
|
spillAroundUses(RegsToSpill[i]);
|
|
|
|
|
2011-03-18 04:23:06 +00:00
|
|
|
// Hoisted spills may cause dead code.
|
|
|
|
if (!DeadDefs.empty()) {
|
|
|
|
DEBUG(dbgs() << "Eliminating " << DeadDefs.size() << " dead defs\n");
|
|
|
|
Edit->eliminateDeadDefs(DeadDefs, LIS, VRM, TII);
|
|
|
|
}
|
|
|
|
|
2011-03-12 04:17:20 +00:00
|
|
|
// Finally delete the SnippetCopies.
|
2011-03-14 19:56:43 +00:00
|
|
|
for (MachineRegisterInfo::reg_iterator RI = MRI.reg_begin(edit.getReg());
|
2011-03-12 04:17:20 +00:00
|
|
|
MachineInstr *MI = RI.skipInstruction();) {
|
|
|
|
assert(SnippetCopies.count(MI) && "Remaining use wasn't a snippet copy");
|
|
|
|
// FIXME: Do this with a LiveRangeEdit callback.
|
2011-03-14 19:56:43 +00:00
|
|
|
VRM.RemoveMachineInstrFromMaps(MI);
|
|
|
|
LIS.RemoveMachineInstrFromMaps(MI);
|
2011-03-12 04:17:20 +00:00
|
|
|
MI->eraseFromParent();
|
|
|
|
}
|
|
|
|
|
2011-03-13 01:23:11 +00:00
|
|
|
for (unsigned i = 0, e = RegsToSpill.size(); i != e; ++i)
|
2011-03-14 19:56:43 +00:00
|
|
|
edit.eraseVirtReg(RegsToSpill[i], LIS);
|
2011-03-12 04:17:20 +00:00
|
|
|
}
|