2006-05-14 22:18:28 +00:00
|
|
|
//===-- ARMTargetMachine.h - Define TargetMachine for ARM -------*- C++ -*-===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
2007-12-29 20:36:04 +00:00
|
|
|
// This file is distributed under the University of Illinois Open Source
|
2006-05-14 22:18:28 +00:00
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file declares the ARM specific subclass of TargetMachine.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#ifndef ARMTARGETMACHINE_H
|
|
|
|
#define ARMTARGETMACHINE_H
|
|
|
|
|
|
|
|
#include "llvm/Target/TargetMachine.h"
|
|
|
|
#include "llvm/Target/TargetData.h"
|
|
|
|
#include "ARMInstrInfo.h"
|
2006-08-16 14:43:33 +00:00
|
|
|
#include "ARMFrameInfo.h"
|
2007-07-05 21:15:40 +00:00
|
|
|
#include "ARMJITInfo.h"
|
2007-01-19 07:51:42 +00:00
|
|
|
#include "ARMSubtarget.h"
|
2007-03-13 01:20:42 +00:00
|
|
|
#include "ARMISelLowering.h"
|
2009-07-02 22:18:33 +00:00
|
|
|
#include "Thumb1InstrInfo.h"
|
|
|
|
#include "Thumb2InstrInfo.h"
|
2010-03-19 05:25:28 +00:00
|
|
|
#include "llvm/ADT/OwningPtr.h"
|
2006-05-14 22:18:28 +00:00
|
|
|
|
|
|
|
namespace llvm {
|
|
|
|
|
2009-06-26 21:28:53 +00:00
|
|
|
class ARMBaseTargetMachine : public LLVMTargetMachine {
|
|
|
|
protected:
|
2009-06-19 01:51:50 +00:00
|
|
|
ARMSubtarget Subtarget;
|
2009-06-26 21:28:53 +00:00
|
|
|
|
|
|
|
private:
|
2009-06-19 01:51:50 +00:00
|
|
|
ARMFrameInfo FrameInfo;
|
|
|
|
ARMJITInfo JITInfo;
|
|
|
|
InstrItineraryData InstrItins;
|
|
|
|
Reloc::Model DefRelocModel; // Reloc model before it's overridden.
|
2007-03-13 01:20:42 +00:00
|
|
|
|
2006-05-14 22:18:28 +00:00
|
|
|
public:
|
2009-08-02 23:37:13 +00:00
|
|
|
ARMBaseTargetMachine(const Target &T, const std::string &TT,
|
|
|
|
const std::string &FS, bool isThumb);
|
2006-05-14 22:18:28 +00:00
|
|
|
|
2008-05-14 01:58:56 +00:00
|
|
|
virtual const ARMFrameInfo *getFrameInfo() const { return &FrameInfo; }
|
|
|
|
virtual ARMJITInfo *getJITInfo() { return &JITInfo; }
|
2007-01-19 07:51:42 +00:00
|
|
|
virtual const ARMSubtarget *getSubtargetImpl() const { return &Subtarget; }
|
2009-06-26 21:28:53 +00:00
|
|
|
virtual const InstrItineraryData getInstrItineraryData() const {
|
2009-06-19 01:51:50 +00:00
|
|
|
return InstrItins;
|
|
|
|
}
|
2008-08-17 13:55:10 +00:00
|
|
|
|
2006-09-04 04:14:57 +00:00
|
|
|
// Pass Pipeline Configuration
|
2009-04-29 23:29:43 +00:00
|
|
|
virtual bool addInstSelector(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
|
2009-06-13 09:12:55 +00:00
|
|
|
virtual bool addPreRegAlloc(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
|
2009-09-30 08:53:01 +00:00
|
|
|
virtual bool addPreSched2(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
|
2009-04-29 23:29:43 +00:00
|
|
|
virtual bool addPreEmitPass(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
|
2009-05-30 20:51:52 +00:00
|
|
|
virtual bool addCodeEmitter(PassManagerBase &PM, CodeGenOpt::Level OptLevel,
|
2009-07-15 22:33:19 +00:00
|
|
|
JITCodeEmitter &MCE);
|
2006-05-14 22:18:28 +00:00
|
|
|
};
|
|
|
|
|
2009-06-26 21:28:53 +00:00
|
|
|
/// ARMTargetMachine - ARM target machine.
|
|
|
|
///
|
|
|
|
class ARMTargetMachine : public ARMBaseTargetMachine {
|
|
|
|
ARMInstrInfo InstrInfo;
|
|
|
|
const TargetData DataLayout; // Calculates type size & alignment
|
|
|
|
ARMTargetLowering TLInfo;
|
|
|
|
public:
|
2009-08-02 23:37:13 +00:00
|
|
|
ARMTargetMachine(const Target &T, const std::string &TT,
|
|
|
|
const std::string &FS);
|
2009-06-26 21:28:53 +00:00
|
|
|
|
|
|
|
virtual const ARMRegisterInfo *getRegisterInfo() const {
|
|
|
|
return &InstrInfo.getRegisterInfo();
|
|
|
|
}
|
|
|
|
|
|
|
|
virtual ARMTargetLowering *getTargetLowering() const {
|
|
|
|
return const_cast<ARMTargetLowering*>(&TLInfo);
|
|
|
|
}
|
|
|
|
|
|
|
|
virtual const ARMInstrInfo *getInstrInfo() const { return &InstrInfo; }
|
|
|
|
virtual const TargetData *getTargetData() const { return &DataLayout; }
|
|
|
|
};
|
|
|
|
|
2007-02-23 03:14:31 +00:00
|
|
|
/// ThumbTargetMachine - Thumb target machine.
|
2009-07-02 22:18:33 +00:00
|
|
|
/// Due to the way architectures are handled, this represents both
|
|
|
|
/// Thumb-1 and Thumb-2.
|
2007-02-23 03:14:31 +00:00
|
|
|
///
|
2009-06-26 21:28:53 +00:00
|
|
|
class ThumbTargetMachine : public ARMBaseTargetMachine {
|
2010-03-19 05:25:28 +00:00
|
|
|
// Either Thumb1InstrInfo or Thumb2InstrInfo.
|
|
|
|
OwningPtr<ARMBaseInstrInfo> InstrInfo;
|
2009-07-02 22:18:33 +00:00
|
|
|
const TargetData DataLayout; // Calculates type size & alignment
|
2009-06-26 21:28:53 +00:00
|
|
|
ARMTargetLowering TLInfo;
|
2007-02-23 03:14:31 +00:00
|
|
|
public:
|
2009-08-02 23:37:13 +00:00
|
|
|
ThumbTargetMachine(const Target &T, const std::string &TT,
|
|
|
|
const std::string &FS);
|
2007-02-23 03:14:31 +00:00
|
|
|
|
2009-10-25 19:14:48 +00:00
|
|
|
/// returns either Thumb1RegisterInfo or Thumb2RegisterInfo
|
2009-07-02 22:18:33 +00:00
|
|
|
virtual const ARMBaseRegisterInfo *getRegisterInfo() const {
|
|
|
|
return &InstrInfo->getRegisterInfo();
|
2009-06-26 21:28:53 +00:00
|
|
|
}
|
|
|
|
|
2009-07-02 22:18:33 +00:00
|
|
|
virtual ARMTargetLowering *getTargetLowering() const {
|
2009-06-26 21:28:53 +00:00
|
|
|
return const_cast<ARMTargetLowering*>(&TLInfo);
|
|
|
|
}
|
|
|
|
|
2009-07-02 22:18:33 +00:00
|
|
|
/// returns either Thumb1InstrInfo or Thumb2InstrInfo
|
2010-03-19 05:25:28 +00:00
|
|
|
virtual const ARMBaseInstrInfo *getInstrInfo() const {
|
|
|
|
return InstrInfo.get();
|
|
|
|
}
|
2009-06-26 21:28:53 +00:00
|
|
|
virtual const TargetData *getTargetData() const { return &DataLayout; }
|
2007-02-23 03:14:31 +00:00
|
|
|
};
|
|
|
|
|
2006-05-14 22:18:28 +00:00
|
|
|
} // end namespace llvm
|
|
|
|
|
|
|
|
#endif
|