2007-06-06 07:42:06 +00:00
|
|
|
//===-- MipsAsmPrinter.cpp - Mips LLVM assembly writer --------------------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
2007-12-29 20:36:04 +00:00
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
2007-06-06 07:42:06 +00:00
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file contains a printer that converts from our internal representation
|
|
|
|
// of machine-dependent LLVM code to GAS-format MIPS assembly language.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#define DEBUG_TYPE "mips-asm-printer"
|
|
|
|
|
|
|
|
#include "Mips.h"
|
2008-07-14 14:42:54 +00:00
|
|
|
#include "MipsSubtarget.h"
|
2007-06-06 07:42:06 +00:00
|
|
|
#include "MipsInstrInfo.h"
|
|
|
|
#include "MipsTargetMachine.h"
|
2007-07-11 23:24:41 +00:00
|
|
|
#include "MipsMachineFunction.h"
|
2007-06-06 07:42:06 +00:00
|
|
|
#include "llvm/Constants.h"
|
|
|
|
#include "llvm/DerivedTypes.h"
|
|
|
|
#include "llvm/Module.h"
|
2009-06-25 00:47:42 +00:00
|
|
|
#include "llvm/MDNode.h"
|
2007-06-06 07:42:06 +00:00
|
|
|
#include "llvm/CodeGen/AsmPrinter.h"
|
2009-02-18 23:12:06 +00:00
|
|
|
#include "llvm/CodeGen/DwarfWriter.h"
|
2007-06-06 07:42:06 +00:00
|
|
|
#include "llvm/CodeGen/MachineFunctionPass.h"
|
|
|
|
#include "llvm/CodeGen/MachineConstantPool.h"
|
2007-07-11 23:24:41 +00:00
|
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
2007-06-06 07:42:06 +00:00
|
|
|
#include "llvm/CodeGen/MachineInstr.h"
|
|
|
|
#include "llvm/Target/TargetAsmInfo.h"
|
|
|
|
#include "llvm/Target/TargetData.h"
|
|
|
|
#include "llvm/Target/TargetMachine.h"
|
2007-11-12 19:49:57 +00:00
|
|
|
#include "llvm/Target/TargetOptions.h"
|
2009-07-08 19:04:27 +00:00
|
|
|
#include "llvm/Support/ErrorHandling.h"
|
2007-06-06 07:42:06 +00:00
|
|
|
#include "llvm/Support/Mangler.h"
|
|
|
|
#include "llvm/ADT/Statistic.h"
|
|
|
|
#include "llvm/ADT/StringExtras.h"
|
2007-07-11 23:24:41 +00:00
|
|
|
#include "llvm/Support/Debug.h"
|
2007-06-06 07:42:06 +00:00
|
|
|
#include "llvm/Support/CommandLine.h"
|
|
|
|
#include "llvm/Support/MathExtras.h"
|
2008-08-21 00:14:44 +00:00
|
|
|
#include "llvm/Support/raw_ostream.h"
|
2007-06-06 07:42:06 +00:00
|
|
|
#include <cctype>
|
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
STATISTIC(EmittedInsts, "Number of machine instrs printed");
|
|
|
|
|
|
|
|
namespace {
|
2009-02-24 08:30:20 +00:00
|
|
|
class VISIBILITY_HIDDEN MipsAsmPrinter : public AsmPrinter {
|
2008-07-14 14:42:54 +00:00
|
|
|
const MipsSubtarget *Subtarget;
|
2009-02-24 08:30:20 +00:00
|
|
|
public:
|
2009-04-29 00:15:41 +00:00
|
|
|
explicit MipsAsmPrinter(raw_ostream &O, MipsTargetMachine &TM,
|
2009-07-01 01:48:54 +00:00
|
|
|
const TargetAsmInfo *T, bool V)
|
|
|
|
: AsmPrinter(O, TM, T, V) {
|
2008-07-14 14:42:54 +00:00
|
|
|
Subtarget = &TM.getSubtarget<MipsSubtarget>();
|
|
|
|
}
|
2007-06-06 07:42:06 +00:00
|
|
|
|
|
|
|
virtual const char *getPassName() const {
|
|
|
|
return "Mips Assembly Printer";
|
|
|
|
}
|
|
|
|
|
2008-08-02 19:42:36 +00:00
|
|
|
bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
|
|
|
|
unsigned AsmVariant, const char *ExtraCode);
|
2007-06-06 07:42:06 +00:00
|
|
|
void printOperand(const MachineInstr *MI, int opNum);
|
2008-08-13 07:13:40 +00:00
|
|
|
void printUnsignedImm(const MachineInstr *MI, int opNum);
|
2007-06-06 07:42:06 +00:00
|
|
|
void printMemOperand(const MachineInstr *MI, int opNum,
|
|
|
|
const char *Modifier = 0);
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@53146 91177308-0d34-0410-b5e6-96231b3b80d8
2008-07-05 19:05:21 +00:00
|
|
|
void printFCCOperand(const MachineInstr *MI, int opNum,
|
|
|
|
const char *Modifier = 0);
|
2008-07-19 13:16:11 +00:00
|
|
|
void printModuleLevelGV(const GlobalVariable* GVar);
|
2008-08-06 06:14:43 +00:00
|
|
|
void printSavedRegsBitmask(MachineFunction &MF);
|
2007-07-11 23:24:41 +00:00
|
|
|
void printHex32(unsigned int Value);
|
2007-08-28 05:06:17 +00:00
|
|
|
|
2008-07-14 14:42:54 +00:00
|
|
|
const char *emitCurrentABIString(void);
|
2007-07-11 23:24:41 +00:00
|
|
|
void emitFunctionStart(MachineFunction &MF);
|
2007-10-09 03:01:19 +00:00
|
|
|
void emitFunctionEnd(MachineFunction &MF);
|
2007-07-11 23:24:41 +00:00
|
|
|
void emitFrameDirective(MachineFunction &MF);
|
2008-07-19 13:16:11 +00:00
|
|
|
|
2007-06-06 07:42:06 +00:00
|
|
|
bool printInstruction(const MachineInstr *MI); // autogenerated.
|
|
|
|
bool runOnMachineFunction(MachineFunction &F);
|
|
|
|
bool doInitialization(Module &M);
|
|
|
|
bool doFinalization(Module &M);
|
|
|
|
};
|
|
|
|
} // end of anonymous namespace
|
|
|
|
|
|
|
|
#include "MipsGenAsmWriter.inc"
|
|
|
|
|
|
|
|
/// createMipsCodePrinterPass - Returns a pass that prints the MIPS
|
|
|
|
/// assembly code for a MachineFunction to the given output stream,
|
|
|
|
/// using the given target machine description. This should work
|
|
|
|
/// regardless of whether the function is in SSA form.
|
2008-08-21 00:14:44 +00:00
|
|
|
FunctionPass *llvm::createMipsCodePrinterPass(raw_ostream &o,
|
2009-02-24 08:30:20 +00:00
|
|
|
MipsTargetMachine &tm,
|
2009-04-29 23:29:43 +00:00
|
|
|
bool verbose) {
|
2009-07-01 01:48:54 +00:00
|
|
|
return new MipsAsmPrinter(o, tm, tm.getTargetAsmInfo(), verbose);
|
2007-06-06 07:42:06 +00:00
|
|
|
}
|
|
|
|
|
2007-08-28 05:06:17 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// Mips Asm Directives
|
|
|
|
//
|
|
|
|
// -- Frame directive "frame Stackpointer, Stacksize, RARegister"
|
|
|
|
// Describe the stack frame.
|
|
|
|
//
|
|
|
|
// -- Mask directives "(f)mask bitmask, offset"
|
|
|
|
// Tells the assembler which registers are saved and where.
|
|
|
|
// bitmask - contain a little endian bitset indicating which registers are
|
|
|
|
// saved on function prologue (e.g. with a 0x80000000 mask, the
|
|
|
|
// assembler knows the register 31 (RA) is saved at prologue.
|
|
|
|
// offset - the position before stack pointer subtraction indicating where
|
|
|
|
// the first saved register on prologue is located. (e.g. with a
|
|
|
|
//
|
|
|
|
// Consider the following function prologue:
|
|
|
|
//
|
2008-02-27 06:33:05 +00:00
|
|
|
// .frame $fp,48,$ra
|
|
|
|
// .mask 0xc0000000,-8
|
|
|
|
// addiu $sp, $sp, -48
|
|
|
|
// sw $ra, 40($sp)
|
|
|
|
// sw $fp, 36($sp)
|
2007-08-28 05:06:17 +00:00
|
|
|
//
|
|
|
|
// With a 0xc0000000 mask, the assembler knows the register 31 (RA) and
|
|
|
|
// 30 (FP) are saved at prologue. As the save order on prologue is from
|
|
|
|
// left to right, RA is saved first. A -8 offset means that after the
|
|
|
|
// stack pointer subtration, the first register in the mask (RA) will be
|
|
|
|
// saved at address 48-8=40.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
2007-07-11 23:24:41 +00:00
|
|
|
|
2008-07-14 14:42:54 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Mask directives
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2008-08-06 06:14:43 +00:00
|
|
|
// Create a bitmask with all callee saved registers for CPU or Floating Point
|
|
|
|
// registers. For CPU registers consider RA, GP and FP for saving if necessary.
|
2007-07-11 23:24:41 +00:00
|
|
|
void MipsAsmPrinter::
|
2008-08-06 06:14:43 +00:00
|
|
|
printSavedRegsBitmask(MachineFunction &MF)
|
2007-08-28 05:06:17 +00:00
|
|
|
{
|
2008-02-10 18:45:23 +00:00
|
|
|
const TargetRegisterInfo &RI = *TM.getRegisterInfo();
|
2008-08-06 06:14:43 +00:00
|
|
|
MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
|
2007-08-28 05:06:17 +00:00
|
|
|
|
2008-08-06 06:14:43 +00:00
|
|
|
// CPU and FPU Saved Registers Bitmasks
|
|
|
|
unsigned int CPUBitmask = 0;
|
|
|
|
unsigned int FPUBitmask = 0;
|
2007-08-28 05:06:17 +00:00
|
|
|
|
2008-08-06 06:14:43 +00:00
|
|
|
// Set the CPU and FPU Bitmasks
|
2007-08-28 05:06:17 +00:00
|
|
|
MachineFrameInfo *MFI = MF.getFrameInfo();
|
|
|
|
const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
|
2008-08-06 06:14:43 +00:00
|
|
|
for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
|
|
|
|
unsigned RegNum = MipsRegisterInfo::getRegisterNumbering(CSI[i].getReg());
|
|
|
|
if (CSI[i].getRegClass() == Mips::CPURegsRegisterClass)
|
|
|
|
CPUBitmask |= (1 << RegNum);
|
|
|
|
else
|
|
|
|
FPUBitmask |= (1 << RegNum);
|
|
|
|
}
|
2007-08-28 05:06:17 +00:00
|
|
|
|
2008-08-06 06:14:43 +00:00
|
|
|
// Return Address and Frame registers must also be set in CPUBitmask.
|
2007-08-28 05:06:17 +00:00
|
|
|
if (RI.hasFP(MF))
|
2008-08-06 06:14:43 +00:00
|
|
|
CPUBitmask |= (1 << MipsRegisterInfo::
|
2007-10-09 03:01:19 +00:00
|
|
|
getRegisterNumbering(RI.getFrameRegister(MF)));
|
2007-08-28 05:06:17 +00:00
|
|
|
|
|
|
|
if (MF.getFrameInfo()->hasCalls())
|
2008-08-06 06:14:43 +00:00
|
|
|
CPUBitmask |= (1 << MipsRegisterInfo::
|
2007-10-09 03:01:19 +00:00
|
|
|
getRegisterNumbering(RI.getRARegister()));
|
2007-08-28 05:06:17 +00:00
|
|
|
|
2008-08-06 06:14:43 +00:00
|
|
|
// Print CPUBitmask
|
|
|
|
O << "\t.mask \t"; printHex32(CPUBitmask); O << ','
|
|
|
|
<< MipsFI->getCPUTopSavedRegOff() << '\n';
|
|
|
|
|
|
|
|
// Print FPUBitmask
|
|
|
|
O << "\t.fmask\t"; printHex32(FPUBitmask); O << ","
|
|
|
|
<< MipsFI->getFPUTopSavedRegOff() << '\n';
|
2007-08-28 05:06:17 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
// Print a 32 bit hex number with all numbers.
|
|
|
|
void MipsAsmPrinter::
|
|
|
|
printHex32(unsigned int Value)
|
|
|
|
{
|
2008-08-21 00:14:44 +00:00
|
|
|
O << "0x";
|
2007-08-28 05:06:17 +00:00
|
|
|
for (int i = 7; i >= 0; i--)
|
2008-08-21 00:14:44 +00:00
|
|
|
O << utohexstr( (Value & (0xF << (i*4))) >> (i*4) );
|
2007-07-11 23:24:41 +00:00
|
|
|
}
|
|
|
|
|
2008-07-14 14:42:54 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Frame and Set directives
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
/// Frame Directive
|
|
|
|
void MipsAsmPrinter::
|
|
|
|
emitFrameDirective(MachineFunction &MF)
|
|
|
|
{
|
|
|
|
const TargetRegisterInfo &RI = *TM.getRegisterInfo();
|
|
|
|
|
|
|
|
unsigned stackReg = RI.getFrameRegister(MF);
|
|
|
|
unsigned returnReg = RI.getRARegister();
|
|
|
|
unsigned stackSize = MF.getFrameInfo()->getStackSize();
|
|
|
|
|
|
|
|
|
2008-07-19 13:16:32 +00:00
|
|
|
O << "\t.frame\t" << '$' << LowercaseString(RI.get(stackReg).AsmName)
|
|
|
|
<< ',' << stackSize << ','
|
|
|
|
<< '$' << LowercaseString(RI.get(returnReg).AsmName)
|
|
|
|
<< '\n';
|
2008-07-14 14:42:54 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/// Emit Set directives.
|
|
|
|
const char * MipsAsmPrinter::
|
|
|
|
emitCurrentABIString(void)
|
|
|
|
{
|
|
|
|
switch(Subtarget->getTargetABI()) {
|
|
|
|
case MipsSubtarget::O32: return "abi32";
|
|
|
|
case MipsSubtarget::O64: return "abiO64";
|
|
|
|
case MipsSubtarget::N32: return "abiN32";
|
|
|
|
case MipsSubtarget::N64: return "abi64";
|
|
|
|
case MipsSubtarget::EABI: return "eabi32"; // TODO: handle eabi64
|
|
|
|
default: break;
|
|
|
|
}
|
|
|
|
|
|
|
|
assert(0 && "Unknown Mips ABI");
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2007-07-11 23:24:41 +00:00
|
|
|
/// Emit the directives used by GAS on the start of functions
|
|
|
|
void MipsAsmPrinter::
|
|
|
|
emitFunctionStart(MachineFunction &MF)
|
|
|
|
{
|
|
|
|
// Print out the label for the function.
|
|
|
|
const Function *F = MF.getFunction();
|
2008-09-24 22:14:23 +00:00
|
|
|
SwitchToSection(TAI->SectionForGlobal(F));
|
2007-07-11 23:24:41 +00:00
|
|
|
|
2007-11-12 19:49:57 +00:00
|
|
|
// 2 bits aligned
|
2009-06-30 22:38:32 +00:00
|
|
|
EmitAlignment(MF.getAlignment(), F);
|
2007-07-11 23:24:41 +00:00
|
|
|
|
2008-07-19 13:16:32 +00:00
|
|
|
O << "\t.globl\t" << CurrentFnName << '\n';
|
|
|
|
O << "\t.ent\t" << CurrentFnName << '\n';
|
2008-07-14 14:42:54 +00:00
|
|
|
|
2008-08-08 18:25:07 +00:00
|
|
|
printVisibility(CurrentFnName, F->getVisibility());
|
|
|
|
|
2008-07-14 14:42:54 +00:00
|
|
|
if ((TAI->hasDotTypeDotSizeDirective()) && Subtarget->isLinux())
|
|
|
|
O << "\t.type\t" << CurrentFnName << ", @function\n";
|
|
|
|
|
2007-07-11 23:24:41 +00:00
|
|
|
O << CurrentFnName << ":\n";
|
|
|
|
|
|
|
|
emitFrameDirective(MF);
|
2008-08-06 06:14:43 +00:00
|
|
|
printSavedRegsBitmask(MF);
|
2007-10-09 03:01:19 +00:00
|
|
|
|
2008-07-19 13:16:32 +00:00
|
|
|
O << '\n';
|
2007-07-11 23:24:41 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/// Emit the directives used by GAS on the end of functions
|
|
|
|
void MipsAsmPrinter::
|
2007-10-09 03:01:19 +00:00
|
|
|
emitFunctionEnd(MachineFunction &MF)
|
|
|
|
{
|
2008-07-14 14:42:54 +00:00
|
|
|
// There are instruction for this macros, but they must
|
|
|
|
// always be at the function end, and we can't emit and
|
|
|
|
// break with BB logic.
|
|
|
|
O << "\t.set\tmacro\n";
|
|
|
|
O << "\t.set\treorder\n";
|
2007-10-09 03:01:19 +00:00
|
|
|
|
2008-07-19 13:16:32 +00:00
|
|
|
O << "\t.end\t" << CurrentFnName << '\n';
|
2008-07-14 14:42:54 +00:00
|
|
|
if (TAI->hasDotTypeDotSizeDirective() && !Subtarget->isLinux())
|
2008-07-19 13:16:32 +00:00
|
|
|
O << "\t.size\t" << CurrentFnName << ", .-" << CurrentFnName << '\n';
|
2007-07-11 23:24:41 +00:00
|
|
|
}
|
|
|
|
|
2007-06-06 07:42:06 +00:00
|
|
|
/// runOnMachineFunction - This uses the printMachineInstruction()
|
|
|
|
/// method to print assembly for each instruction.
|
|
|
|
bool MipsAsmPrinter::
|
|
|
|
runOnMachineFunction(MachineFunction &MF)
|
|
|
|
{
|
2009-02-24 08:30:20 +00:00
|
|
|
this->MF = &MF;
|
|
|
|
|
2007-06-06 07:42:06 +00:00
|
|
|
SetupMachineFunction(MF);
|
|
|
|
|
|
|
|
// Print out constants referenced by the function
|
|
|
|
EmitConstantPool(MF.getConstantPool());
|
|
|
|
|
2007-11-12 19:49:57 +00:00
|
|
|
// Print out jump tables referenced by the function
|
|
|
|
EmitJumpTableInfo(MF.getJumpTableInfo(), MF);
|
|
|
|
|
2007-06-06 07:42:06 +00:00
|
|
|
O << "\n\n";
|
|
|
|
|
2007-07-11 23:24:41 +00:00
|
|
|
// Emit the function start directives
|
|
|
|
emitFunctionStart(MF);
|
2007-06-06 07:42:06 +00:00
|
|
|
|
|
|
|
// Print out code for the function.
|
|
|
|
for (MachineFunction::const_iterator I = MF.begin(), E = MF.end();
|
|
|
|
I != E; ++I) {
|
|
|
|
|
|
|
|
// Print a label for the basic block.
|
|
|
|
if (I != MF.begin()) {
|
2008-02-28 00:43:03 +00:00
|
|
|
printBasicBlockLabel(I, true, true);
|
2007-06-06 07:42:06 +00:00
|
|
|
O << '\n';
|
|
|
|
}
|
|
|
|
|
|
|
|
for (MachineBasicBlock::const_iterator II = I->begin(), E = I->end();
|
|
|
|
II != E; ++II) {
|
|
|
|
// Print the assembly for the instruction.
|
|
|
|
printInstruction(II);
|
|
|
|
++EmittedInsts;
|
|
|
|
}
|
2007-11-05 03:02:32 +00:00
|
|
|
|
|
|
|
// Each Basic Block is separated by a newline
|
|
|
|
O << '\n';
|
2007-06-06 07:42:06 +00:00
|
|
|
}
|
|
|
|
|
2007-07-11 23:24:41 +00:00
|
|
|
// Emit function end directives
|
2007-10-09 03:01:19 +00:00
|
|
|
emitFunctionEnd(MF);
|
2007-06-06 07:42:06 +00:00
|
|
|
|
|
|
|
// We didn't modify anything.
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2008-08-02 19:42:36 +00:00
|
|
|
// Print out an operand for an inline asm expression.
|
|
|
|
bool MipsAsmPrinter::
|
|
|
|
PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
|
|
|
|
unsigned AsmVariant, const char *ExtraCode)
|
|
|
|
{
|
|
|
|
// Does this asm operand have a single letter operand modifier?
|
|
|
|
if (ExtraCode && ExtraCode[0])
|
|
|
|
return true; // Unknown modifier.
|
|
|
|
|
|
|
|
printOperand(MI, OpNo);
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2007-06-06 07:42:06 +00:00
|
|
|
void MipsAsmPrinter::
|
|
|
|
printOperand(const MachineInstr *MI, int opNum)
|
|
|
|
{
|
|
|
|
const MachineOperand &MO = MI->getOperand(opNum);
|
2008-02-10 18:45:23 +00:00
|
|
|
const TargetRegisterInfo &RI = *TM.getRegisterInfo();
|
2007-11-05 03:02:32 +00:00
|
|
|
bool closeP = false;
|
|
|
|
bool isPIC = (TM.getRelocationModel() == Reloc::PIC_);
|
|
|
|
bool isCodeLarge = (TM.getCodeModel() == CodeModel::Large);
|
|
|
|
|
|
|
|
// %hi and %lo used on mips gas to load global addresses on
|
|
|
|
// static code. %got is used to load global addresses when
|
|
|
|
// using PIC_. %call16 is used to load direct call targets
|
|
|
|
// on PIC_ and small code size. %call_lo and %call_hi load
|
|
|
|
// direct call targets on PIC_ and large code size.
|
2008-10-03 15:45:36 +00:00
|
|
|
if (MI->getOpcode() == Mips::LUi && !MO.isReg() && !MO.isImm()) {
|
2007-11-05 03:02:32 +00:00
|
|
|
if ((isPIC) && (isCodeLarge))
|
|
|
|
O << "%call_hi(";
|
|
|
|
else
|
|
|
|
O << "%hi(";
|
2007-06-06 07:42:06 +00:00
|
|
|
closeP = true;
|
2008-10-03 15:45:36 +00:00
|
|
|
} else if ((MI->getOpcode() == Mips::ADDiu) && !MO.isReg() && !MO.isImm()) {
|
2008-07-21 18:52:34 +00:00
|
|
|
const MachineOperand &firstMO = MI->getOperand(opNum-1);
|
|
|
|
if (firstMO.getReg() == Mips::GP)
|
|
|
|
O << "%gp_rel(";
|
|
|
|
else
|
|
|
|
O << "%lo(";
|
2007-06-06 07:42:06 +00:00
|
|
|
closeP = true;
|
2008-10-03 15:45:36 +00:00
|
|
|
} else if ((isPIC) && (MI->getOpcode() == Mips::LW) &&
|
|
|
|
(!MO.isReg()) && (!MO.isImm())) {
|
2007-11-05 03:02:32 +00:00
|
|
|
const MachineOperand &firstMO = MI->getOperand(opNum-1);
|
|
|
|
const MachineOperand &lastMO = MI->getOperand(opNum+1);
|
2008-10-03 15:45:36 +00:00
|
|
|
if ((firstMO.isReg()) && (lastMO.isReg())) {
|
2007-11-05 03:02:32 +00:00
|
|
|
if ((firstMO.getReg() == Mips::T9) && (lastMO.getReg() == Mips::GP)
|
|
|
|
&& (!isCodeLarge))
|
|
|
|
O << "%call16(";
|
|
|
|
else if ((firstMO.getReg() != Mips::T9) && (lastMO.getReg() == Mips::GP))
|
|
|
|
O << "%got(";
|
|
|
|
else if ((firstMO.getReg() == Mips::T9) && (lastMO.getReg() != Mips::GP)
|
|
|
|
&& (isCodeLarge))
|
|
|
|
O << "%call_lo(";
|
|
|
|
closeP = true;
|
|
|
|
}
|
2007-06-06 07:42:06 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
switch (MO.getType())
|
|
|
|
{
|
|
|
|
case MachineOperand::MO_Register:
|
2008-02-10 18:45:23 +00:00
|
|
|
if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
|
2008-07-19 13:16:32 +00:00
|
|
|
O << '$' << LowercaseString (RI.get(MO.getReg()).AsmName);
|
2007-06-06 07:42:06 +00:00
|
|
|
else
|
2008-07-19 13:16:32 +00:00
|
|
|
O << '$' << MO.getReg();
|
2007-06-06 07:42:06 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
case MachineOperand::MO_Immediate:
|
2008-08-13 07:13:40 +00:00
|
|
|
O << (short int)MO.getImm();
|
2007-06-06 07:42:06 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
case MachineOperand::MO_MachineBasicBlock:
|
2007-12-30 23:10:15 +00:00
|
|
|
printBasicBlockLabel(MO.getMBB());
|
2007-06-06 07:42:06 +00:00
|
|
|
return;
|
|
|
|
|
|
|
|
case MachineOperand::MO_GlobalAddress:
|
2009-01-15 20:18:42 +00:00
|
|
|
{
|
|
|
|
const GlobalValue *GV = MO.getGlobal();
|
|
|
|
O << Mang->getValueName(GV);
|
|
|
|
}
|
2007-06-06 07:42:06 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
case MachineOperand::MO_ExternalSymbol:
|
|
|
|
O << MO.getSymbolName();
|
|
|
|
break;
|
|
|
|
|
2007-11-12 19:49:57 +00:00
|
|
|
case MachineOperand::MO_JumpTableIndex:
|
|
|
|
O << TAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
|
2007-12-30 23:10:15 +00:00
|
|
|
<< '_' << MO.getIndex();
|
2007-11-12 19:49:57 +00:00
|
|
|
break;
|
|
|
|
|
2007-06-06 07:42:06 +00:00
|
|
|
case MachineOperand::MO_ConstantPoolIndex:
|
|
|
|
O << TAI->getPrivateGlobalPrefix() << "CPI"
|
2007-12-30 23:10:15 +00:00
|
|
|
<< getFunctionNumber() << "_" << MO.getIndex();
|
2007-06-06 07:42:06 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
2009-07-08 20:53:28 +00:00
|
|
|
LLVM_UNREACHABLE("<unknown operand type>");
|
2007-06-06 07:42:06 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
if (closeP) O << ")";
|
|
|
|
}
|
|
|
|
|
2008-08-13 07:13:40 +00:00
|
|
|
void MipsAsmPrinter::
|
|
|
|
printUnsignedImm(const MachineInstr *MI, int opNum)
|
|
|
|
{
|
|
|
|
const MachineOperand &MO = MI->getOperand(opNum);
|
|
|
|
if (MO.getType() == MachineOperand::MO_Immediate)
|
|
|
|
O << (unsigned short int)MO.getImm();
|
|
|
|
else
|
|
|
|
printOperand(MI, opNum);
|
|
|
|
}
|
|
|
|
|
2007-06-06 07:42:06 +00:00
|
|
|
void MipsAsmPrinter::
|
|
|
|
printMemOperand(const MachineInstr *MI, int opNum, const char *Modifier)
|
|
|
|
{
|
2007-09-24 20:15:11 +00:00
|
|
|
// when using stack locations for not load/store instructions
|
|
|
|
// print the same way as all normal 3 operand instructions.
|
|
|
|
if (Modifier && !strcmp(Modifier, "stackloc")) {
|
|
|
|
printOperand(MI, opNum+1);
|
|
|
|
O << ", ";
|
|
|
|
printOperand(MI, opNum);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2007-11-05 03:02:32 +00:00
|
|
|
// Load/Store memory operands -- imm($reg)
|
|
|
|
// If PIC target the target is loaded as the
|
|
|
|
// pattern lw $25,%call16($28)
|
2007-06-06 07:42:06 +00:00
|
|
|
printOperand(MI, opNum);
|
|
|
|
O << "(";
|
|
|
|
printOperand(MI, opNum+1);
|
|
|
|
O << ")";
|
|
|
|
}
|
|
|
|
|
Several changes to Mips backend, experimental fp support being the most
important.
- Cleanup in the Subtarget info with addition of new features, not all support
yet, but they allow the future inclusion of features easier. Among new features,
we have : Arch family info (mips1, mips2, ...), ABI info (o32, eabi), 64-bit
integer
and float registers, allegrex vector FPU (VFPU), single float only support.
- TargetMachine now detects allegrex core.
- Added allegrex (Mips32r2) sext_inreg instructions.
- *Added Float Point Instructions*, handling single float only, and
aliased accesses for 32-bit FPUs.
- Some cleanup in FP instruction formats and FP register classes.
- Calling conventions improved to support mips 32-bit EABI.
- Added Asm Printer support for fp cond codes.
- Added support for sret copy to a return register.
- EABI support added into LowerCALL and FORMAL_ARGS.
- MipsFunctionInfo now keeps a virtual register per function to track the
sret on function entry until function ret.
- MipsInstrInfo FP support into methods (isMoveInstr, isLoadFromStackSlot, ...),
FP cond codes mapping and initial FP Branch Analysis.
- Two new Mips SDNode to handle fp branch and compare instructions : FPBrcond,
FPCmp
- MipsTargetLowering : handling different FP classes, Allegrex support, sret
return copy, no homing location within EABI, non 32-bit stack objects
arguments, and asm constraint for float.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@53146 91177308-0d34-0410-b5e6-96231b3b80d8
2008-07-05 19:05:21 +00:00
|
|
|
void MipsAsmPrinter::
|
|
|
|
printFCCOperand(const MachineInstr *MI, int opNum, const char *Modifier)
|
|
|
|
{
|
|
|
|
const MachineOperand& MO = MI->getOperand(opNum);
|
|
|
|
O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm());
|
|
|
|
}
|
|
|
|
|
2007-06-06 07:42:06 +00:00
|
|
|
bool MipsAsmPrinter::
|
|
|
|
doInitialization(Module &M)
|
|
|
|
{
|
2009-01-15 20:18:42 +00:00
|
|
|
Mang = new Mangler(M, "", TAI->getPrivateGlobalPrefix());
|
2008-07-14 14:42:54 +00:00
|
|
|
|
|
|
|
// Tell the assembler which ABI we are using
|
2008-07-19 13:16:32 +00:00
|
|
|
O << "\t.section .mdebug." << emitCurrentABIString() << '\n';
|
2008-07-14 14:42:54 +00:00
|
|
|
|
|
|
|
// TODO: handle O64 ABI
|
|
|
|
if (Subtarget->isABI_EABI())
|
|
|
|
O << "\t.section .gcc_compiled_long" <<
|
2008-07-19 13:16:32 +00:00
|
|
|
(Subtarget->isGP32bit() ? "32" : "64") << '\n';
|
2008-07-14 14:42:54 +00:00
|
|
|
|
|
|
|
// return to previous section
|
2008-07-19 13:16:32 +00:00
|
|
|
O << "\t.previous" << '\n';
|
2008-07-14 14:42:54 +00:00
|
|
|
|
2007-06-06 07:42:06 +00:00
|
|
|
return false; // success
|
|
|
|
}
|
|
|
|
|
2008-07-19 13:16:11 +00:00
|
|
|
void MipsAsmPrinter::
|
|
|
|
printModuleLevelGV(const GlobalVariable* GVar) {
|
2007-06-06 07:42:06 +00:00
|
|
|
const TargetData *TD = TM.getTargetData();
|
|
|
|
|
2008-07-19 13:16:11 +00:00
|
|
|
if (!GVar->hasInitializer())
|
|
|
|
return; // External global require no code
|
2007-06-06 07:42:06 +00:00
|
|
|
|
2008-07-19 13:16:11 +00:00
|
|
|
// Check to see if this is a special global used by LLVM, if so, emit it.
|
|
|
|
if (EmitSpecialLLVMGlobal(GVar))
|
|
|
|
return;
|
2007-06-06 07:42:06 +00:00
|
|
|
|
2008-07-19 13:16:11 +00:00
|
|
|
O << "\n\n";
|
|
|
|
std::string name = Mang->getValueName(GVar);
|
|
|
|
Constant *C = GVar->getInitializer();
|
2009-06-26 02:26:12 +00:00
|
|
|
if (isa<MDNode>(C) || isa<MDString>(C))
|
2009-06-25 00:47:42 +00:00
|
|
|
return;
|
2008-07-19 13:16:11 +00:00
|
|
|
const Type *CTy = C->getType();
|
2009-05-09 07:06:46 +00:00
|
|
|
unsigned Size = TD->getTypeAllocSize(CTy);
|
2008-07-21 18:52:34 +00:00
|
|
|
const ConstantArray *CVA = dyn_cast<ConstantArray>(C);
|
2008-07-19 13:16:11 +00:00
|
|
|
bool printSizeAndType = true;
|
|
|
|
|
|
|
|
// A data structure or array is aligned in memory to the largest
|
|
|
|
// alignment boundary required by any data type inside it (this matches
|
|
|
|
// the Preferred Type Alignment). For integral types, the alignment is
|
|
|
|
// the type size.
|
|
|
|
unsigned Align;
|
|
|
|
if (CTy->getTypeID() == Type::IntegerTyID ||
|
|
|
|
CTy->getTypeID() == Type::VoidTyID) {
|
|
|
|
assert(!(Size & (Size-1)) && "Alignment is not a power of two!");
|
|
|
|
Align = Log2_32(Size);
|
|
|
|
} else
|
|
|
|
Align = TD->getPreferredTypeAlignmentShift(CTy);
|
|
|
|
|
2008-08-08 18:25:07 +00:00
|
|
|
printVisibility(name, GVar->getVisibility());
|
2008-07-19 13:16:11 +00:00
|
|
|
|
2008-09-24 22:14:23 +00:00
|
|
|
SwitchToSection(TAI->SectionForGlobal(GVar));
|
2008-07-19 13:16:11 +00:00
|
|
|
|
|
|
|
if (C->isNullValue() && !GVar->hasSection()) {
|
|
|
|
if (!GVar->isThreadLocal() &&
|
Introduce new linkage types linkonce_odr, weak_odr, common_odr
and extern_weak_odr. These are the same as the non-odr versions,
except that they indicate that the global will only be overridden
by an *equivalent* global. In C, a function with weak linkage can
be overridden by a function which behaves completely differently.
This means that IP passes have to skip weak functions, since any
deductions made from the function definition might be wrong, since
the definition could be replaced by something completely different
at link time. This is not allowed in C++, thanks to the ODR
(One-Definition-Rule): if a function is replaced by another at
link-time, then the new function must be the same as the original
function. If a language knows that a function or other global can
only be overridden by an equivalent global, it can give it the
weak_odr linkage type, and the optimizers will understand that it
is alright to make deductions based on the function body. The
code generators on the other hand map weak and weak_odr linkage
to the same thing.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@66339 91177308-0d34-0410-b5e6-96231b3b80d8
2009-03-07 15:45:40 +00:00
|
|
|
(GVar->hasLocalLinkage() || GVar->isWeakForLinker())) {
|
2008-07-19 13:16:11 +00:00
|
|
|
if (Size == 0) Size = 1; // .comm Foo, 0 is undefined, avoid it.
|
|
|
|
|
2009-01-15 20:18:42 +00:00
|
|
|
if (GVar->hasLocalLinkage())
|
2008-07-28 19:11:24 +00:00
|
|
|
O << "\t.local\t" << name << '\n';
|
2008-08-08 18:25:07 +00:00
|
|
|
|
2008-07-28 19:11:24 +00:00
|
|
|
O << TAI->getCOMMDirective() << name << ',' << Size;
|
|
|
|
if (TAI->getCOMMDirectiveTakesAlignment())
|
|
|
|
O << ',' << (1 << Align);
|
|
|
|
|
2008-07-19 13:16:11 +00:00
|
|
|
O << '\n';
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
switch (GVar->getLinkage()) {
|
Introduce new linkage types linkonce_odr, weak_odr, common_odr
and extern_weak_odr. These are the same as the non-odr versions,
except that they indicate that the global will only be overridden
by an *equivalent* global. In C, a function with weak linkage can
be overridden by a function which behaves completely differently.
This means that IP passes have to skip weak functions, since any
deductions made from the function definition might be wrong, since
the definition could be replaced by something completely different
at link time. This is not allowed in C++, thanks to the ODR
(One-Definition-Rule): if a function is replaced by another at
link-time, then the new function must be the same as the original
function. If a language knows that a function or other global can
only be overridden by an equivalent global, it can give it the
weak_odr linkage type, and the optimizers will understand that it
is alright to make deductions based on the function body. The
code generators on the other hand map weak and weak_odr linkage
to the same thing.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@66339 91177308-0d34-0410-b5e6-96231b3b80d8
2009-03-07 15:45:40 +00:00
|
|
|
case GlobalValue::LinkOnceAnyLinkage:
|
|
|
|
case GlobalValue::LinkOnceODRLinkage:
|
2009-03-11 20:14:15 +00:00
|
|
|
case GlobalValue::CommonLinkage:
|
Introduce new linkage types linkonce_odr, weak_odr, common_odr
and extern_weak_odr. These are the same as the non-odr versions,
except that they indicate that the global will only be overridden
by an *equivalent* global. In C, a function with weak linkage can
be overridden by a function which behaves completely differently.
This means that IP passes have to skip weak functions, since any
deductions made from the function definition might be wrong, since
the definition could be replaced by something completely different
at link time. This is not allowed in C++, thanks to the ODR
(One-Definition-Rule): if a function is replaced by another at
link-time, then the new function must be the same as the original
function. If a language knows that a function or other global can
only be overridden by an equivalent global, it can give it the
weak_odr linkage type, and the optimizers will understand that it
is alright to make deductions based on the function body. The
code generators on the other hand map weak and weak_odr linkage
to the same thing.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@66339 91177308-0d34-0410-b5e6-96231b3b80d8
2009-03-07 15:45:40 +00:00
|
|
|
case GlobalValue::WeakAnyLinkage:
|
|
|
|
case GlobalValue::WeakODRLinkage:
|
2008-07-19 13:16:11 +00:00
|
|
|
// FIXME: Verify correct for weak.
|
|
|
|
// Nonnull linkonce -> weak
|
2008-07-19 13:16:32 +00:00
|
|
|
O << "\t.weak " << name << '\n';
|
2008-07-19 13:16:11 +00:00
|
|
|
break;
|
|
|
|
case GlobalValue::AppendingLinkage:
|
|
|
|
// FIXME: appending linkage variables should go into a section of their name
|
|
|
|
// or something. For now, just emit them as external.
|
|
|
|
case GlobalValue::ExternalLinkage:
|
|
|
|
// If external or appending, declare as a global symbol
|
2008-07-19 13:16:32 +00:00
|
|
|
O << TAI->getGlobalDirective() << name << '\n';
|
2008-07-19 13:16:11 +00:00
|
|
|
// Fall Through
|
2009-01-15 20:18:42 +00:00
|
|
|
case GlobalValue::PrivateLinkage:
|
2008-07-19 13:16:11 +00:00
|
|
|
case GlobalValue::InternalLinkage:
|
2008-07-21 18:52:34 +00:00
|
|
|
if (CVA && CVA->isCString())
|
2008-08-07 09:53:38 +00:00
|
|
|
printSizeAndType = false;
|
2008-07-19 13:16:11 +00:00
|
|
|
break;
|
|
|
|
case GlobalValue::GhostLinkage:
|
2009-07-08 20:53:28 +00:00
|
|
|
LLVM_UNREACHABLE("Should not have any unmaterialized functions!");
|
2008-07-19 13:16:11 +00:00
|
|
|
case GlobalValue::DLLImportLinkage:
|
2009-07-08 20:53:28 +00:00
|
|
|
LLVM_UNREACHABLE("DLLImport linkage is not supported by this target!");
|
2008-07-19 13:16:11 +00:00
|
|
|
case GlobalValue::DLLExportLinkage:
|
2009-07-08 20:53:28 +00:00
|
|
|
LLVM_UNREACHABLE("DLLExport linkage is not supported by this target!");
|
2008-07-19 13:16:11 +00:00
|
|
|
default:
|
2009-07-08 19:04:27 +00:00
|
|
|
LLVM_UNREACHABLE("Unknown linkage type!");
|
2008-07-19 13:16:11 +00:00
|
|
|
}
|
|
|
|
|
2008-08-07 09:53:38 +00:00
|
|
|
EmitAlignment(Align, GVar);
|
2007-06-06 07:42:06 +00:00
|
|
|
|
2008-07-19 13:16:11 +00:00
|
|
|
if (TAI->hasDotTypeDotSizeDirective() && printSizeAndType) {
|
|
|
|
O << "\t.type " << name << ",@object\n";
|
2008-07-19 13:16:32 +00:00
|
|
|
O << "\t.size " << name << ',' << Size << '\n';
|
2007-06-06 07:42:06 +00:00
|
|
|
}
|
|
|
|
|
2008-07-19 13:16:11 +00:00
|
|
|
O << name << ":\n";
|
|
|
|
EmitGlobalConstant(C);
|
|
|
|
}
|
|
|
|
|
|
|
|
bool MipsAsmPrinter::
|
|
|
|
doFinalization(Module &M)
|
|
|
|
{
|
|
|
|
// Print out module-level global variables here.
|
|
|
|
for (Module::const_global_iterator I = M.global_begin(),
|
|
|
|
E = M.global_end(); I != E; ++I)
|
|
|
|
printModuleLevelGV(I);
|
|
|
|
|
2008-07-19 13:16:32 +00:00
|
|
|
O << '\n';
|
2008-06-04 01:45:25 +00:00
|
|
|
|
2007-07-25 19:33:14 +00:00
|
|
|
return AsmPrinter::doFinalization(M);
|
2007-06-06 07:42:06 +00:00
|
|
|
}
|
2009-06-16 20:12:29 +00:00
|
|
|
|
2009-06-16 22:38:04 +00:00
|
|
|
namespace {
|
|
|
|
static struct Register {
|
|
|
|
Register() {
|
|
|
|
MipsTargetMachine::registerAsmPrinter(createMipsCodePrinterPass);
|
|
|
|
}
|
|
|
|
} Registrator;
|
|
|
|
}
|
|
|
|
|
2009-06-23 23:59:40 +00:00
|
|
|
// Force static initialization.
|
|
|
|
extern "C" void LLVMInitializeMipsAsmPrinter() { }
|