2011-04-05 00:16:18 +00:00
|
|
|
# Opcode=0 Name=PHI Format=(42)
|
2011-08-09 20:55:18 +00:00
|
|
|
# 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
|
2011-04-05 00:16:18 +00:00
|
|
|
# -------------------------------------------------------------------------------------------------
|
|
|
|
# | 1: 1: 1: 1| 1: 0: 0: 0| 1: 1: 0: 0| 0: 1: 0: 1| 0: 0: 0: 1| 1: 1: 0: 0| 1: 0: 0: 0| 0: 0: 1: 1|
|
|
|
|
# -------------------------------------------------------------------------------------------------
|
|
|
|
# Unknown format
|
|
|
|
#
|
|
|
|
# B6.1.10 SRS
|
|
|
|
# Inst{19-8} = 0xd05
|
|
|
|
# Inst{7-5} = 0b000
|
2013-06-08 13:43:59 +00:00
|
|
|
# RUN: echo "0x83 0x1c 0xc5 0xf8" | llvm-mc -triple=armv7 -disassemble 2>&1 | FileCheck %s
|
|
|
|
|
|
|
|
# RUN: echo "0x00 0x00 0x20 0xf8" | llvm-mc -triple=armv7 -disassemble 2>&1 | FileCheck %s
|
|
|
|
# RUN: echo "0xff 0xff 0xaf 0xf8" | llvm-mc -triple=armv7 -disassemble 2>&1 | FileCheck %s
|
|
|
|
# RUN: echo "0x13 0x00 0xa0 0xf8" | llvm-mc -triple=armv7 -disassemble 2>&1 | FileCheck %s
|
|
|
|
|
|
|
|
# CHECK: invalid instruction encoding
|