2015-02-11 14:26:46 +00:00
|
|
|
; RUN: llc -march=amdgcn -mcpu=SI -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=GCN -check-prefix=FUNC %s
|
|
|
|
; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=VI -check-prefix=GCN -check-prefix=FUNC %s
|
2014-08-02 02:26:51 +00:00
|
|
|
; RUN: llc -march=r600 -mcpu=redwood < %s | FileCheck -check-prefix=R600 -check-prefix=FUNC %s
|
2013-07-23 01:47:46 +00:00
|
|
|
|
2014-10-01 17:15:17 +00:00
|
|
|
; FUNC-LABEL: {{^}}fneg_f32:
|
2014-08-02 02:26:51 +00:00
|
|
|
; R600: -PV
|
|
|
|
|
2015-02-11 14:26:46 +00:00
|
|
|
; GCN: v_xor_b32
|
2014-08-02 02:26:51 +00:00
|
|
|
define void @fneg_f32(float addrspace(1)* %out, float %in) {
|
|
|
|
%fneg = fsub float -0.000000e+00, %in
|
|
|
|
store float %fneg, float addrspace(1)* %out
|
2013-11-13 23:36:37 +00:00
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-01 17:15:17 +00:00
|
|
|
; FUNC-LABEL: {{^}}fneg_v2f32:
|
2014-08-02 02:26:51 +00:00
|
|
|
; R600: -PV
|
|
|
|
; R600: -PV
|
|
|
|
|
2015-02-11 14:26:46 +00:00
|
|
|
; GCN: v_xor_b32
|
|
|
|
; GCN: v_xor_b32
|
2014-08-02 02:26:51 +00:00
|
|
|
define void @fneg_v2f32(<2 x float> addrspace(1)* nocapture %out, <2 x float> %in) {
|
|
|
|
%fneg = fsub <2 x float> <float -0.000000e+00, float -0.000000e+00>, %in
|
|
|
|
store <2 x float> %fneg, <2 x float> addrspace(1)* %out
|
2013-07-23 01:47:46 +00:00
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-01 17:15:17 +00:00
|
|
|
; FUNC-LABEL: {{^}}fneg_v4f32:
|
2014-08-02 02:26:51 +00:00
|
|
|
; R600: -PV
|
|
|
|
; R600: -T
|
|
|
|
; R600: -PV
|
|
|
|
; R600: -PV
|
|
|
|
|
2015-02-11 14:26:46 +00:00
|
|
|
; GCN: v_xor_b32
|
|
|
|
; GCN: v_xor_b32
|
|
|
|
; GCN: v_xor_b32
|
|
|
|
; GCN: v_xor_b32
|
2014-08-02 02:26:51 +00:00
|
|
|
define void @fneg_v4f32(<4 x float> addrspace(1)* nocapture %out, <4 x float> %in) {
|
|
|
|
%fneg = fsub <4 x float> <float -0.000000e+00, float -0.000000e+00, float -0.000000e+00, float -0.000000e+00>, %in
|
|
|
|
store <4 x float> %fneg, <4 x float> addrspace(1)* %out
|
2013-07-23 01:47:46 +00:00
|
|
|
ret void
|
|
|
|
}
|
2013-07-23 23:55:03 +00:00
|
|
|
|
|
|
|
; DAGCombiner will transform:
|
|
|
|
; (fneg (f32 bitcast (i32 a))) => (f32 bitcast (xor (i32 a), 0x80000000))
|
|
|
|
; unless the target returns true for isNegFree()
|
|
|
|
|
2014-10-01 17:15:17 +00:00
|
|
|
; FUNC-LABEL: {{^}}fneg_free_f32:
|
2014-08-02 02:26:51 +00:00
|
|
|
; R600-NOT: XOR
|
|
|
|
; R600: -KC0[2].Z
|
|
|
|
|
2014-11-05 14:50:53 +00:00
|
|
|
; XXX: We could use v_add_f32_e64 with the negate bit here instead.
|
2015-02-11 14:26:46 +00:00
|
|
|
; GCN: v_sub_f32_e64 v{{[0-9]}}, 0, s{{[0-9]+$}}
|
2014-08-02 02:26:51 +00:00
|
|
|
define void @fneg_free_f32(float addrspace(1)* %out, i32 %in) {
|
|
|
|
%bc = bitcast i32 %in to float
|
|
|
|
%fsub = fsub float 0.0, %bc
|
|
|
|
store float %fsub, float addrspace(1)* %out
|
2013-07-23 23:55:03 +00:00
|
|
|
ret void
|
|
|
|
}
|
2014-05-10 19:18:39 +00:00
|
|
|
|
2014-10-01 17:15:17 +00:00
|
|
|
; FUNC-LABEL: {{^}}fneg_fold_f32:
|
2014-11-05 14:50:53 +00:00
|
|
|
; SI: s_load_dword [[NEG_VALUE:s[0-9]+]], s[{{[0-9]+:[0-9]+}}], 0xb
|
2015-02-11 14:26:46 +00:00
|
|
|
; VI: s_load_dword [[NEG_VALUE:s[0-9]+]], s[{{[0-9]+:[0-9]+}}], 0x2c
|
|
|
|
; GCN-NOT: xor
|
|
|
|
; GCN: v_mul_f32_e64 v{{[0-9]+}}, -[[NEG_VALUE]], [[NEG_VALUE]]
|
2014-08-02 02:26:51 +00:00
|
|
|
define void @fneg_fold_f32(float addrspace(1)* %out, float %in) {
|
|
|
|
%fsub = fsub float -0.0, %in
|
|
|
|
%fmul = fmul float %fsub, %in
|
|
|
|
store float %fmul, float addrspace(1)* %out
|
2014-05-10 19:18:39 +00:00
|
|
|
ret void
|
|
|
|
}
|