mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2025-03-31 11:32:42 +00:00
Before implementing copyfromreg, we'll implement copytoreg correctly.
This gets us this for the previous testcase: _test: lis r2, 0 ori r3, r2, 65535 blr Note that we actually write to r3 (the return reg) correctly now :) git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@22933 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
4ccd406317
commit
0189197608
@ -36,14 +36,16 @@ namespace {
|
||||
MachineBasicBlock *BB;
|
||||
const TargetMachine &TM;
|
||||
const TargetInstrInfo &TII;
|
||||
const MRegisterInfo &MRI;
|
||||
SSARegMap *RegMap;
|
||||
|
||||
std::map<SDNode *, unsigned> EmittedOps;
|
||||
public:
|
||||
SimpleSched(SelectionDAG &D, MachineBasicBlock *bb)
|
||||
: DAG(D), BB(bb), TM(D.getTarget()), TII(*TM.getInstrInfo()),
|
||||
RegMap(BB->getParent()->getSSARegMap()) {
|
||||
MRI(*TM.getRegisterInfo()), RegMap(BB->getParent()->getSSARegMap()) {
|
||||
assert(&TII && "Target doesn't provide instr info?");
|
||||
assert(&MRI && "Target doesn't provide register info?");
|
||||
}
|
||||
|
||||
void Run() {
|
||||
@ -131,7 +133,9 @@ unsigned SimpleSched::Emit(SDOperand Op) {
|
||||
case ISD::EntryToken: break;
|
||||
case ISD::CopyToReg: {
|
||||
unsigned Val = Emit(Op.getOperand(2));
|
||||
// FIXME: DO THE COPY NOW.
|
||||
MRI.copyRegToReg(*BB, BB->end(),
|
||||
cast<RegisterSDNode>(Op.getOperand(1))->getReg(), Val,
|
||||
RegMap->getRegClass(Val));
|
||||
break;
|
||||
}
|
||||
}
|
||||
|
Loading…
x
Reference in New Issue
Block a user