mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2025-02-05 14:34:55 +00:00
Enclose some variables in a scope to avoid error with some gcc versions
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@26934 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
4a7da36546
commit
3b9fa89fca
@ -859,7 +859,7 @@ SDOperand SelectionDAGLegalize::LegalizeOp(SDOperand Op) {
|
|||||||
}
|
}
|
||||||
break;
|
break;
|
||||||
|
|
||||||
case ISD::VEXTRACT_VECTOR_ELT:
|
case ISD::VEXTRACT_VECTOR_ELT: {
|
||||||
// We know that operand #0 is the Vec vector. If the index is a constant
|
// We know that operand #0 is the Vec vector. If the index is a constant
|
||||||
// or if the invec is a supported hardware type, we can use it. Otherwise,
|
// or if the invec is a supported hardware type, we can use it. Otherwise,
|
||||||
// lower to a store then an indexed load.
|
// lower to a store then an indexed load.
|
||||||
@ -897,10 +897,11 @@ SDOperand SelectionDAGLegalize::LegalizeOp(SDOperand Op) {
|
|||||||
// It's now an extract from the appropriate high or low part.
|
// It's now an extract from the appropriate high or low part.
|
||||||
Result = LegalizeOp(DAG.UpdateNodeOperands(Result, Tmp1, Tmp2));
|
Result = LegalizeOp(DAG.UpdateNodeOperands(Result, Tmp1, Tmp2));
|
||||||
} else {
|
} else {
|
||||||
// FIXME: IMPLEMENT STORE/LOAD lowering.
|
// FIXME: IMPLEMENT STORE/LOAD lowering. Need alignment of stack slot!!
|
||||||
assert(0 && "unimp!");
|
assert(0 && "unimp!");
|
||||||
}
|
}
|
||||||
break;
|
break;
|
||||||
|
}
|
||||||
|
|
||||||
case ISD::CALLSEQ_START: {
|
case ISD::CALLSEQ_START: {
|
||||||
SDNode *CallEnd = FindCallEndFromCallStart(Node);
|
SDNode *CallEnd = FindCallEndFromCallStart(Node);
|
||||||
|
Loading…
x
Reference in New Issue
Block a user