mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-14 11:32:34 +00:00
Constant fold SIGN_EXTEND_INREG with ashr not lshr.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@47992 91177308-0d34-0410-b5e6-96231b3b80d8
This commit is contained in:
parent
819a66cf25
commit
433f6f62ca
@ -2029,7 +2029,7 @@ SDOperand SelectionDAG::getNode(unsigned Opcode, MVT::ValueType VT,
|
||||
APInt Val = N1C->getAPIntValue();
|
||||
unsigned FromBits = MVT::getSizeInBits(cast<VTSDNode>(N2)->getVT());
|
||||
Val <<= Val.getBitWidth()-FromBits;
|
||||
Val = Val.lshr(Val.getBitWidth()-FromBits);
|
||||
Val = Val.ashr(Val.getBitWidth()-FromBits);
|
||||
return getConstant(Val, VT);
|
||||
}
|
||||
break;
|
||||
|
14
test/CodeGen/ARM/2008-03-05-SxtInRegBug.ll
Normal file
14
test/CodeGen/ARM/2008-03-05-SxtInRegBug.ll
Normal file
@ -0,0 +1,14 @@
|
||||
; RUN: llvm-as < %s | llc -march=arm -mattr=+v6 | not grep 255
|
||||
|
||||
define i32 @main(i32 %argc, i8** %argv) {
|
||||
entry:
|
||||
br label %bb1
|
||||
bb1: ; preds = %entry
|
||||
%tmp3.i.i = load i8* null, align 1 ; <i8> [#uses=1]
|
||||
%tmp4.i.i = icmp slt i8 %tmp3.i.i, 0 ; <i1> [#uses=1]
|
||||
br i1 %tmp4.i.i, label %bb2, label %bb3
|
||||
bb2: ; preds = %bb1
|
||||
ret i32 1
|
||||
bb3: ; preds = %bb1
|
||||
ret i32 0
|
||||
}
|
Loading…
Reference in New Issue
Block a user