mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-24 22:32:47 +00:00
8d7cc6b0ff
register class tGPRRegClass if the target is thumb1. This commit fixes a crash that occurs during register allocation which was triggered when a virtual register defined by an inline-asm instruction had to be spilled. rdar://problem/18740489 git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@221178 91177308-0d34-0410-b5e6-96231b3b80d8
20 lines
560 B
LLVM
20 lines
560 B
LLVM
; RUN: llc -mtriple=thumb-eabi -no-integrated-as %s -o - | FileCheck %s
|
|
|
|
define i32 @t1(i32 %x, i32 %y) nounwind {
|
|
entry:
|
|
; CHECK: mov r0, r12
|
|
%0 = tail call i32 asm "mov $0, $1", "=l,h"(i32 %y) nounwind
|
|
ret i32 %0
|
|
}
|
|
|
|
; CHECK-LABEL: constraint_r:
|
|
; CHECK: foo2 r{{[0-7]+}}, r{{[0-7]+}}
|
|
|
|
define i32 @constraint_r() {
|
|
entry:
|
|
%0 = tail call i32 asm sideeffect "movs $0, #1", "=r"()
|
|
tail call void asm sideeffect "foo1", "~{r0},~{r1},~{r2},~{r3},~{r4},~{r5},~{r6},~{r7}"()
|
|
%1 = tail call i32 asm sideeffect "foo2 $0, $1", "=r,r"(i32 %0)
|
|
ret i32 %1
|
|
}
|