mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-15 20:29:48 +00:00
184f8f7c10
TableGen had been nicely generating code to print a number of instructions using shorter aliases (and PowerPC has plenty of short mnemonics), but we were not calling it. For some of the aliases we support in the parser, TableGen can't infer the "inverse" alias relationship, so there is still more to do. Thus, after some hours of updating test cases... git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@235616 91177308-0d34-0410-b5e6-96231b3b80d8
28 lines
980 B
LLVM
28 lines
980 B
LLVM
; RUN: llc -mcpu=pwr7 -mattr=-fpcvt < %s | FileCheck %s
|
|
target datalayout = "E-p:64:64:64-i1:8:8-i8:8:8-i16:16:16-i32:32:32-i64:64:64-f32:32:32-f64:64:64-v128:128:128-n32:64"
|
|
target triple = "powerpc64-unknown-linux-gnu"
|
|
|
|
define float @test(i64 %x) nounwind readnone {
|
|
entry:
|
|
%conv = sitofp i64 %x to float
|
|
ret float %conv
|
|
}
|
|
|
|
; Verify that we get the code sequence needed to avoid double-rounding.
|
|
; Note that only parts of the sequence are checked for here, to allow
|
|
; for minor code generation differences.
|
|
|
|
; CHECK: sradi [[REG1:[0-9]+]], 3, 53
|
|
; CHECK: addi [[REG2:[0-9]+]], [[REG1]], 1
|
|
; CHECK: cmpldi [[REG2]], 1
|
|
; CHECK: isel [[REG3:[0-9]+]], {{[0-9]+}}, 3, 1
|
|
; CHECK: std [[REG3]], -{{[0-9]+}}(1)
|
|
|
|
|
|
; Also check that with -enable-unsafe-fp-math we do not get that extra
|
|
; code sequence. Simply verify that there is no "isel" present.
|
|
|
|
; RUN: llc -mcpu=pwr7 -mattr=-fpcvt -enable-unsafe-fp-math < %s | FileCheck %s -check-prefix=CHECK-UNSAFE
|
|
; CHECK-UNSAFE-NOT: isel
|
|
|