mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-16 11:30:51 +00:00
1617e6c997
imply types of SSA Registers. This is on a per-function basis, so the MachineFunction contains the SSARegMap, and has accessor functions to it. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@4774 91177308-0d34-0410-b5e6-96231b3b80d8
41 lines
1.2 KiB
C++
41 lines
1.2 KiB
C++
//===-- llvm/CodeGen/SSARegMap.h --------------------------------*- C++ -*-===//
|
|
//
|
|
// Map register numbers to register classes that are correctly sized (typed) to
|
|
// hold the information. Assists register allocation. Contained by
|
|
// MachineFunction, should be deleted by register allocator when it is no
|
|
// longer needed.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
#ifndef LLVM_CODEGEN_SSAREGMAP_H
|
|
#define LLVM_CODEGEN_SSAREGMAP_H
|
|
|
|
#include "llvm/Target/MRegisterInfo.h"
|
|
|
|
class TargetRegisterClass;
|
|
|
|
class SSARegMap {
|
|
std::vector<const TargetRegisterClass*> RegClassMap;
|
|
|
|
unsigned rescale(unsigned Reg) {
|
|
return Reg - MRegisterInfo::FirstVirtualRegister;
|
|
}
|
|
|
|
public:
|
|
SSARegMap() {}
|
|
|
|
const TargetRegisterClass* getRegClass(unsigned Reg) {
|
|
unsigned actualReg = rescale(Reg);
|
|
assert(actualReg < RegClassMap.size() && "Register out of bounds");
|
|
return RegClassMap[actualReg];
|
|
}
|
|
|
|
void addRegMap(unsigned Reg, const TargetRegisterClass* RegClass) {
|
|
assert(rescale(Reg) == RegClassMap.size() &&
|
|
"Register mapping not added in sequential order!");
|
|
RegClassMap.push_back(RegClass);
|
|
}
|
|
};
|
|
|
|
#endif
|