mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-11-15 04:08:07 +00:00
64cc972123
variables. - Module initialization functions supplanted the need for these. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@75886 91177308-0d34-0410-b5e6-96231b3b80d8
199 lines
6.9 KiB
C++
199 lines
6.9 KiB
C++
//===-- PPCTargetMachine.cpp - Define TargetMachine for PowerPC -----------===//
|
|
//
|
|
// The LLVM Compiler Infrastructure
|
|
//
|
|
// This file is distributed under the University of Illinois Open Source
|
|
// License. See LICENSE.TXT for details.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
//
|
|
// Top-level implementation for the PowerPC target.
|
|
//
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
#include "PPC.h"
|
|
#include "PPCTargetAsmInfo.h"
|
|
#include "PPCTargetMachine.h"
|
|
#include "llvm/Module.h"
|
|
#include "llvm/PassManager.h"
|
|
#include "llvm/Target/TargetMachineRegistry.h"
|
|
#include "llvm/Target/TargetOptions.h"
|
|
#include "llvm/Support/FormattedStream.h"
|
|
using namespace llvm;
|
|
|
|
// Register the targets
|
|
extern Target ThePPC32Target;
|
|
static RegisterTarget<PPC32TargetMachine>
|
|
X(ThePPC32Target, "ppc32", "PowerPC 32");
|
|
|
|
extern Target ThePPC64Target;
|
|
static RegisterTarget<PPC64TargetMachine>
|
|
Y(ThePPC64Target, "ppc64", "PowerPC 64");
|
|
|
|
// Force static initialization.
|
|
extern "C" void LLVMInitializePowerPCTarget() { }
|
|
|
|
const TargetAsmInfo *PPCTargetMachine::createTargetAsmInfo() const {
|
|
if (Subtarget.isDarwin())
|
|
return new PPCDarwinTargetAsmInfo(*this);
|
|
else
|
|
return new PPCLinuxTargetAsmInfo(*this);
|
|
}
|
|
|
|
PPCTargetMachine::PPCTargetMachine(const Target&T, const Module &M,
|
|
const std::string &FS, bool is64Bit)
|
|
: LLVMTargetMachine(T),
|
|
Subtarget(*this, M, FS, is64Bit),
|
|
DataLayout(Subtarget.getTargetDataString()), InstrInfo(*this),
|
|
FrameInfo(*this, is64Bit), JITInfo(*this, is64Bit), TLInfo(*this),
|
|
InstrItins(Subtarget.getInstrItineraryData()), MachOWriterInfo(*this) {
|
|
|
|
if (getRelocationModel() == Reloc::Default) {
|
|
if (Subtarget.isDarwin())
|
|
setRelocationModel(Reloc::DynamicNoPIC);
|
|
else
|
|
setRelocationModel(Reloc::Static);
|
|
}
|
|
}
|
|
|
|
/// Override this for PowerPC. Tail merging happily breaks up instruction issue
|
|
/// groups, which typically degrades performance.
|
|
bool PPCTargetMachine::getEnableTailMergeDefault() const { return false; }
|
|
|
|
PPC32TargetMachine::PPC32TargetMachine(const Target &T, const Module &M,
|
|
const std::string &FS)
|
|
: PPCTargetMachine(T, M, FS, false) {
|
|
}
|
|
|
|
|
|
PPC64TargetMachine::PPC64TargetMachine(const Target &T, const Module &M,
|
|
const std::string &FS)
|
|
: PPCTargetMachine(T, M, FS, true) {
|
|
}
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
// Pass Pipeline Configuration
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
bool PPCTargetMachine::addInstSelector(PassManagerBase &PM,
|
|
CodeGenOpt::Level OptLevel) {
|
|
// Install an instruction selector.
|
|
PM.add(createPPCISelDag(*this));
|
|
return false;
|
|
}
|
|
|
|
bool PPCTargetMachine::addPreEmitPass(PassManagerBase &PM,
|
|
CodeGenOpt::Level OptLevel) {
|
|
// Must run branch selection immediately preceding the asm printer.
|
|
PM.add(createPPCBranchSelectionPass());
|
|
return false;
|
|
}
|
|
|
|
bool PPCTargetMachine::addCodeEmitter(PassManagerBase &PM,
|
|
CodeGenOpt::Level OptLevel,
|
|
MachineCodeEmitter &MCE) {
|
|
// The JIT should use the static relocation model in ppc32 mode, PIC in ppc64.
|
|
// FIXME: This should be moved to TargetJITInfo!!
|
|
if (Subtarget.isPPC64()) {
|
|
// We use PIC codegen in ppc64 mode, because otherwise we'd have to use many
|
|
// instructions to materialize arbitrary global variable + function +
|
|
// constant pool addresses.
|
|
setRelocationModel(Reloc::PIC_);
|
|
// Temporary workaround for the inability of PPC64 JIT to handle jump
|
|
// tables.
|
|
DisableJumpTables = true;
|
|
} else {
|
|
setRelocationModel(Reloc::Static);
|
|
}
|
|
|
|
// Inform the subtarget that we are in JIT mode. FIXME: does this break macho
|
|
// writing?
|
|
Subtarget.SetJITMode();
|
|
|
|
// Machine code emitter pass for PowerPC.
|
|
PM.add(createPPCCodeEmitterPass(*this, MCE));
|
|
|
|
return false;
|
|
}
|
|
|
|
bool PPCTargetMachine::addCodeEmitter(PassManagerBase &PM,
|
|
CodeGenOpt::Level OptLevel,
|
|
JITCodeEmitter &JCE) {
|
|
// The JIT should use the static relocation model in ppc32 mode, PIC in ppc64.
|
|
// FIXME: This should be moved to TargetJITInfo!!
|
|
if (Subtarget.isPPC64()) {
|
|
// We use PIC codegen in ppc64 mode, because otherwise we'd have to use many
|
|
// instructions to materialize arbitrary global variable + function +
|
|
// constant pool addresses.
|
|
setRelocationModel(Reloc::PIC_);
|
|
// Temporary workaround for the inability of PPC64 JIT to handle jump
|
|
// tables.
|
|
DisableJumpTables = true;
|
|
} else {
|
|
setRelocationModel(Reloc::Static);
|
|
}
|
|
|
|
// Inform the subtarget that we are in JIT mode. FIXME: does this break macho
|
|
// writing?
|
|
Subtarget.SetJITMode();
|
|
|
|
// Machine code emitter pass for PowerPC.
|
|
PM.add(createPPCJITCodeEmitterPass(*this, JCE));
|
|
|
|
return false;
|
|
}
|
|
|
|
bool PPCTargetMachine::addCodeEmitter(PassManagerBase &PM,
|
|
CodeGenOpt::Level OptLevel,
|
|
ObjectCodeEmitter &OCE) {
|
|
// The JIT should use the static relocation model in ppc32 mode, PIC in ppc64.
|
|
// FIXME: This should be moved to TargetJITInfo!!
|
|
if (Subtarget.isPPC64()) {
|
|
// We use PIC codegen in ppc64 mode, because otherwise we'd have to use many
|
|
// instructions to materialize arbitrary global variable + function +
|
|
// constant pool addresses.
|
|
setRelocationModel(Reloc::PIC_);
|
|
// Temporary workaround for the inability of PPC64 JIT to handle jump
|
|
// tables.
|
|
DisableJumpTables = true;
|
|
} else {
|
|
setRelocationModel(Reloc::Static);
|
|
}
|
|
|
|
// Inform the subtarget that we are in JIT mode. FIXME: does this break macho
|
|
// writing?
|
|
Subtarget.SetJITMode();
|
|
|
|
// Machine code emitter pass for PowerPC.
|
|
PM.add(createPPCObjectCodeEmitterPass(*this, OCE));
|
|
|
|
return false;
|
|
}
|
|
|
|
bool PPCTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
|
|
CodeGenOpt::Level OptLevel,
|
|
MachineCodeEmitter &MCE) {
|
|
// Machine code emitter pass for PowerPC.
|
|
PM.add(createPPCCodeEmitterPass(*this, MCE));
|
|
return false;
|
|
}
|
|
|
|
bool PPCTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
|
|
CodeGenOpt::Level OptLevel,
|
|
JITCodeEmitter &JCE) {
|
|
// Machine code emitter pass for PowerPC.
|
|
PM.add(createPPCJITCodeEmitterPass(*this, JCE));
|
|
return false;
|
|
}
|
|
|
|
bool PPCTargetMachine::addSimpleCodeEmitter(PassManagerBase &PM,
|
|
CodeGenOpt::Level OptLevel,
|
|
ObjectCodeEmitter &OCE) {
|
|
// Machine code emitter pass for PowerPC.
|
|
PM.add(createPPCObjectCodeEmitterPass(*this, OCE));
|
|
return false;
|
|
}
|
|
|
|
|