llvm-6502/test/MC/AsmParser/X86
2010-07-24 00:06:39 +00:00
..
dg.exp
x86_32-avx-clmul-encoding.s Add AVX version of CLMUL instructions 2010-07-23 18:41:12 +00:00
x86_32-avx-encoding.s Support x86 "eiz" and "riz" pseudo index registers in the assembler. 2010-07-24 00:06:39 +00:00
x86_32-bit_cat.s Fix assembly parsing and encoding of the pushf and popf family of 2010-05-20 16:16:00 +00:00
x86_32-bit.s
x86_32-encoding.s Support x86 "eiz" and "riz" pseudo index registers in the assembler. 2010-07-24 00:06:39 +00:00
x86_32-fma3-encoding.s Add complete assembler support for FMA3 instructions, with descriptions and encodings taken from the AVX manual 2010-07-23 00:54:35 +00:00
x86_32-mismatched-add.s
x86_32-new-encoder.s X86: Mark JMP{32,64}[mr] as requires 32-bit/64-bit mode. They are the same 2010-07-19 20:44:16 +00:00
x86_64-avx-clmul-encoding.s Add AVX version of CLMUL instructions 2010-07-23 18:41:12 +00:00
x86_64-avx-encoding.s Support x86 "eiz" and "riz" pseudo index registers in the assembler. 2010-07-24 00:06:39 +00:00
x86_64-encoding.s Support x86 "eiz" and "riz" pseudo index registers in the assembler. 2010-07-24 00:06:39 +00:00
x86_64-fma3-encoding.s Add complete assembler support for FMA3 instructions, with descriptions and encodings taken from the AVX manual 2010-07-23 00:54:35 +00:00
x86_64-imm-widths.s MC/X86: Subdivide immediates a bit more, so that we properly recognize immediates based on the width of the target instruction. For example: 2010-05-22 21:02:33 +00:00
x86_64-incl_decl.s
x86_64-new-encoder.s X86: Mark JMP{32,64}[mr] as requires 32-bit/64-bit mode. They are the same 2010-07-19 20:44:16 +00:00
x86_64-operands.s Teach the x86 mc assembler that %dr6 = %db6, this implements 2010-06-24 07:29:18 +00:00
x86_64-suffix-matching.s MC/X86: Extend suffix matching hack to match 'q' suffix. 2010-05-12 00:54:20 +00:00
x86_instructions.s X86-64: Mark WINCALL and more tail call instructions as code gen only. 2010-07-19 07:21:07 +00:00
x86_operands.s
x86_word_directive.s