.. |
intrinsics
|
|
|
vect
|
[Hexagon] Add support for vector instructions
|
2015-03-19 16:33:08 +00:00 |
absaddr-store.ll
|
|
|
absimm.ll
|
|
|
adde.ll
|
[Hexagon] Some cleanup of instruction selection code
|
2015-04-22 21:17:00 +00:00 |
alu64.ll
|
[Hexagon] Update AnalyzeBranch, etc target hooks
|
2015-05-08 16:16:29 +00:00 |
always-ext.ll
|
|
|
args.ll
|
[Hexagon] Reapply r239097 with tests corrected for shuffling and duplexing.
|
2015-06-05 16:00:11 +00:00 |
ashift-left-right.ll
|
|
|
block-addr.ll
|
[Hexagon] Use A2_tfrsi for constant pool and jump table addresses
|
2015-04-22 18:25:53 +00:00 |
BranchPredict.ll
|
[Hexagon] Some cleanup of instruction selection code
|
2015-04-22 21:17:00 +00:00 |
brev_ld.ll
|
[Hexagon] Intrinsics for circular and bit-reversed loads and stores
|
2015-03-18 16:23:44 +00:00 |
brev_st.ll
|
[Hexagon] Intrinsics for circular and bit-reversed loads and stores
|
2015-03-18 16:23:44 +00:00 |
calling-conv-2.ll
|
[PATCH] [HEXAGON] Add a test program to verify calling convention
|
2015-05-12 20:13:10 +00:00 |
cext-check.ll
|
|
|
cext-valid-packet1.ll
|
[Hexagon] Disassembling, printing, and emitting instructions a whole-bundle at a time which is the semantic unit for Hexagon. Fixing tests to use the new format. Disabling tests in the direct object emission path for a followup patch.
|
2015-05-29 14:44:13 +00:00 |
cext-valid-packet2.ll
|
[Hexagon] Disassembling, printing, and emitting instructions a whole-bundle at a time which is the semantic unit for Hexagon. Fixing tests to use the new format. Disabling tests in the direct object emission path for a followup patch.
|
2015-05-29 14:44:13 +00:00 |
circ_ld.ll
|
[Hexagon] Intrinsics for circular and bit-reversed loads and stores
|
2015-03-18 16:23:44 +00:00 |
circ_ldd_bug.ll
|
[Hexagon] Intrinsics for circular and bit-reversed loads and stores
|
2015-03-18 16:23:44 +00:00 |
circ_ldw.ll
|
[Hexagon] Intrinsics for circular and bit-reversed loads and stores
|
2015-03-18 16:23:44 +00:00 |
circ_st.ll
|
[Hexagon] Intrinsics for circular and bit-reversed loads and stores
|
2015-03-18 16:23:44 +00:00 |
clr_set_toggle.ll
|
Missed testcase for r232577
|
2015-03-18 00:44:46 +00:00 |
cmp_pred2.ll
|
|
|
cmp_pred_reg.ll
|
|
|
cmp_pred.ll
|
|
|
cmp-to-genreg.ll
|
|
|
cmp-to-predreg.ll
|
|
|
cmpb_pred.ll
|
|
|
combine_ir.ll
|
|
|
combine.ll
|
|
|
compound.ll
|
[Hexagon] Adding functionality for searching for compound instruction pairs. Compound instructions reduce slot resource requirements freeing those packet slots up for more instructions.
|
2015-06-08 16:34:47 +00:00 |
convertdptoint.ll
|
|
|
convertdptoll.ll
|
|
|
convertsptoint.ll
|
|
|
convertsptoll.ll
|
|
|
ctlz-cttz-ctpop.ll
|
[Hexagon] Some cleanup of instruction selection code
|
2015-04-22 21:17:00 +00:00 |
ctor.ll
|
|
|
dadd.ll
|
|
|
dmul.ll
|
|
|
double.ll
|
|
|
doubleconvert-ieee-rnd-near.ll
|
|
|
dsub.ll
|
|
|
dualstore.ll
|
[Hexagon] Reapply r239097 with tests corrected for shuffling and duplexing.
|
2015-06-05 16:00:11 +00:00 |
duplex.ll
|
[Hexagon] Reapply r239097 with tests corrected for shuffling and duplexing.
|
2015-06-05 16:00:11 +00:00 |
expand-condsets-basic.ll
|
Expand MUX instructions early on Hexagon
|
2015-03-31 13:35:12 +00:00 |
expand-condsets-rm-segment.ll
|
Expand MUX instructions early on Hexagon
|
2015-03-31 13:35:12 +00:00 |
expand-condsets-undef.ll
|
Expand MUX instructions early on Hexagon
|
2015-03-31 13:35:12 +00:00 |
extload-combine.ll
|
|
|
fadd.ll
|
|
|
fcmp.ll
|
|
|
float.ll
|
|
|
floatconvert-ieee-rnd-near.ll
|
|
|
fmul.ll
|
|
|
frame.ll
|
|
|
fsub.ll
|
|
|
fusedandshift.ll
|
|
|
gp-plus-offset-load.ll
|
[opaque pointer type] Add textual IR support for explicit type parameter to gep operator
|
2015-03-13 18:20:45 +00:00 |
gp-plus-offset-store.ll
|
[opaque pointer type] Add textual IR support for explicit type parameter to gep operator
|
2015-03-13 18:20:45 +00:00 |
gp-rel.ll
|
|
|
hwloop1.ll
|
[Hexagon] Generate more hardware loops
|
2015-05-08 20:18:21 +00:00 |
hwloop2.ll
|
[Hexagon] Generate more hardware loops
|
2015-05-08 20:18:21 +00:00 |
hwloop3.ll
|
[Hexagon] Generate more hardware loops
|
2015-05-08 20:18:21 +00:00 |
hwloop4.ll
|
[Hexagon] Generate more hardware loops
|
2015-05-08 20:18:21 +00:00 |
hwloop5.ll
|
[Hexagon] Generate hardware loop for a vectorized loop
|
2015-05-14 20:36:19 +00:00 |
hwloop-cleanup.ll
|
[Hexagon] Handle ENDLOOP0 in InsertBranch and RemoveBranch
|
2015-03-18 15:56:43 +00:00 |
hwloop-const.ll
|
|
|
hwloop-crit-edge.ll
|
[Hexagon] Generate hardware loop when loop has a critical edge
|
2015-05-13 14:54:24 +00:00 |
hwloop-dbg.ll
|
IR: Give 'DI' prefix to debug info metadata
|
2015-04-29 16:38:44 +00:00 |
hwloop-le.ll
|
|
|
hwloop-loop1.ll
|
[Hexagon] Generate loop1 instruction for nested loops
|
2015-05-13 17:56:03 +00:00 |
hwloop-lt1.ll
|
|
|
hwloop-lt.ll
|
[Hexagon] Generate more hardware loops
|
2015-05-08 20:18:21 +00:00 |
hwloop-missed.ll
|
[Hexagon] Generate more hardware loops
|
2015-05-08 20:18:21 +00:00 |
hwloop-ne.ll
|
|
|
hwloop-ph-deadcode.ll
|
[Hexagon] Remove dead constant assignment in hardware loop pass
|
2015-05-14 17:31:40 +00:00 |
hwloop-pos-ivbump1.ll
|
[Hexagon] Check for underflow/wrap in hardware loop pass
|
2015-05-14 14:15:08 +00:00 |
hwloop-preheader.ll
|
[Hexagon] Generate more hardware loops
|
2015-05-08 20:18:21 +00:00 |
hwloop-range.ll
|
[Hexagon] Use constant extenders to fix up hardware loops
|
2015-04-27 14:16:43 +00:00 |
hwloop-recursion.ll
|
[Hexagon] Check for underflow/wrap in hardware loop pass
|
2015-05-14 14:15:08 +00:00 |
hwloop-wrap2.ll
|
[Hexagon] Check for underflow/wrap in hardware loop pass
|
2015-05-14 14:15:08 +00:00 |
hwloop-wrap.ll
|
[Hexagon] Check for underflow/wrap in hardware loop pass
|
2015-05-14 14:15:08 +00:00 |
i1_VarArg.ll
|
[opaque pointer type] Add textual IR support for explicit type parameter to the call instruction
|
2015-04-16 23:24:18 +00:00 |
i8_VarArg.ll
|
[opaque pointer type] Add textual IR support for explicit type parameter to the call instruction
|
2015-04-16 23:24:18 +00:00 |
i16_VarArg.ll
|
[opaque pointer type] Add textual IR support for explicit type parameter to the call instruction
|
2015-04-16 23:24:18 +00:00 |
idxload-with-zero-offset.ll
|
|
|
indirect-br.ll
|
|
|
lit.local.cfg
|
|
|
macint.ll
|
[Hexagon] Some cleanup of instruction selection code
|
2015-04-22 21:17:00 +00:00 |
mem-fi-add.ll
|
[Hexagon] Patterns for frame index with offset for isel
|
2015-04-21 21:28:03 +00:00 |
memops1.ll
|
|
|
memops2.ll
|
|
|
memops3.ll
|
|
|
memops.ll
|
|
|
misaligned-access.ll
|
|
|
mpy.ll
|
|
|
newvaluejump2.ll
|
[Hexagon] Some cleanup of instruction selection code
|
2015-04-22 21:17:00 +00:00 |
newvaluejump.ll
|
|
|
newvaluestore.ll
|
|
|
opt-fabs.ll
|
|
|
opt-fneg.ll
|
|
|
packetize_cond_inst.ll
|
|
|
postinc-load.ll
|
|
|
postinc-store.ll
|
|
|
pred-absolute-store.ll
|
|
|
pred-gp.ll
|
|
|
pred-instrs.ll
|
|
|
predicate-copy.ll
|
|
|
relax.ll
|
[Hexagon] Reapply 238772 OSABI was not correctly set, added empty_elf test to make sure it is.
|
2015-06-03 17:34:16 +00:00 |
remove_lsr.ll
|
|
|
remove-endloop.ll
|
[Hexagon] Update AnalyzeBranch, etc target hooks
|
2015-05-08 16:16:29 +00:00 |
shrink-frame-basic.ll
|
[Hexagon] Shrink-wrap stack frame (Hexagon-specific)
|
2015-04-23 16:05:39 +00:00 |
signed_immediates.ll
|
[Hexagon] Adding decoders for signed operands and ensuring all signed operand types disassemble correctly.
|
2015-06-10 16:52:32 +00:00 |
simpletailcall.ll
|
|
|
split-const32-const64.ll
|
|
|
stack-align1.ll
|
[Hexagon] Add testcases for stack alignment and variable-sized objects
|
2015-04-23 15:12:49 +00:00 |
stack-align2.ll
|
[Hexagon] Add testcases for stack alignment and variable-sized objects
|
2015-04-23 15:12:49 +00:00 |
stack-alloca1.ll
|
[Hexagon] Add testcases for stack alignment and variable-sized objects
|
2015-04-23 15:12:49 +00:00 |
stack-alloca2.ll
|
[Hexagon] Add testcases for stack alignment and variable-sized objects
|
2015-04-23 15:12:49 +00:00 |
static.ll
|
|
|
struct_args_large.ll
|
|
|
struct_args.ll
|
|
|
sube.ll
|
[Hexagon] Reapply r239097 with tests corrected for shuffling and duplexing.
|
2015-06-05 16:00:11 +00:00 |
tail-call-mem-intrinsics.ll
|
Allow memory intrinsics to be tail calls
|
2015-04-13 17:16:45 +00:00 |
tail-call-trunc.ll
|
|
|
tfr-to-combine.ll
|
[Hexagon] Use A2_tfrsi for constant pool and jump table addresses
|
2015-04-22 18:25:53 +00:00 |
union-1.ll
|
|
|
vaddh.ll
|
|
|
validate-offset.ll
|
|
|
zextloadi1.ll
|
|
|