mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-15 04:30:12 +00:00
02170c0034
the intrinsics. The reason for those i8* types is that the intrinsics are overloaded on the vector type and we don't have a way to declare an intrinsic where one argument is an overloaded vector type and another argument is a pointer to the vector element type. The bitcasts added here will match what the frontend will typically generate when these intrinsics are used. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@101840 91177308-0d34-0410-b5e6-96231b3b80d8
102 lines
2.8 KiB
LLVM
102 lines
2.8 KiB
LLVM
; RUN: llc < %s -march=arm -mattr=+neon | FileCheck %s
|
|
|
|
define void @vst1i8(i8* %A, <8 x i8>* %B) nounwind {
|
|
;CHECK: vst1i8:
|
|
;CHECK: vst1.8
|
|
%tmp1 = load <8 x i8>* %B
|
|
call void @llvm.arm.neon.vst1.v8i8(i8* %A, <8 x i8> %tmp1)
|
|
ret void
|
|
}
|
|
|
|
define void @vst1i16(i16* %A, <4 x i16>* %B) nounwind {
|
|
;CHECK: vst1i16:
|
|
;CHECK: vst1.16
|
|
%tmp0 = bitcast i16* %A to i8*
|
|
%tmp1 = load <4 x i16>* %B
|
|
call void @llvm.arm.neon.vst1.v4i16(i8* %tmp0, <4 x i16> %tmp1)
|
|
ret void
|
|
}
|
|
|
|
define void @vst1i32(i32* %A, <2 x i32>* %B) nounwind {
|
|
;CHECK: vst1i32:
|
|
;CHECK: vst1.32
|
|
%tmp0 = bitcast i32* %A to i8*
|
|
%tmp1 = load <2 x i32>* %B
|
|
call void @llvm.arm.neon.vst1.v2i32(i8* %tmp0, <2 x i32> %tmp1)
|
|
ret void
|
|
}
|
|
|
|
define void @vst1f(float* %A, <2 x float>* %B) nounwind {
|
|
;CHECK: vst1f:
|
|
;CHECK: vst1.32
|
|
%tmp0 = bitcast float* %A to i8*
|
|
%tmp1 = load <2 x float>* %B
|
|
call void @llvm.arm.neon.vst1.v2f32(i8* %tmp0, <2 x float> %tmp1)
|
|
ret void
|
|
}
|
|
|
|
define void @vst1i64(i64* %A, <1 x i64>* %B) nounwind {
|
|
;CHECK: vst1i64:
|
|
;CHECK: vst1.64
|
|
%tmp0 = bitcast i64* %A to i8*
|
|
%tmp1 = load <1 x i64>* %B
|
|
call void @llvm.arm.neon.vst1.v1i64(i8* %tmp0, <1 x i64> %tmp1)
|
|
ret void
|
|
}
|
|
|
|
define void @vst1Qi8(i8* %A, <16 x i8>* %B) nounwind {
|
|
;CHECK: vst1Qi8:
|
|
;CHECK: vst1.8
|
|
%tmp1 = load <16 x i8>* %B
|
|
call void @llvm.arm.neon.vst1.v16i8(i8* %A, <16 x i8> %tmp1)
|
|
ret void
|
|
}
|
|
|
|
define void @vst1Qi16(i16* %A, <8 x i16>* %B) nounwind {
|
|
;CHECK: vst1Qi16:
|
|
;CHECK: vst1.16
|
|
%tmp0 = bitcast i16* %A to i8*
|
|
%tmp1 = load <8 x i16>* %B
|
|
call void @llvm.arm.neon.vst1.v8i16(i8* %tmp0, <8 x i16> %tmp1)
|
|
ret void
|
|
}
|
|
|
|
define void @vst1Qi32(i32* %A, <4 x i32>* %B) nounwind {
|
|
;CHECK: vst1Qi32:
|
|
;CHECK: vst1.32
|
|
%tmp0 = bitcast i32* %A to i8*
|
|
%tmp1 = load <4 x i32>* %B
|
|
call void @llvm.arm.neon.vst1.v4i32(i8* %tmp0, <4 x i32> %tmp1)
|
|
ret void
|
|
}
|
|
|
|
define void @vst1Qf(float* %A, <4 x float>* %B) nounwind {
|
|
;CHECK: vst1Qf:
|
|
;CHECK: vst1.32
|
|
%tmp0 = bitcast float* %A to i8*
|
|
%tmp1 = load <4 x float>* %B
|
|
call void @llvm.arm.neon.vst1.v4f32(i8* %tmp0, <4 x float> %tmp1)
|
|
ret void
|
|
}
|
|
|
|
define void @vst1Qi64(i64* %A, <2 x i64>* %B) nounwind {
|
|
;CHECK: vst1Qi64:
|
|
;CHECK: vst1.64
|
|
%tmp0 = bitcast i64* %A to i8*
|
|
%tmp1 = load <2 x i64>* %B
|
|
call void @llvm.arm.neon.vst1.v2i64(i8* %tmp0, <2 x i64> %tmp1)
|
|
ret void
|
|
}
|
|
|
|
declare void @llvm.arm.neon.vst1.v8i8(i8*, <8 x i8>) nounwind
|
|
declare void @llvm.arm.neon.vst1.v4i16(i8*, <4 x i16>) nounwind
|
|
declare void @llvm.arm.neon.vst1.v2i32(i8*, <2 x i32>) nounwind
|
|
declare void @llvm.arm.neon.vst1.v2f32(i8*, <2 x float>) nounwind
|
|
declare void @llvm.arm.neon.vst1.v1i64(i8*, <1 x i64>) nounwind
|
|
|
|
declare void @llvm.arm.neon.vst1.v16i8(i8*, <16 x i8>) nounwind
|
|
declare void @llvm.arm.neon.vst1.v8i16(i8*, <8 x i16>) nounwind
|
|
declare void @llvm.arm.neon.vst1.v4i32(i8*, <4 x i32>) nounwind
|
|
declare void @llvm.arm.neon.vst1.v4f32(i8*, <4 x float>) nounwind
|
|
declare void @llvm.arm.neon.vst1.v2i64(i8*, <2 x i64>) nounwind
|