mirror of
https://github.com/garrettsworkshop/GR8RAM.git
synced 2026-03-12 07:41:45 +00:00
282 lines
23 KiB
Plaintext
282 lines
23 KiB
Plaintext
PAD Specification File
|
|
***************************
|
|
|
|
PART TYPE: LCMXO2-640HC
|
|
Performance Grade: 4
|
|
PACKAGE: TQFP100
|
|
Package Status: Final Version 1.39
|
|
|
|
Sun Jul 14 06:18:58 2024
|
|
|
|
Pinout by Port Name:
|
|
+-----------+----------+---------------+-------+-----------+-----------+------------------------------------------------------------+
|
|
| Port Name | Pin/Bank | Buffer Type | Site | PG Enable | BC Enable | Properties |
|
|
+-----------+----------+---------------+-------+-----------+-----------+------------------------------------------------------------+
|
|
| BA[0] | 74/1 | LVCMOS33_IN | PR2B | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| BA[10] | 3/3 | LVCMOS33_IN | PL2C | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| BA[1] | 78/0 | LVCMOS33_IN | PT11A | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| BA[2] | 83/0 | LVCMOS33_IN | PT10B | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| BA[3] | 84/0 | LVCMOS33_IN | PT10A | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| BA[4] | 4/3 | LVCMOS33_IN | PL2D | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| BA[5] | 85/0 | LVCMOS33_IN | PT9D | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| BA[6] | 86/0 | LVCMOS33_IN | PT9C | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| BA[7] | 87/0 | LVCMOS33_IN | PT9B | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| BA[8] | 99/0 | LVCMOS33_IN | PT6A | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| BA[9] | 2/3 | LVCMOS33_IN | PL2B | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| BD[0] | 65/1 | LVCMOS33_BIDI | PR5A | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| BD[1] | 66/1 | LVCMOS33_BIDI | PR3D | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| BD[2] | 67/1 | LVCMOS33_BIDI | PR3C | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| BD[3] | 68/1 | LVCMOS33_BIDI | PR3B | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| BD[4] | 69/1 | LVCMOS33_BIDI | PR3A | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| BD[5] | 70/1 | LVCMOS33_BIDI | PR2D | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| BD[6] | 71/1 | LVCMOS33_BIDI | PR2C | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| BD[7] | 75/1 | LVCMOS33_BIDI | PR2A | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| DQMH | 34/2 | LVCMOS33_OUT | PB6C | | | DRIVE:4mA SLEW:SLOW |
|
|
| DQML | 32/2 | LVCMOS33_OUT | PB6B | | | DRIVE:4mA SLEW:SLOW |
|
|
| FCK | 96/0 | LVCMOS33_OUT | PT6D | | | DRIVE:24mA PULL:KEEPER SLEW:FAST |
|
|
| LED | 81/0 | LVCMOS33_OUT | PT10D | | | DRIVE:24mA SLEW:SLOW |
|
|
| MISO | 98/0 | LVCMOS33_IN | PT6B | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| MOSI | 97/0 | LVCMOS33_BIDI | PT6C | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| PHI0 | 17/3 | LVCMOS33_IN | PL6B | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| RA[0] | 54/1 | LVCMOS33_OUT | PR7A | | | DRIVE:4mA SLEW:SLOW |
|
|
| RA[10] | 47/2 | LVCMOS33_OUT | PB14B | | | DRIVE:4mA SLEW:SLOW |
|
|
| RA[11] | 45/2 | LVCMOS33_OUT | PB14A | | | DRIVE:4mA SLEW:SLOW |
|
|
| RA[12] | 42/2 | LVCMOS33_OUT | PB12C | | | DRIVE:4mA SLEW:SLOW |
|
|
| RA[1] | 59/1 | LVCMOS33_OUT | PR6B | | | DRIVE:4mA SLEW:SLOW |
|
|
| RA[2] | 58/1 | LVCMOS33_OUT | PR6C | | | DRIVE:4mA SLEW:SLOW |
|
|
| RA[3] | 60/1 | LVCMOS33_OUT | PR6A | | | DRIVE:4mA SLEW:SLOW |
|
|
| RA[4] | 51/1 | LVCMOS33_OUT | PR7D | | | DRIVE:4mA SLEW:SLOW |
|
|
| RA[5] | 52/1 | LVCMOS33_OUT | PR7C | | | DRIVE:4mA SLEW:SLOW |
|
|
| RA[6] | 62/1 | LVCMOS33_OUT | PR5D | | | DRIVE:4mA SLEW:SLOW |
|
|
| RA[7] | 57/1 | LVCMOS33_OUT | PR6D | | | DRIVE:4mA SLEW:SLOW |
|
|
| RA[8] | 53/1 | LVCMOS33_OUT | PR7B | | | DRIVE:4mA SLEW:SLOW |
|
|
| RA[9] | 49/2 | LVCMOS33_OUT | PB14D | | | DRIVE:4mA SLEW:SLOW |
|
|
| RBA[0] | 43/2 | LVCMOS33_OUT | PB12D | | | DRIVE:4mA SLEW:SLOW |
|
|
| RBA[1] | 48/2 | LVCMOS33_OUT | PB14C | | | DRIVE:4mA SLEW:SLOW |
|
|
| RCKE | 40/2 | LVCMOS33_OUT | PB12A | | | DRIVE:4mA SLEW:SLOW |
|
|
| RCLK | 39/2 | LVCMOS33_OUT | PB10D | | | DRIVE:24mA SLEW:FAST |
|
|
| RD[0] | 25/3 | LVCMOS33_BIDI | PL7D | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| RD[1] | 24/3 | LVCMOS33_BIDI | PL7C | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| RD[2] | 21/3 | LVCMOS33_BIDI | PL7B | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| RD[3] | 27/2 | LVCMOS33_BIDI | PB4A | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| RD[4] | 28/2 | LVCMOS33_BIDI | PB4B | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| RD[5] | 29/2 | LVCMOS33_BIDI | PB4C | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| RD[6] | 30/2 | LVCMOS33_BIDI | PB4D | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| RD[7] | 31/2 | LVCMOS33_BIDI | PB6A | | | DRIVE:8mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| SW[1] | 64/1 | LVCMOS33_IN | PR5B | | | PULL:UP CLAMP:ON HYSTERESIS:SMALL |
|
|
| SW[2] | 63/1 | LVCMOS33_IN | PR5C | | | PULL:UP CLAMP:ON HYSTERESIS:SMALL |
|
|
| nCAS | 36/2 | LVCMOS33_OUT | PB10A | | | DRIVE:4mA SLEW:SLOW |
|
|
| nDEVSEL | 16/3 | LVCMOS33_IN | PL6A | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| nDinOE | 77/0 | LVCMOS33_OUT | PT11C | | | DRIVE:4mA SLEW:SLOW |
|
|
| nDoutOE | 1/3 | LVCMOS33_OUT | PL2A | | | DRIVE:4mA SLEW:SLOW |
|
|
| nFCS | 88/0 | LVCMOS33_BIDI | PT9A | | | DRIVE:4mA PULL:KEEPER CLAMP:ON HYSTERESIS:SMALL SLEW:SLOW |
|
|
| nIOSEL | 15/3 | LVCMOS33_IN | PL5D | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| nIOSTRB | 18/3 | LVCMOS33_IN | PL6C | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| nIRQout | 12/3 | LVCMOS33_OUT | PL5A | | | DRIVE:4mA SLEW:SLOW |
|
|
| nRAS | 37/2 | LVCMOS33_OUT | PB10B | | | DRIVE:4mA SLEW:SLOW |
|
|
| nRCS | 41/2 | LVCMOS33_OUT | PB12B | | | DRIVE:4mA SLEW:SLOW |
|
|
| nRESin | 20/3 | LVCMOS33_IN | PL7A | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
| nRESout | 7/3 | LVCMOS33_OUT | PL3A | | | DRIVE:4mA SLEW:SLOW |
|
|
| nRWE | 35/2 | LVCMOS33_OUT | PB6D | | | DRIVE:4mA SLEW:SLOW |
|
|
| nWE | 19/3 | LVCMOS33_IN | PL6D | | | CLAMP:ON HYSTERESIS:SMALL |
|
|
+-----------+----------+---------------+-------+-----------+-----------+------------------------------------------------------------+
|
|
|
|
Vccio by Bank:
|
|
+------+-------+
|
|
| Bank | Vccio |
|
|
+------+-------+
|
|
| 0 | 3.3V |
|
|
| 1 | 3.3V |
|
|
| 2 | 3.3V |
|
|
| 3 | 3.3V |
|
|
+------+-------+
|
|
|
|
Vref by Bank:
|
|
+------+-----+-----------------+---------+
|
|
| Vref | Pin | Bank # / Vref # | Load(s) |
|
|
+------+-----+-----------------+---------+
|
|
+------+-----+-----------------+---------+
|
|
|
|
Pinout by Pin Number:
|
|
+----------+-----------------------+------------+---------------+-------+---------------+-----------+-----------+
|
|
| Pin/Bank | Pin Info | Preference | Buffer Type | Site | Dual Function | PG Enable | BC Enable |
|
|
+----------+-----------------------+------------+---------------+-------+---------------+-----------+-----------+
|
|
| 1/3 | nDoutOE | LOCATED | LVCMOS33_OUT | PL2A | | | |
|
|
| 2/3 | BA[9] | LOCATED | LVCMOS33_IN | PL2B | | | |
|
|
| 3/3 | BA[10] | LOCATED | LVCMOS33_IN | PL2C | PCLKT3_2 | | |
|
|
| 4/3 | BA[4] | LOCATED | LVCMOS33_IN | PL2D | PCLKC3_2 | | |
|
|
| 7/3 | nRESout | LOCATED | LVCMOS33_OUT | PL3A | | | |
|
|
| 8/3 | unused, PULL:DOWN | | | PL3B | | | |
|
|
| 9/3 | unused, PULL:DOWN | | | PL3C | | | |
|
|
| 10/3 | unused, PULL:DOWN | | | PL3D | | | |
|
|
| 12/3 | nIRQout | LOCATED | LVCMOS33_OUT | PL5A | PCLKT3_1 | | |
|
|
| 13/3 | unused, PULL:DOWN | | | PL5B | PCLKC3_1 | | |
|
|
| 14/3 | unused, PULL:DOWN | | | PL5C | | | |
|
|
| 15/3 | nIOSEL | LOCATED | LVCMOS33_IN | PL5D | | | |
|
|
| 16/3 | nDEVSEL | LOCATED | LVCMOS33_IN | PL6A | | | |
|
|
| 17/3 | PHI0 | LOCATED | LVCMOS33_IN | PL6B | | | |
|
|
| 18/3 | nIOSTRB | LOCATED | LVCMOS33_IN | PL6C | | | |
|
|
| 19/3 | nWE | LOCATED | LVCMOS33_IN | PL6D | | | |
|
|
| 20/3 | nRESin | LOCATED | LVCMOS33_IN | PL7A | PCLKT3_0 | | |
|
|
| 21/3 | RD[2] | LOCATED | LVCMOS33_BIDI | PL7B | PCLKC3_0 | | |
|
|
| 24/3 | RD[1] | LOCATED | LVCMOS33_BIDI | PL7C | | | |
|
|
| 25/3 | RD[0] | LOCATED | LVCMOS33_BIDI | PL7D | | | |
|
|
| 27/2 | RD[3] | LOCATED | LVCMOS33_BIDI | PB4A | CSSPIN | | |
|
|
| 28/2 | RD[4] | LOCATED | LVCMOS33_BIDI | PB4B | | | |
|
|
| 29/2 | RD[5] | LOCATED | LVCMOS33_BIDI | PB4C | | | |
|
|
| 30/2 | RD[6] | LOCATED | LVCMOS33_BIDI | PB4D | | | |
|
|
| 31/2 | RD[7] | LOCATED | LVCMOS33_BIDI | PB6A | MCLK/CCLK | | |
|
|
| 32/2 | DQML | LOCATED | LVCMOS33_OUT | PB6B | SO/SPISO | | |
|
|
| 34/2 | DQMH | LOCATED | LVCMOS33_OUT | PB6C | PCLKT2_0 | | |
|
|
| 35/2 | nRWE | LOCATED | LVCMOS33_OUT | PB6D | PCLKC2_0 | | |
|
|
| 36/2 | nCAS | LOCATED | LVCMOS33_OUT | PB10A | | | |
|
|
| 37/2 | nRAS | LOCATED | LVCMOS33_OUT | PB10B | | | |
|
|
| 38/2 | unused, PULL:DOWN | | | PB10C | PCLKT2_1 | | |
|
|
| 39/2 | RCLK | LOCATED | LVCMOS33_OUT | PB10D | PCLKC2_1 | | |
|
|
| 40/2 | RCKE | LOCATED | LVCMOS33_OUT | PB12A | | | |
|
|
| 41/2 | nRCS | LOCATED | LVCMOS33_OUT | PB12B | | | |
|
|
| 42/2 | RA[12] | LOCATED | LVCMOS33_OUT | PB12C | | | |
|
|
| 43/2 | RBA[0] | LOCATED | LVCMOS33_OUT | PB12D | | | |
|
|
| 45/2 | RA[11] | LOCATED | LVCMOS33_OUT | PB14A | | | |
|
|
| 47/2 | RA[10] | LOCATED | LVCMOS33_OUT | PB14B | | | |
|
|
| 48/2 | RBA[1] | LOCATED | LVCMOS33_OUT | PB14C | SN | | |
|
|
| 49/2 | RA[9] | LOCATED | LVCMOS33_OUT | PB14D | SI/SISPI | | |
|
|
| 51/1 | RA[4] | LOCATED | LVCMOS33_OUT | PR7D | | | |
|
|
| 52/1 | RA[5] | LOCATED | LVCMOS33_OUT | PR7C | | | |
|
|
| 53/1 | RA[8] | LOCATED | LVCMOS33_OUT | PR7B | | | |
|
|
| 54/1 | RA[0] | LOCATED | LVCMOS33_OUT | PR7A | | | |
|
|
| 57/1 | RA[7] | LOCATED | LVCMOS33_OUT | PR6D | | | |
|
|
| 58/1 | RA[2] | LOCATED | LVCMOS33_OUT | PR6C | | | |
|
|
| 59/1 | RA[1] | LOCATED | LVCMOS33_OUT | PR6B | | | |
|
|
| 60/1 | RA[3] | LOCATED | LVCMOS33_OUT | PR6A | | | |
|
|
| 62/1 | RA[6] | LOCATED | LVCMOS33_OUT | PR5D | PCLKC1_0 | | |
|
|
| 63/1 | SW[2] | LOCATED | LVCMOS33_IN | PR5C | PCLKT1_0 | | |
|
|
| 64/1 | SW[1] | LOCATED | LVCMOS33_IN | PR5B | | | |
|
|
| 65/1 | BD[0] | LOCATED | LVCMOS33_BIDI | PR5A | | | |
|
|
| 66/1 | BD[1] | LOCATED | LVCMOS33_BIDI | PR3D | | | |
|
|
| 67/1 | BD[2] | LOCATED | LVCMOS33_BIDI | PR3C | | | |
|
|
| 68/1 | BD[3] | LOCATED | LVCMOS33_BIDI | PR3B | | | |
|
|
| 69/1 | BD[4] | LOCATED | LVCMOS33_BIDI | PR3A | | | |
|
|
| 70/1 | BD[5] | LOCATED | LVCMOS33_BIDI | PR2D | | | |
|
|
| 71/1 | BD[6] | LOCATED | LVCMOS33_BIDI | PR2C | | | |
|
|
| 74/1 | BA[0] | LOCATED | LVCMOS33_IN | PR2B | | | |
|
|
| 75/1 | BD[7] | LOCATED | LVCMOS33_BIDI | PR2A | | | |
|
|
| 76/0 | unused, PULL:DOWN | | | PT11D | DONE | | |
|
|
| 77/0 | nDinOE | LOCATED | LVCMOS33_OUT | PT11C | INITN | | |
|
|
| 78/0 | BA[1] | LOCATED | LVCMOS33_IN | PT11A | | | |
|
|
| 81/0 | LED | LOCATED | LVCMOS33_OUT | PT10D | PROGRAMN | | |
|
|
| 82/0 | unused, PULL:DOWN | | | PT10C | JTAGENB | | |
|
|
| 83/0 | BA[2] | LOCATED | LVCMOS33_IN | PT10B | | | |
|
|
| 84/0 | BA[3] | LOCATED | LVCMOS33_IN | PT10A | | | |
|
|
| 85/0 | BA[5] | LOCATED | LVCMOS33_IN | PT9D | SDA/PCLKC0_0 | | |
|
|
| 86/0 | BA[6] | LOCATED | LVCMOS33_IN | PT9C | SCL/PCLKT0_0 | | |
|
|
| 87/0 | BA[7] | LOCATED | LVCMOS33_IN | PT9B | PCLKC0_1 | | |
|
|
| 88/0 | nFCS | LOCATED | LVCMOS33_BIDI | PT9A | PCLKT0_1 | | |
|
|
| 90/0 | Reserved: sysCONFIG | | | PT7D | TMS | | |
|
|
| 91/0 | Reserved: sysCONFIG | | | PT7C | TCK | | |
|
|
| 94/0 | Reserved: sysCONFIG | | | PT7B | TDI | | |
|
|
| 95/0 | Reserved: sysCONFIG | | | PT7A | TDO | | |
|
|
| 96/0 | FCK | LOCATED | LVCMOS33_OUT | PT6D | | | |
|
|
| 97/0 | MOSI | LOCATED | LVCMOS33_BIDI | PT6C | | | |
|
|
| 98/0 | MISO | LOCATED | LVCMOS33_IN | PT6B | | | |
|
|
| 99/0 | BA[8] | LOCATED | LVCMOS33_IN | PT6A | | | |
|
|
| PT11B/0 | unused, PULL:DOWN | | | PT11B | | | |
|
|
+----------+-----------------------+------------+---------------+-------+---------------+-----------+-----------+
|
|
|
|
sysCONFIG Pins:
|
|
+----------+--------------------+--------------------+----------+-------------+-------------------+
|
|
| Pad Name | sysCONFIG Pin Name | sysCONFIG Settings | Pin/Bank | Buffer Type | Config Pull Mode |
|
|
+----------+--------------------+--------------------+----------+-------------+-------------------+
|
|
| PT7D | TMS | JTAG_PORT=ENABLE | 90/0 | | PULLUP |
|
|
| PT7C | TCK/TEST_CLK | JTAG_PORT=ENABLE | 91/0 | | NO pull up/down |
|
|
| PT7B | TDI/MD7 | JTAG_PORT=ENABLE | 94/0 | | PULLUP |
|
|
| PT7A | TDO | JTAG_PORT=ENABLE | 95/0 | | PULLUP |
|
|
+----------+--------------------+--------------------+----------+-------------+-------------------+
|
|
|
|
Dedicated sysCONFIG Pins:
|
|
|
|
|
|
List of All Pins' Locate Preferences Based on Final Placement After PAR
|
|
to Help Users Lock Down ALL the Pins Easily (by Simply Copy & Paste):
|
|
|
|
LOCATE COMP "BA[0]" SITE "74";
|
|
LOCATE COMP "BA[10]" SITE "3";
|
|
LOCATE COMP "BA[1]" SITE "78";
|
|
LOCATE COMP "BA[2]" SITE "83";
|
|
LOCATE COMP "BA[3]" SITE "84";
|
|
LOCATE COMP "BA[4]" SITE "4";
|
|
LOCATE COMP "BA[5]" SITE "85";
|
|
LOCATE COMP "BA[6]" SITE "86";
|
|
LOCATE COMP "BA[7]" SITE "87";
|
|
LOCATE COMP "BA[8]" SITE "99";
|
|
LOCATE COMP "BA[9]" SITE "2";
|
|
LOCATE COMP "BD[0]" SITE "65";
|
|
LOCATE COMP "BD[1]" SITE "66";
|
|
LOCATE COMP "BD[2]" SITE "67";
|
|
LOCATE COMP "BD[3]" SITE "68";
|
|
LOCATE COMP "BD[4]" SITE "69";
|
|
LOCATE COMP "BD[5]" SITE "70";
|
|
LOCATE COMP "BD[6]" SITE "71";
|
|
LOCATE COMP "BD[7]" SITE "75";
|
|
LOCATE COMP "DQMH" SITE "34";
|
|
LOCATE COMP "DQML" SITE "32";
|
|
LOCATE COMP "FCK" SITE "96";
|
|
LOCATE COMP "LED" SITE "81";
|
|
LOCATE COMP "MISO" SITE "98";
|
|
LOCATE COMP "MOSI" SITE "97";
|
|
LOCATE COMP "PHI0" SITE "17";
|
|
LOCATE COMP "RA[0]" SITE "54";
|
|
LOCATE COMP "RA[10]" SITE "47";
|
|
LOCATE COMP "RA[11]" SITE "45";
|
|
LOCATE COMP "RA[12]" SITE "42";
|
|
LOCATE COMP "RA[1]" SITE "59";
|
|
LOCATE COMP "RA[2]" SITE "58";
|
|
LOCATE COMP "RA[3]" SITE "60";
|
|
LOCATE COMP "RA[4]" SITE "51";
|
|
LOCATE COMP "RA[5]" SITE "52";
|
|
LOCATE COMP "RA[6]" SITE "62";
|
|
LOCATE COMP "RA[7]" SITE "57";
|
|
LOCATE COMP "RA[8]" SITE "53";
|
|
LOCATE COMP "RA[9]" SITE "49";
|
|
LOCATE COMP "RBA[0]" SITE "43";
|
|
LOCATE COMP "RBA[1]" SITE "48";
|
|
LOCATE COMP "RCKE" SITE "40";
|
|
LOCATE COMP "RCLK" SITE "39";
|
|
LOCATE COMP "RD[0]" SITE "25";
|
|
LOCATE COMP "RD[1]" SITE "24";
|
|
LOCATE COMP "RD[2]" SITE "21";
|
|
LOCATE COMP "RD[3]" SITE "27";
|
|
LOCATE COMP "RD[4]" SITE "28";
|
|
LOCATE COMP "RD[5]" SITE "29";
|
|
LOCATE COMP "RD[6]" SITE "30";
|
|
LOCATE COMP "RD[7]" SITE "31";
|
|
LOCATE COMP "SW[1]" SITE "64";
|
|
LOCATE COMP "SW[2]" SITE "63";
|
|
LOCATE COMP "nCAS" SITE "36";
|
|
LOCATE COMP "nDEVSEL" SITE "16";
|
|
LOCATE COMP "nDinOE" SITE "77";
|
|
LOCATE COMP "nDoutOE" SITE "1";
|
|
LOCATE COMP "nFCS" SITE "88";
|
|
LOCATE COMP "nIOSEL" SITE "15";
|
|
LOCATE COMP "nIOSTRB" SITE "18";
|
|
LOCATE COMP "nIRQout" SITE "12";
|
|
LOCATE COMP "nRAS" SITE "37";
|
|
LOCATE COMP "nRCS" SITE "41";
|
|
LOCATE COMP "nRESin" SITE "20";
|
|
LOCATE COMP "nRESout" SITE "7";
|
|
LOCATE COMP "nRWE" SITE "35";
|
|
LOCATE COMP "nWE" SITE "19";
|
|
|
|
|
|
|
|
|
|
|
|
PAR: Place And Route Diamond (64-bit) 3.11.3.469.
|
|
Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved.
|
|
Copyright (c) 1995 AT&T Corp. All rights reserved.
|
|
Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved.
|
|
Copyright (c) 2001 Agere Systems All rights reserved.
|
|
Copyright (c) 2002-2020 Lattice Semiconductor Corporation, All rights reserved.
|
|
Sun Jul 14 06:19:01 2024
|
|
|