mirror of
https://github.com/garrettsworkshop/Warp-LC.git
synced 2025-02-21 01:29:28 +00:00
23 lines
415 B
Verilog
23 lines
415 B
Verilog
module CS(
|
|
input [31:0] A,
|
|
output RAMCS,
|
|
output ROMCS,
|
|
output VRAMCS,
|
|
output CacheCS,
|
|
output LoMemCacheCS,
|
|
output [27:0] CA);
|
|
|
|
assign RAMCS = A[31:30]==2'b00;
|
|
assign ROMCS = A[31:28]==4'h4;
|
|
assign VRAMCS = A[31:20]==12'h50F;
|
|
|
|
assign CacheCS = RAMCS || ROMCS || VRAMCS;
|
|
|
|
assign LoMemCacheCS = RAMCS && A[25:12]==0;
|
|
|
|
assign CA[27] = A[30];
|
|
assign CA[26] = A[28];
|
|
assign CA[25:2] = A[25:2];
|
|
|
|
endmodule
|