119 lines
4.5 KiB
Plaintext
119 lines
4.5 KiB
Plaintext
Release 14.7 - xst P.20131013 (nt64)
|
|
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
|
|
--> Parameter TMPDIR set to xst/projnav.tmp
|
|
|
|
|
|
Total REAL time to Xst completion: 0.00 secs
|
|
Total CPU time to Xst completion: 0.09 secs
|
|
|
|
--> Parameter xsthdpdir set to xst
|
|
|
|
|
|
Total REAL time to Xst completion: 0.00 secs
|
|
Total CPU time to Xst completion: 0.09 secs
|
|
|
|
--> Reading design: WarpSE.prj
|
|
|
|
TABLE OF CONTENTS
|
|
1) Synthesis Options Summary
|
|
2) HDL Compilation
|
|
3) Design Hierarchy Analysis
|
|
4) HDL Analysis
|
|
5) HDL Synthesis
|
|
5.1) HDL Synthesis Report
|
|
6) Advanced HDL Synthesis
|
|
6.1) Advanced HDL Synthesis Report
|
|
7) Low Level Synthesis
|
|
8) Partition Report
|
|
9) Final Report
|
|
|
|
=========================================================================
|
|
* Synthesis Options Summary *
|
|
=========================================================================
|
|
---- Source Parameters
|
|
Input File Name : "WarpSE.prj"
|
|
Input Format : mixed
|
|
Ignore Synthesis Constraint File : NO
|
|
|
|
---- Target Parameters
|
|
Output File Name : "WarpSE"
|
|
Output Format : NGC
|
|
Target Device : XC9500XL CPLDs
|
|
|
|
---- Source Options
|
|
Top Module Name : WarpSE
|
|
Automatic FSM Extraction : YES
|
|
FSM Encoding Algorithm : Auto
|
|
Safe Implementation : No
|
|
Mux Extraction : Yes
|
|
Resource Sharing : YES
|
|
|
|
---- Target Options
|
|
Add IO Buffers : YES
|
|
MACRO Preserve : YES
|
|
XOR Preserve : YES
|
|
Equivalent register Removal : YES
|
|
|
|
---- General Options
|
|
Optimization Goal : Speed
|
|
Optimization Effort : 2
|
|
Keep Hierarchy : No
|
|
Netlist Hierarchy : As_Optimized
|
|
RTL Output : Yes
|
|
Hierarchy Separator : /
|
|
Bus Delimiter : <>
|
|
Case Specifier : Maintain
|
|
Verilog 2001 : YES
|
|
|
|
---- Other Options
|
|
Clock Enable : YES
|
|
wysiwyg : NO
|
|
|
|
=========================================================================
|
|
|
|
|
|
=========================================================================
|
|
* HDL Compilation *
|
|
=========================================================================
|
|
Compiling verilog file "../RAM.v" in library work
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 38 'BACTr' has not been declared
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 96 'RefFromRS0Next' has not been declared
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 100 'RAMDIS1' has not been declared
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 101 'RefFromRS0Pre' has not been declared
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 107 'RAMDIS1' has not been declared
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 113 'RAMDIS1' has not been declared
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 118 'RAMDIS1' has not been declared
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 124 'RAMDIS1' has not been declared
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 132 'RAMDIS1' has not been declared
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 139 'RAMDIS1' has not been declared
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 146 'RAMDIS1' has not been declared
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 153 'RAMDIS1' has not been declared
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 160 'RAMDIS1' has not been declared
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 167 'RAMDIS1' has not been declared
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 176 'RAMDIS1' has not been declared
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 184 'RAMDIS1' has not been declared
|
|
ERROR:HDLCompilers:28 - "../RAM.v" line 190 'RAMDIS1' has not been declared
|
|
Compiling verilog file "../IOBS.v" in library work
|
|
Module <RAM> compiled
|
|
Compiling verilog file "../IOBM.v" in library work
|
|
Module <IOBS> compiled
|
|
Compiling verilog file "../FSB.v" in library work
|
|
Module <IOBM> compiled
|
|
ERROR:HDLCompilers:28 - "../FSB.v" line 71 'BERR' has not been declared
|
|
Compiling verilog file "../CS.v" in library work
|
|
Module <FSB> compiled
|
|
Compiling verilog file "../CNT.v" in library work
|
|
Module <CS> compiled
|
|
Compiling verilog file "../WarpSE.v" in library work
|
|
Module <CNT> compiled
|
|
Module <WarpSE> compiled
|
|
Analysis of file <"WarpSE.prj"> failed.
|
|
-->
|
|
|
|
Total memory usage is 232068 kilobytes
|
|
|
|
Number of errors : 18 ( 0 filtered)
|
|
Number of warnings : 0 ( 0 filtered)
|
|
Number of infos : 0 ( 0 filtered)
|
|
|