2020-03-18 16:34:03 +00:00
|
|
|
/*
|
|
|
|
DingusPPC - The Experimental PowerPC Macintosh emulator
|
2023-02-05 20:50:38 +00:00
|
|
|
Copyright (C) 2018-23 divingkatae and maximum
|
2020-03-18 16:34:03 +00:00
|
|
|
(theweirdo) spatium
|
|
|
|
|
|
|
|
(Contact divingkatae#1017 or powermax#2286 on Discord for more info)
|
|
|
|
|
|
|
|
This program is free software: you can redistribute it and/or modify
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
the Free Software Foundation, either version 3 of the License, or
|
|
|
|
(at your option) any later version.
|
|
|
|
|
|
|
|
This program is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
along with this program. If not, see <https://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @file Descriptor-based direct memory access emulation.
|
|
|
|
|
|
|
|
Official documentation can be found in the fifth chapter of the book
|
|
|
|
"Macintosh Technology in the Common Hardware Reference Platform"
|
|
|
|
by Apple Computer, Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef DB_DMA_H
|
|
|
|
#define DB_DMA_H
|
|
|
|
|
2021-10-23 18:17:47 +00:00
|
|
|
#include <devices/common/dmacore.h>
|
|
|
|
|
2020-03-18 16:34:03 +00:00
|
|
|
#include <cinttypes>
|
2024-02-11 21:58:25 +00:00
|
|
|
#include <functional>
|
2023-11-03 07:21:33 +00:00
|
|
|
|
|
|
|
class InterruptCtrl;
|
2020-03-18 16:34:03 +00:00
|
|
|
|
|
|
|
/** DBDMA Channel registers offsets */
|
|
|
|
enum DMAReg : uint32_t {
|
2023-02-05 20:50:38 +00:00
|
|
|
CH_CTRL = 0,
|
|
|
|
CH_STAT = 4,
|
2023-07-27 18:39:19 +00:00
|
|
|
CMD_PTR_HI = 8, // not implemented
|
2023-02-05 20:50:38 +00:00
|
|
|
CMD_PTR_LO = 12,
|
|
|
|
INT_SELECT = 16,
|
|
|
|
BRANCH_SELECT = 20,
|
2023-09-19 22:45:39 +00:00
|
|
|
WAIT_SELECT = 24,
|
2023-07-27 18:39:19 +00:00
|
|
|
// TANSFER_MODES = 28,
|
|
|
|
// DATA_2_PTR_HI = 32, // not implemented
|
|
|
|
// DATA_2_PTR_LO = 36,
|
|
|
|
// RESERVED_1 = 40,
|
|
|
|
// ADDRESS_HI = 44,
|
|
|
|
// RESERVED_2_0 = 48,
|
|
|
|
// RESERVED_2_1 = 52,
|
|
|
|
// RESERVED_2_2 = 56,
|
|
|
|
// RESERVED_2_3 = 60,
|
|
|
|
// UNIMPLEMENTED = 64,
|
|
|
|
// UNDEFINED = 128,
|
2020-03-18 16:34:03 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/** Channel Status bits (DBDMA spec, 5.5.3) */
|
2022-10-20 11:20:06 +00:00
|
|
|
enum : uint16_t {
|
2023-07-27 18:39:19 +00:00
|
|
|
CH_STAT_S0 = 0x0001, // general purpose status and control
|
|
|
|
CH_STAT_S1 = 0x0002, // general purpose status and control
|
|
|
|
CH_STAT_S2 = 0x0004, // general purpose status and control
|
|
|
|
CH_STAT_S3 = 0x0008, // general purpose status and control
|
|
|
|
CH_STAT_S4 = 0x0010, // general purpose status and control
|
|
|
|
CH_STAT_S5 = 0x0020, // general purpose status and control
|
|
|
|
CH_STAT_S6 = 0x0040, // general purpose status and control
|
|
|
|
CH_STAT_S7 = 0x0080, // general purpose status and control
|
|
|
|
CH_STAT_BT = 0x0100, // hardware status bit
|
|
|
|
CH_STAT_ACTIVE = 0x0400, // hardware status bit
|
|
|
|
CH_STAT_DEAD = 0x0800, // hardware status bit
|
|
|
|
CH_STAT_WAKE = 0x1000, // command bit set by software and cleared by hardware once the action has been performed
|
|
|
|
CH_STAT_FLUSH = 0x2000, // command bit set by software and cleared by hardware once the action has been performed
|
|
|
|
CH_STAT_PAUSE = 0x4000, // control bit set and cleared by software
|
|
|
|
CH_STAT_RUN = 0x8000 // control bit set and cleared by software
|
2020-03-18 16:34:03 +00:00
|
|
|
};
|
|
|
|
|
2020-03-19 01:00:18 +00:00
|
|
|
/** DBDMA command (DBDMA spec, 5.6.1) - all fields are little-endian! */
|
|
|
|
typedef struct DMACmd {
|
2022-10-20 11:20:06 +00:00
|
|
|
uint16_t req_count;
|
2023-07-27 18:39:19 +00:00
|
|
|
uint8_t cmd_bits; // wait: & 3, branch: & 0xC, interrupt: & 0x30, reserved: & 0xc0
|
|
|
|
uint8_t cmd_key; // key: & 7, reserved: & 8, cmd: >> 4
|
2022-10-20 11:20:06 +00:00
|
|
|
uint32_t address;
|
|
|
|
uint32_t cmd_arg;
|
|
|
|
uint16_t res_count;
|
|
|
|
uint16_t xfer_stat;
|
2020-03-19 01:00:18 +00:00
|
|
|
} DMACmd;
|
|
|
|
|
2023-02-05 20:50:38 +00:00
|
|
|
namespace DBDMA_Cmd {
|
|
|
|
enum : uint8_t {
|
|
|
|
OUTPUT_MORE = 0,
|
|
|
|
OUTPUT_LAST = 1,
|
|
|
|
INPUT_MORE = 2,
|
|
|
|
INPUT_LAST = 3,
|
|
|
|
STORE_QUAD = 4,
|
|
|
|
LOAD_QUAD = 5,
|
|
|
|
NOP = 6,
|
|
|
|
STOP = 7
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2021-10-04 22:26:43 +00:00
|
|
|
typedef std::function<void(void)> DbdmaCallback;
|
2020-03-19 14:09:24 +00:00
|
|
|
|
2022-10-20 11:20:06 +00:00
|
|
|
class DMAChannel : public DmaBidirChannel {
|
2020-03-18 16:34:03 +00:00
|
|
|
public:
|
2023-07-27 18:30:30 +00:00
|
|
|
DMAChannel(std::string name) : DmaBidirChannel(name) {}
|
2020-03-18 16:34:03 +00:00
|
|
|
~DMAChannel() = default;
|
|
|
|
|
2021-10-04 22:26:43 +00:00
|
|
|
void set_callbacks(DbdmaCallback start_cb, DbdmaCallback stop_cb);
|
2020-03-18 16:34:03 +00:00
|
|
|
uint32_t reg_read(uint32_t offset, int size);
|
|
|
|
void reg_write(uint32_t offset, uint32_t value, int size);
|
2023-11-22 04:28:17 +00:00
|
|
|
void set_stat(uint8_t new_stat) { this->ch_stat = (this->ch_stat & 0xff00) | new_stat; }
|
2020-03-18 16:34:03 +00:00
|
|
|
|
2023-11-22 04:36:43 +00:00
|
|
|
bool is_out_active();
|
|
|
|
bool is_in_active();
|
2021-10-04 21:46:19 +00:00
|
|
|
DmaPullResult pull_data(uint32_t req_len, uint32_t *avail_len, uint8_t **p_data);
|
2022-10-20 11:20:06 +00:00
|
|
|
int push_data(const char* src_ptr, int len);
|
2020-03-26 01:07:12 +00:00
|
|
|
|
2023-04-22 20:52:03 +00:00
|
|
|
void register_dma_int(InterruptCtrl* int_ctrl_obj, uint32_t irq_id) {
|
|
|
|
this->int_ctrl = int_ctrl_obj;
|
|
|
|
this->irq_id = irq_id;
|
|
|
|
};
|
|
|
|
|
2020-03-18 16:34:03 +00:00
|
|
|
protected:
|
2023-09-18 23:41:28 +00:00
|
|
|
DMACmd* fetch_cmd(uint32_t cmd_addr, DMACmd* p_cmd, bool *is_writable);
|
2020-03-19 01:00:18 +00:00
|
|
|
uint8_t interpret_cmd(void);
|
2023-09-30 14:23:55 +00:00
|
|
|
void finish_cmd();
|
2023-09-18 23:41:28 +00:00
|
|
|
void xfer_quad(const DMACmd *cmd_desc, DMACmd *cmd_host);
|
2023-04-22 20:52:03 +00:00
|
|
|
void update_irq();
|
2020-03-19 01:00:18 +00:00
|
|
|
|
2020-03-18 16:34:03 +00:00
|
|
|
void start(void);
|
|
|
|
void resume(void);
|
|
|
|
void abort(void);
|
|
|
|
void pause(void);
|
|
|
|
|
|
|
|
private:
|
2022-10-20 11:20:06 +00:00
|
|
|
std::function<void(void)> start_cb = nullptr; // DMA channel start callback
|
|
|
|
std::function<void(void)> stop_cb = nullptr; // DMA channel stop callback
|
2021-10-04 22:26:43 +00:00
|
|
|
|
2023-02-05 20:50:38 +00:00
|
|
|
uint16_t ch_stat = 0;
|
|
|
|
uint32_t cmd_ptr = 0;
|
|
|
|
uint32_t queue_len = 0;
|
|
|
|
uint8_t* queue_data = 0;
|
2023-11-22 03:29:13 +00:00
|
|
|
uint32_t res_count = 0;
|
2023-04-22 20:52:03 +00:00
|
|
|
uint32_t int_select = 0;
|
2023-02-05 20:50:38 +00:00
|
|
|
uint32_t branch_select = 0;
|
2023-09-19 22:45:39 +00:00
|
|
|
uint32_t wait_select = 0;
|
2020-03-26 01:07:12 +00:00
|
|
|
|
2023-02-05 20:50:38 +00:00
|
|
|
bool cmd_in_progress = false;
|
|
|
|
uint8_t cur_cmd;
|
2023-04-22 20:52:03 +00:00
|
|
|
|
|
|
|
// Interrupt related stuff
|
|
|
|
InterruptCtrl* int_ctrl = nullptr;
|
|
|
|
uint32_t irq_id = 0;
|
2020-03-18 16:34:03 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
#endif /* DB_DMA_H */
|