2008-01-01 01:03:04 +00:00
|
|
|
//===-- TargetInstrInfoImpl.cpp - Target Instruction Information ----------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file implements the TargetInstrInfoImpl class, it just provides default
|
|
|
|
// implementations of various methods.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
2008-08-14 22:49:33 +00:00
|
|
|
#include "llvm/ADT/SmallVector.h"
|
2008-12-03 18:43:12 +00:00
|
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
2008-01-01 01:03:04 +00:00
|
|
|
#include "llvm/CodeGen/MachineInstr.h"
|
2008-06-16 07:33:11 +00:00
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
2008-12-03 18:43:12 +00:00
|
|
|
#include "llvm/CodeGen/PseudoSourceValue.h"
|
2008-01-01 01:03:04 +00:00
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
// commuteInstruction - The default implementation of this method just exchanges
|
|
|
|
// operand 1 and 2.
|
2008-06-16 07:33:11 +00:00
|
|
|
MachineInstr *TargetInstrInfoImpl::commuteInstruction(MachineInstr *MI,
|
|
|
|
bool NewMI) const {
|
2008-10-03 15:45:36 +00:00
|
|
|
assert(MI->getOperand(1).isReg() && MI->getOperand(2).isReg() &&
|
2008-01-01 01:03:04 +00:00
|
|
|
"This only knows how to commute register operands so far");
|
|
|
|
unsigned Reg1 = MI->getOperand(1).getReg();
|
|
|
|
unsigned Reg2 = MI->getOperand(2).getReg();
|
|
|
|
bool Reg1IsKill = MI->getOperand(1).isKill();
|
|
|
|
bool Reg2IsKill = MI->getOperand(2).isKill();
|
2008-06-16 07:33:11 +00:00
|
|
|
bool ChangeReg0 = false;
|
2008-02-13 09:13:21 +00:00
|
|
|
if (MI->getOperand(0).getReg() == Reg1) {
|
2008-02-13 02:46:49 +00:00
|
|
|
// Must be two address instruction!
|
|
|
|
assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) &&
|
|
|
|
"Expecting a two-address instruction!");
|
|
|
|
Reg2IsKill = false;
|
2008-06-16 07:33:11 +00:00
|
|
|
ChangeReg0 = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (NewMI) {
|
|
|
|
// Create a new instruction.
|
|
|
|
unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
|
|
|
|
bool Reg0IsDead = MI->getOperand(0).isDead();
|
2008-07-07 23:14:23 +00:00
|
|
|
MachineFunction &MF = *MI->getParent()->getParent();
|
2009-02-03 02:29:34 +00:00
|
|
|
return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
|
2009-05-13 21:33:08 +00:00
|
|
|
.addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
|
|
|
|
.addReg(Reg2, getKillRegState(Reg2IsKill))
|
|
|
|
.addReg(Reg1, getKillRegState(Reg2IsKill));
|
2008-02-13 02:46:49 +00:00
|
|
|
}
|
2008-06-16 07:33:11 +00:00
|
|
|
|
|
|
|
if (ChangeReg0)
|
|
|
|
MI->getOperand(0).setReg(Reg2);
|
2008-01-01 01:03:04 +00:00
|
|
|
MI->getOperand(2).setReg(Reg1);
|
|
|
|
MI->getOperand(1).setReg(Reg2);
|
|
|
|
MI->getOperand(2).setIsKill(Reg1IsKill);
|
|
|
|
MI->getOperand(1).setIsKill(Reg2IsKill);
|
|
|
|
return MI;
|
|
|
|
}
|
|
|
|
|
2008-02-15 18:21:33 +00:00
|
|
|
/// CommuteChangesDestination - Return true if commuting the specified
|
|
|
|
/// instruction will also changes the destination operand. Also return the
|
|
|
|
/// current operand index of the would be new destination register by
|
|
|
|
/// reference. This can happen when the commutable instruction is also a
|
|
|
|
/// two-address instruction.
|
|
|
|
bool TargetInstrInfoImpl::CommuteChangesDestination(MachineInstr *MI,
|
|
|
|
unsigned &OpIdx) const{
|
2008-10-03 15:45:36 +00:00
|
|
|
assert(MI->getOperand(1).isReg() && MI->getOperand(2).isReg() &&
|
2008-02-15 18:21:33 +00:00
|
|
|
"This only knows how to commute register operands so far");
|
|
|
|
if (MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
|
|
|
|
// Must be two address instruction!
|
|
|
|
assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) &&
|
|
|
|
"Expecting a two-address instruction!");
|
|
|
|
OpIdx = 2;
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2008-01-01 01:03:04 +00:00
|
|
|
bool TargetInstrInfoImpl::PredicateInstruction(MachineInstr *MI,
|
2008-08-14 22:49:33 +00:00
|
|
|
const SmallVectorImpl<MachineOperand> &Pred) const {
|
2008-01-01 01:03:04 +00:00
|
|
|
bool MadeChange = false;
|
2008-01-07 07:27:27 +00:00
|
|
|
const TargetInstrDesc &TID = MI->getDesc();
|
|
|
|
if (!TID.isPredicable())
|
|
|
|
return false;
|
|
|
|
|
|
|
|
for (unsigned j = 0, i = 0, e = MI->getNumOperands(); i != e; ++i) {
|
|
|
|
if (TID.OpInfo[i].isPredicate()) {
|
|
|
|
MachineOperand &MO = MI->getOperand(i);
|
2008-10-03 15:45:36 +00:00
|
|
|
if (MO.isReg()) {
|
2008-01-07 07:27:27 +00:00
|
|
|
MO.setReg(Pred[j].getReg());
|
|
|
|
MadeChange = true;
|
2008-10-03 15:45:36 +00:00
|
|
|
} else if (MO.isImm()) {
|
2008-01-07 07:27:27 +00:00
|
|
|
MO.setImm(Pred[j].getImm());
|
|
|
|
MadeChange = true;
|
2008-10-03 15:45:36 +00:00
|
|
|
} else if (MO.isMBB()) {
|
2008-01-07 07:27:27 +00:00
|
|
|
MO.setMBB(Pred[j].getMBB());
|
|
|
|
MadeChange = true;
|
2008-01-01 01:03:04 +00:00
|
|
|
}
|
2008-01-07 07:27:27 +00:00
|
|
|
++j;
|
2008-01-01 01:03:04 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
return MadeChange;
|
|
|
|
}
|
2008-03-31 20:40:39 +00:00
|
|
|
|
|
|
|
void TargetInstrInfoImpl::reMaterialize(MachineBasicBlock &MBB,
|
|
|
|
MachineBasicBlock::iterator I,
|
|
|
|
unsigned DestReg,
|
|
|
|
const MachineInstr *Orig) const {
|
2008-07-07 23:14:23 +00:00
|
|
|
MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
|
2008-03-31 20:40:39 +00:00
|
|
|
MI->getOperand(0).setReg(DestReg);
|
|
|
|
MBB.insert(I, MI);
|
|
|
|
}
|
|
|
|
|
2008-04-16 20:10:13 +00:00
|
|
|
unsigned
|
|
|
|
TargetInstrInfoImpl::GetFunctionSizeInBytes(const MachineFunction &MF) const {
|
|
|
|
unsigned FnSize = 0;
|
|
|
|
for (MachineFunction::const_iterator MBBI = MF.begin(), E = MF.end();
|
|
|
|
MBBI != E; ++MBBI) {
|
|
|
|
const MachineBasicBlock &MBB = *MBBI;
|
2008-09-11 05:58:06 +00:00
|
|
|
for (MachineBasicBlock::const_iterator I = MBB.begin(),E = MBB.end();
|
|
|
|
I != E; ++I)
|
2008-04-16 20:10:13 +00:00
|
|
|
FnSize += GetInstSizeInBytes(I);
|
|
|
|
}
|
|
|
|
return FnSize;
|
|
|
|
}
|
2008-12-03 18:43:12 +00:00
|
|
|
|
|
|
|
/// foldMemoryOperand - Attempt to fold a load or store of the specified stack
|
|
|
|
/// slot into the specified machine instruction for the specified operand(s).
|
|
|
|
/// If this is possible, a new instruction is returned with the specified
|
|
|
|
/// operand folded, otherwise NULL is returned. The client is responsible for
|
|
|
|
/// removing the old instruction and adding the new one in the instruction
|
|
|
|
/// stream.
|
|
|
|
MachineInstr*
|
|
|
|
TargetInstrInfo::foldMemoryOperand(MachineFunction &MF,
|
|
|
|
MachineInstr* MI,
|
|
|
|
const SmallVectorImpl<unsigned> &Ops,
|
|
|
|
int FrameIndex) const {
|
|
|
|
unsigned Flags = 0;
|
|
|
|
for (unsigned i = 0, e = Ops.size(); i != e; ++i)
|
|
|
|
if (MI->getOperand(Ops[i]).isDef())
|
|
|
|
Flags |= MachineMemOperand::MOStore;
|
|
|
|
else
|
|
|
|
Flags |= MachineMemOperand::MOLoad;
|
|
|
|
|
|
|
|
// Ask the target to do the actual folding.
|
|
|
|
MachineInstr *NewMI = foldMemoryOperandImpl(MF, MI, Ops, FrameIndex);
|
|
|
|
if (!NewMI) return 0;
|
|
|
|
|
|
|
|
assert((!(Flags & MachineMemOperand::MOStore) ||
|
|
|
|
NewMI->getDesc().mayStore()) &&
|
|
|
|
"Folded a def to a non-store!");
|
|
|
|
assert((!(Flags & MachineMemOperand::MOLoad) ||
|
|
|
|
NewMI->getDesc().mayLoad()) &&
|
|
|
|
"Folded a use to a non-load!");
|
|
|
|
const MachineFrameInfo &MFI = *MF.getFrameInfo();
|
|
|
|
assert(MFI.getObjectOffset(FrameIndex) != -1);
|
|
|
|
MachineMemOperand MMO(PseudoSourceValue::getFixedStack(FrameIndex),
|
|
|
|
Flags,
|
|
|
|
MFI.getObjectOffset(FrameIndex),
|
|
|
|
MFI.getObjectSize(FrameIndex),
|
|
|
|
MFI.getObjectAlignment(FrameIndex));
|
|
|
|
NewMI->addMemOperand(MF, MMO);
|
|
|
|
|
|
|
|
return NewMI;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// foldMemoryOperand - Same as the previous version except it allows folding
|
|
|
|
/// of any load and store from / to any address, not just from a specific
|
|
|
|
/// stack slot.
|
|
|
|
MachineInstr*
|
|
|
|
TargetInstrInfo::foldMemoryOperand(MachineFunction &MF,
|
|
|
|
MachineInstr* MI,
|
|
|
|
const SmallVectorImpl<unsigned> &Ops,
|
|
|
|
MachineInstr* LoadMI) const {
|
|
|
|
assert(LoadMI->getDesc().canFoldAsLoad() && "LoadMI isn't foldable!");
|
|
|
|
#ifndef NDEBUG
|
|
|
|
for (unsigned i = 0, e = Ops.size(); i != e; ++i)
|
|
|
|
assert(MI->getOperand(Ops[i]).isUse() && "Folding load into def!");
|
|
|
|
#endif
|
|
|
|
|
|
|
|
// Ask the target to do the actual folding.
|
|
|
|
MachineInstr *NewMI = foldMemoryOperandImpl(MF, MI, Ops, LoadMI);
|
|
|
|
if (!NewMI) return 0;
|
|
|
|
|
|
|
|
// Copy the memoperands from the load to the folded instruction.
|
|
|
|
for (std::list<MachineMemOperand>::iterator I = LoadMI->memoperands_begin(),
|
|
|
|
E = LoadMI->memoperands_end(); I != E; ++I)
|
|
|
|
NewMI->addMemOperand(MF, *I);
|
|
|
|
|
|
|
|
return NewMI;
|
|
|
|
}
|