mirror of
https://github.com/c64scene-ar/llvm-6502.git
synced 2024-12-15 20:29:48 +00:00
60 lines
1.9 KiB
LLVM
60 lines
1.9 KiB
LLVM
|
; RUN: llc -march=r600 -mcpu=SI -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
|
||
|
|
||
|
; FUNC-LABEL: @fneg_f64
|
||
|
; SI: V_XOR_B32
|
||
|
define void @fneg_f64(double addrspace(1)* %out, double %in) {
|
||
|
%fneg = fsub double -0.000000e+00, %in
|
||
|
store double %fneg, double addrspace(1)* %out
|
||
|
ret void
|
||
|
}
|
||
|
|
||
|
; FUNC-LABEL: @fneg_v2f64
|
||
|
; SI: V_XOR_B32
|
||
|
; SI: V_XOR_B32
|
||
|
define void @fneg_v2f64(<2 x double> addrspace(1)* nocapture %out, <2 x double> %in) {
|
||
|
%fneg = fsub <2 x double> <double -0.000000e+00, double -0.000000e+00>, %in
|
||
|
store <2 x double> %fneg, <2 x double> addrspace(1)* %out
|
||
|
ret void
|
||
|
}
|
||
|
|
||
|
; FUNC-LABEL: @fneg_v4f64
|
||
|
; R600: -PV
|
||
|
; R600: -T
|
||
|
; R600: -PV
|
||
|
; R600: -PV
|
||
|
|
||
|
; SI: V_XOR_B32
|
||
|
; SI: V_XOR_B32
|
||
|
; SI: V_XOR_B32
|
||
|
; SI: V_XOR_B32
|
||
|
define void @fneg_v4f64(<4 x double> addrspace(1)* nocapture %out, <4 x double> %in) {
|
||
|
%fneg = fsub <4 x double> <double -0.000000e+00, double -0.000000e+00, double -0.000000e+00, double -0.000000e+00>, %in
|
||
|
store <4 x double> %fneg, <4 x double> addrspace(1)* %out
|
||
|
ret void
|
||
|
}
|
||
|
|
||
|
; DAGCombiner will transform:
|
||
|
; (fneg (f64 bitcast (i64 a))) => (f64 bitcast (xor (i64 a), 0x80000000))
|
||
|
; unless the target returns true for isNegFree()
|
||
|
|
||
|
; FUNC-LABEL: @fneg_free_f64
|
||
|
; FIXME: Unnecessary copy to VGPRs
|
||
|
; SI: V_ADD_F64 {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, -{{v\[[0-9]+:[0-9]+\]}}, 0, 0
|
||
|
define void @fneg_free_f64(double addrspace(1)* %out, i64 %in) {
|
||
|
%bc = bitcast i64 %in to double
|
||
|
%fsub = fsub double 0.0, %bc
|
||
|
store double %fsub, double addrspace(1)* %out
|
||
|
ret void
|
||
|
}
|
||
|
|
||
|
; SI-LABEL: @fneg_fold
|
||
|
; SI: S_LOAD_DWORDX2 [[NEG_VALUE:s\[[0-9]+:[0-9]+\]]], {{s\[[0-9]+:[0-9]+\]}}, 0xb
|
||
|
; SI-NOT: XOR
|
||
|
; SI: V_MUL_F64 {{v\[[0-9]+:[0-9]+\]}}, -[[NEG_VALUE]], {{v\[[0-9]+:[0-9]+\]}}
|
||
|
define void @fneg_fold_f64(double addrspace(1)* %out, double %in) {
|
||
|
%fsub = fsub double -0.0, %in
|
||
|
%fmul = fmul double %fsub, %in
|
||
|
store double %fmul, double addrspace(1)* %out
|
||
|
ret void
|
||
|
}
|