2010-10-22 23:09:15 +00:00
|
|
|
//===-- RegAllocBase.h - basic regalloc interface and driver --*- C++ -*---===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file defines the RegAllocBase class, which is the skeleton of a basic
|
|
|
|
// register allocation algorithm and interface for extending it. It provides the
|
|
|
|
// building blocks on which to construct other experimental allocators and test
|
|
|
|
// the validity of two principles:
|
2010-11-30 23:18:47 +00:00
|
|
|
//
|
2010-10-22 23:09:15 +00:00
|
|
|
// - If virtual and physical register liveness is modeled using intervals, then
|
|
|
|
// on-the-fly interference checking is cheap. Furthermore, interferences can be
|
|
|
|
// lazily cached and reused.
|
2010-11-30 23:18:47 +00:00
|
|
|
//
|
2010-10-22 23:09:15 +00:00
|
|
|
// - Register allocation complexity, and generated code performance is
|
|
|
|
// determined by the effectiveness of live range splitting rather than optimal
|
|
|
|
// coloring.
|
|
|
|
//
|
|
|
|
// Following the first principle, interfering checking revolves around the
|
|
|
|
// LiveIntervalUnion data structure.
|
|
|
|
//
|
|
|
|
// To fulfill the second principle, the basic allocator provides a driver for
|
|
|
|
// incremental splitting. It essentially punts on the problem of register
|
|
|
|
// coloring, instead driving the assignment of virtual to physical registers by
|
|
|
|
// the cost of splitting. The basic allocator allows for heuristic reassignment
|
|
|
|
// of registers, if a more sophisticated allocator chooses to do that.
|
|
|
|
//
|
|
|
|
// This framework provides a way to engineer the compile time vs. code
|
2010-12-29 04:42:39 +00:00
|
|
|
// quality trade-off without relying on a particular theoretical solver.
|
2010-10-22 23:09:15 +00:00
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#ifndef LLVM_CODEGEN_REGALLOCBASE
|
|
|
|
#define LLVM_CODEGEN_REGALLOCBASE
|
|
|
|
|
|
|
|
#include "llvm/ADT/OwningPtr.h"
|
2010-12-07 23:18:47 +00:00
|
|
|
#include "LiveIntervalUnion.h"
|
2010-10-22 23:09:15 +00:00
|
|
|
|
|
|
|
namespace llvm {
|
|
|
|
|
2010-10-26 18:34:01 +00:00
|
|
|
template<typename T> class SmallVectorImpl;
|
|
|
|
class TargetRegisterInfo;
|
2010-10-22 23:09:15 +00:00
|
|
|
class VirtRegMap;
|
2010-10-26 18:34:01 +00:00
|
|
|
class LiveIntervals;
|
2010-11-10 19:18:47 +00:00
|
|
|
class Spiller;
|
2010-10-26 18:34:01 +00:00
|
|
|
|
|
|
|
// Forward declare a priority queue of live virtual registers. If an
|
|
|
|
// implementation needs to prioritize by anything other than spill weight, then
|
|
|
|
// this will become an abstract base class with virtual calls to push/get.
|
|
|
|
class LiveVirtRegQueue;
|
2010-10-22 23:09:15 +00:00
|
|
|
|
|
|
|
/// RegAllocBase provides the register allocation driver and interface that can
|
|
|
|
/// be extended to add interesting heuristics.
|
|
|
|
///
|
2010-11-30 23:18:47 +00:00
|
|
|
/// Register allocators must override the selectOrSplit() method to implement
|
2011-02-22 23:01:52 +00:00
|
|
|
/// live range splitting. They must also override enqueue/dequeue to provide an
|
|
|
|
/// assignment order.
|
2010-10-22 23:09:15 +00:00
|
|
|
class RegAllocBase {
|
2010-12-07 23:18:47 +00:00
|
|
|
LiveIntervalUnion::Allocator UnionAllocator;
|
2010-10-22 23:09:15 +00:00
|
|
|
protected:
|
|
|
|
// Array of LiveIntervalUnions indexed by physical register.
|
2010-11-30 23:18:47 +00:00
|
|
|
class LiveUnionArray {
|
|
|
|
unsigned NumRegs;
|
2010-12-07 23:18:47 +00:00
|
|
|
LiveIntervalUnion *Array;
|
2010-10-22 23:09:15 +00:00
|
|
|
public:
|
2010-12-07 23:18:47 +00:00
|
|
|
LiveUnionArray(): NumRegs(0), Array(0) {}
|
|
|
|
~LiveUnionArray() { clear(); }
|
2010-10-22 23:09:15 +00:00
|
|
|
|
2010-11-30 23:18:47 +00:00
|
|
|
unsigned numRegs() const { return NumRegs; }
|
2010-10-22 23:09:15 +00:00
|
|
|
|
2010-12-07 23:18:47 +00:00
|
|
|
void init(LiveIntervalUnion::Allocator &, unsigned NRegs);
|
2010-10-22 23:09:15 +00:00
|
|
|
|
|
|
|
void clear();
|
2010-11-30 23:18:47 +00:00
|
|
|
|
|
|
|
LiveIntervalUnion& operator[](unsigned PhysReg) {
|
|
|
|
assert(PhysReg < NumRegs && "physReg out of bounds");
|
|
|
|
return Array[PhysReg];
|
2010-10-22 23:09:15 +00:00
|
|
|
}
|
|
|
|
};
|
2010-11-30 23:18:47 +00:00
|
|
|
|
|
|
|
const TargetRegisterInfo *TRI;
|
2010-12-10 23:49:00 +00:00
|
|
|
MachineRegisterInfo *MRI;
|
2010-11-30 23:18:47 +00:00
|
|
|
VirtRegMap *VRM;
|
|
|
|
LiveIntervals *LIS;
|
|
|
|
LiveUnionArray PhysReg2LiveUnion;
|
2010-10-22 23:09:15 +00:00
|
|
|
|
2010-11-08 18:02:08 +00:00
|
|
|
// Current queries, one per physreg. They must be reinitialized each time we
|
|
|
|
// query on a new live virtual register.
|
2010-11-30 23:18:47 +00:00
|
|
|
OwningArrayPtr<LiveIntervalUnion::Query> Queries;
|
2010-11-08 18:02:08 +00:00
|
|
|
|
2010-12-10 23:49:00 +00:00
|
|
|
RegAllocBase(): TRI(0), MRI(0), VRM(0), LIS(0) {}
|
2010-10-22 23:09:15 +00:00
|
|
|
|
2010-10-22 23:33:19 +00:00
|
|
|
virtual ~RegAllocBase() {}
|
|
|
|
|
2010-10-22 23:09:15 +00:00
|
|
|
// A RegAlloc pass should call this before allocatePhysRegs.
|
2010-12-10 23:49:00 +00:00
|
|
|
void init(VirtRegMap &vrm, LiveIntervals &lis);
|
2010-10-22 23:09:15 +00:00
|
|
|
|
2010-11-11 17:46:29 +00:00
|
|
|
// Get an initialized query to check interferences between lvr and preg. Note
|
|
|
|
// that Query::init must be called at least once for each physical register
|
2010-11-30 23:18:47 +00:00
|
|
|
// before querying a new live virtual register. This ties Queries and
|
|
|
|
// PhysReg2LiveUnion together.
|
|
|
|
LiveIntervalUnion::Query &query(LiveInterval &VirtReg, unsigned PhysReg) {
|
|
|
|
Queries[PhysReg].init(&VirtReg, &PhysReg2LiveUnion[PhysReg]);
|
|
|
|
return Queries[PhysReg];
|
2010-11-11 17:46:29 +00:00
|
|
|
}
|
2010-11-30 23:18:47 +00:00
|
|
|
|
2010-10-26 18:34:01 +00:00
|
|
|
// The top-level driver. The output is a VirtRegMap that us updated with
|
|
|
|
// physical register assignments.
|
|
|
|
//
|
|
|
|
// If an implementation wants to override the LiveInterval comparator, we
|
|
|
|
// should modify this interface to allow passing in an instance derived from
|
|
|
|
// LiveVirtRegQueue.
|
|
|
|
void allocatePhysRegs();
|
2010-10-22 23:09:15 +00:00
|
|
|
|
2010-11-10 19:18:47 +00:00
|
|
|
// Get a temporary reference to a Spiller instance.
|
|
|
|
virtual Spiller &spiller() = 0;
|
2010-11-30 23:18:47 +00:00
|
|
|
|
2011-02-22 23:01:52 +00:00
|
|
|
/// enqueue - Add VirtReg to the priority queue of unassigned registers.
|
|
|
|
virtual void enqueue(LiveInterval *LI) = 0;
|
|
|
|
|
|
|
|
/// dequeue - Return the next unassigned register, or NULL.
|
|
|
|
virtual LiveInterval *dequeue() = 0;
|
2010-12-08 22:22:41 +00:00
|
|
|
|
2010-10-22 23:09:15 +00:00
|
|
|
// A RegAlloc pass should override this to provide the allocation heuristics.
|
2010-10-26 18:34:01 +00:00
|
|
|
// Each call must guarantee forward progess by returning an available PhysReg
|
|
|
|
// or new set of split live virtual registers. It is up to the splitter to
|
2010-10-22 23:09:15 +00:00
|
|
|
// converge quickly toward fully spilled live ranges.
|
2010-11-30 23:18:47 +00:00
|
|
|
virtual unsigned selectOrSplit(LiveInterval &VirtReg,
|
2010-10-26 18:34:01 +00:00
|
|
|
SmallVectorImpl<LiveInterval*> &splitLVRs) = 0;
|
2010-10-22 23:09:15 +00:00
|
|
|
|
|
|
|
// A RegAlloc pass should call this when PassManager releases its memory.
|
|
|
|
virtual void releaseMemory();
|
|
|
|
|
|
|
|
// Helper for checking interference between a live virtual register and a
|
2010-11-08 18:02:08 +00:00
|
|
|
// physical register, including all its register aliases. If an interference
|
|
|
|
// exists, return the interfering register, which may be preg or an alias.
|
2010-11-30 23:18:47 +00:00
|
|
|
unsigned checkPhysRegInterference(LiveInterval& VirtReg, unsigned PhysReg);
|
2011-02-09 01:14:03 +00:00
|
|
|
|
|
|
|
/// assign - Assign VirtReg to PhysReg.
|
|
|
|
/// This should not be called from selectOrSplit for the current register.
|
|
|
|
void assign(LiveInterval &VirtReg, unsigned PhysReg);
|
|
|
|
|
|
|
|
/// unassign - Undo a previous assignment of VirtReg to PhysReg.
|
|
|
|
/// This can be invoked from selectOrSplit, but be careful to guarantee that
|
|
|
|
/// allocation is making progress.
|
|
|
|
void unassign(LiveInterval &VirtReg, unsigned PhysReg);
|
2010-11-08 18:02:08 +00:00
|
|
|
|
2010-11-10 19:18:47 +00:00
|
|
|
// Helper for spilling all live virtual registers currently unified under preg
|
|
|
|
// that interfere with the most recently queried lvr. Return true if spilling
|
|
|
|
// was successful, and append any new spilled/split intervals to splitLVRs.
|
2010-11-30 23:18:47 +00:00
|
|
|
bool spillInterferences(LiveInterval &VirtReg, unsigned PhysReg,
|
|
|
|
SmallVectorImpl<LiveInterval*> &SplitVRegs);
|
2010-11-10 19:18:47 +00:00
|
|
|
|
2010-12-08 01:06:06 +00:00
|
|
|
/// addMBBLiveIns - Add physreg liveins to basic blocks.
|
|
|
|
void addMBBLiveIns(MachineFunction *);
|
|
|
|
|
2010-11-09 21:04:34 +00:00
|
|
|
#ifndef NDEBUG
|
|
|
|
// Verify each LiveIntervalUnion.
|
|
|
|
void verify();
|
|
|
|
#endif
|
2010-11-30 23:18:47 +00:00
|
|
|
|
2010-12-11 00:19:56 +00:00
|
|
|
// Use this group name for NamedRegionTimer.
|
|
|
|
static const char *TimerGroupName;
|
|
|
|
|
2010-12-17 23:16:35 +00:00
|
|
|
public:
|
|
|
|
/// VerifyEnabled - True when -verify-regalloc is given.
|
|
|
|
static bool VerifyEnabled;
|
|
|
|
|
2010-10-22 23:09:15 +00:00
|
|
|
private:
|
2011-02-22 23:01:52 +00:00
|
|
|
void seedLiveRegs();
|
2010-11-10 19:18:47 +00:00
|
|
|
|
2010-11-30 23:18:47 +00:00
|
|
|
void spillReg(LiveInterval &VirtReg, unsigned PhysReg,
|
|
|
|
SmallVectorImpl<LiveInterval*> &SplitVRegs);
|
2010-10-22 23:09:15 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
} // end namespace llvm
|
|
|
|
|
|
|
|
#endif // !defined(LLVM_CODEGEN_REGALLOCBASE)
|