2012-12-11 21:25:42 +00:00
|
|
|
//===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
/// \file
|
2012-12-19 22:10:31 +00:00
|
|
|
/// \brief This pass lowers the pseudo control flow instructions to real
|
|
|
|
/// machine instructions.
|
2012-12-11 21:25:42 +00:00
|
|
|
///
|
2012-12-19 22:10:31 +00:00
|
|
|
/// All control flow is handled using predicated instructions and
|
2012-12-11 21:25:42 +00:00
|
|
|
/// a predicate stack. Each Scalar ALU controls the operations of 64 Vector
|
|
|
|
/// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs
|
|
|
|
/// by writting to the 64-bit EXEC register (each bit corresponds to a
|
|
|
|
/// single vector ALU). Typically, for predicates, a vector ALU will write
|
|
|
|
/// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
|
|
|
|
/// Vector ALU) and then the ScalarALU will AND the VCC register with the
|
|
|
|
/// EXEC to update the predicates.
|
|
|
|
///
|
|
|
|
/// For example:
|
|
|
|
/// %VCC = V_CMP_GT_F32 %VGPR1, %VGPR2
|
2012-12-19 22:10:31 +00:00
|
|
|
/// %SGPR0 = SI_IF %VCC
|
2012-12-11 21:25:42 +00:00
|
|
|
/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0
|
2012-12-19 22:10:31 +00:00
|
|
|
/// %SGPR0 = SI_ELSE %SGPR0
|
2012-12-11 21:25:42 +00:00
|
|
|
/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR0
|
2012-12-19 22:10:31 +00:00
|
|
|
/// SI_END_CF %SGPR0
|
2012-12-11 21:25:42 +00:00
|
|
|
///
|
|
|
|
/// becomes:
|
|
|
|
///
|
|
|
|
/// %SGPR0 = S_AND_SAVEEXEC_B64 %VCC // Save and update the exec mask
|
|
|
|
/// %SGPR0 = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
|
2012-12-19 22:10:31 +00:00
|
|
|
/// S_CBRANCH_EXECZ label0 // This instruction is an optional
|
2012-12-11 21:25:42 +00:00
|
|
|
/// // optimization which allows us to
|
|
|
|
/// // branch if all the bits of
|
|
|
|
/// // EXEC are zero.
|
|
|
|
/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 // Do the IF block of the branch
|
|
|
|
///
|
|
|
|
/// label0:
|
|
|
|
/// %SGPR0 = S_OR_SAVEEXEC_B64 %EXEC // Restore the exec mask for the Then block
|
|
|
|
/// %EXEC = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
|
|
|
|
/// S_BRANCH_EXECZ label1 // Use our branch optimization
|
|
|
|
/// // instruction again.
|
|
|
|
/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR // Do the THEN block
|
|
|
|
/// label1:
|
2012-12-19 22:10:31 +00:00
|
|
|
/// %EXEC = S_OR_B64 %EXEC, %SGPR0 // Re-enable saved exec mask bits
|
2012-12-11 21:25:42 +00:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "AMDGPU.h"
|
2014-08-04 21:25:23 +00:00
|
|
|
#include "AMDGPUSubtarget.h"
|
2012-12-11 21:25:42 +00:00
|
|
|
#include "SIInstrInfo.h"
|
|
|
|
#include "SIMachineFunctionInfo.h"
|
2014-09-15 15:41:53 +00:00
|
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
2012-12-11 21:25:42 +00:00
|
|
|
#include "llvm/CodeGen/MachineFunction.h"
|
|
|
|
#include "llvm/CodeGen/MachineFunctionPass.h"
|
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
2014-02-27 01:47:09 +00:00
|
|
|
#include "llvm/IR/Constants.h"
|
2012-12-11 21:25:42 +00:00
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
namespace {
|
|
|
|
|
|
|
|
class SILowerControlFlowPass : public MachineFunctionPass {
|
|
|
|
|
|
|
|
private:
|
2012-12-19 22:10:33 +00:00
|
|
|
static const unsigned SkipThreshold = 12;
|
|
|
|
|
2012-12-11 21:25:42 +00:00
|
|
|
static char ID;
|
2014-04-30 15:31:33 +00:00
|
|
|
const SIRegisterInfo *TRI;
|
2014-02-10 16:58:30 +00:00
|
|
|
const SIInstrInfo *TII;
|
2012-12-11 21:25:42 +00:00
|
|
|
|
2013-01-18 21:15:50 +00:00
|
|
|
bool shouldSkip(MachineBasicBlock *From, MachineBasicBlock *To);
|
|
|
|
|
|
|
|
void Skip(MachineInstr &From, MachineOperand &To);
|
|
|
|
void SkipIfDead(MachineInstr &MI);
|
2012-12-19 22:10:33 +00:00
|
|
|
|
2012-12-19 22:10:31 +00:00
|
|
|
void If(MachineInstr &MI);
|
|
|
|
void Else(MachineInstr &MI);
|
|
|
|
void Break(MachineInstr &MI);
|
|
|
|
void IfBreak(MachineInstr &MI);
|
|
|
|
void ElseBreak(MachineInstr &MI);
|
|
|
|
void Loop(MachineInstr &MI);
|
|
|
|
void EndCf(MachineInstr &MI);
|
2012-12-11 21:25:42 +00:00
|
|
|
|
2013-01-18 21:15:50 +00:00
|
|
|
void Kill(MachineInstr &MI);
|
2012-12-19 22:10:33 +00:00
|
|
|
void Branch(MachineInstr &MI);
|
|
|
|
|
2015-04-23 20:32:01 +00:00
|
|
|
void LoadM0(MachineInstr &MI, MachineInstr *MovRel, int Offset = 0);
|
|
|
|
void computeIndirectRegAndOffset(unsigned VecReg, unsigned &Reg, int &Offset);
|
2013-03-18 11:34:16 +00:00
|
|
|
void IndirectSrc(MachineInstr &MI);
|
|
|
|
void IndirectDst(MachineInstr &MI);
|
|
|
|
|
2012-12-11 21:25:42 +00:00
|
|
|
public:
|
|
|
|
SILowerControlFlowPass(TargetMachine &tm) :
|
2014-04-25 05:30:21 +00:00
|
|
|
MachineFunctionPass(ID), TRI(nullptr), TII(nullptr) { }
|
2012-12-11 21:25:42 +00:00
|
|
|
|
2014-04-29 07:57:24 +00:00
|
|
|
bool runOnMachineFunction(MachineFunction &MF) override;
|
2012-12-11 21:25:42 +00:00
|
|
|
|
2014-04-29 07:57:24 +00:00
|
|
|
const char *getPassName() const override {
|
2012-12-11 21:25:42 +00:00
|
|
|
return "SI Lower control flow instructions";
|
|
|
|
}
|
|
|
|
|
|
|
|
};
|
|
|
|
|
|
|
|
} // End anonymous namespace
|
|
|
|
|
|
|
|
char SILowerControlFlowPass::ID = 0;
|
|
|
|
|
|
|
|
FunctionPass *llvm::createSILowerControlFlowPass(TargetMachine &tm) {
|
|
|
|
return new SILowerControlFlowPass(tm);
|
|
|
|
}
|
|
|
|
|
2013-01-18 21:15:50 +00:00
|
|
|
bool SILowerControlFlowPass::shouldSkip(MachineBasicBlock *From,
|
|
|
|
MachineBasicBlock *To) {
|
|
|
|
|
2012-12-19 22:10:33 +00:00
|
|
|
unsigned NumInstr = 0;
|
|
|
|
|
2013-01-18 21:15:50 +00:00
|
|
|
for (MachineBasicBlock *MBB = From; MBB != To && !MBB->succ_empty();
|
2012-12-19 22:10:33 +00:00
|
|
|
MBB = *MBB->succ_begin()) {
|
|
|
|
|
|
|
|
for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
|
|
|
|
NumInstr < SkipThreshold && I != E; ++I) {
|
|
|
|
|
|
|
|
if (I->isBundle() || !I->isBundled())
|
2013-01-18 21:15:50 +00:00
|
|
|
if (++NumInstr >= SkipThreshold)
|
|
|
|
return true;
|
2012-12-19 22:10:33 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-01-18 21:15:50 +00:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
void SILowerControlFlowPass::Skip(MachineInstr &From, MachineOperand &To) {
|
|
|
|
|
|
|
|
if (!shouldSkip(*From.getParent()->succ_begin(), To.getMBB()))
|
2012-12-19 22:10:33 +00:00
|
|
|
return;
|
|
|
|
|
|
|
|
DebugLoc DL = From.getDebugLoc();
|
|
|
|
BuildMI(*From.getParent(), &From, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ))
|
|
|
|
.addOperand(To)
|
|
|
|
.addReg(AMDGPU::EXEC);
|
|
|
|
}
|
|
|
|
|
2013-01-18 21:15:50 +00:00
|
|
|
void SILowerControlFlowPass::SkipIfDead(MachineInstr &MI) {
|
|
|
|
|
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
|
2014-07-13 03:06:39 +00:00
|
|
|
if (MBB.getParent()->getInfo<SIMachineFunctionInfo>()->getShaderType() !=
|
2014-02-27 01:47:02 +00:00
|
|
|
ShaderType::PIXEL ||
|
|
|
|
!shouldSkip(&MBB, &MBB.getParent()->back()))
|
2013-01-18 21:15:50 +00:00
|
|
|
return;
|
|
|
|
|
|
|
|
MachineBasicBlock::iterator Insert = &MI;
|
|
|
|
++Insert;
|
|
|
|
|
|
|
|
// If the exec mask is non-zero, skip the next two instructions
|
|
|
|
BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
|
|
|
|
.addImm(3)
|
|
|
|
.addReg(AMDGPU::EXEC);
|
|
|
|
|
|
|
|
// Exec mask is zero: Export to NULL target...
|
|
|
|
BuildMI(MBB, Insert, DL, TII->get(AMDGPU::EXP))
|
|
|
|
.addImm(0)
|
|
|
|
.addImm(0x09) // V_008DFC_SQ_EXP_NULL
|
|
|
|
.addImm(0)
|
|
|
|
.addImm(1)
|
|
|
|
.addImm(1)
|
2013-02-16 11:28:22 +00:00
|
|
|
.addReg(AMDGPU::VGPR0)
|
|
|
|
.addReg(AMDGPU::VGPR0)
|
|
|
|
.addReg(AMDGPU::VGPR0)
|
|
|
|
.addReg(AMDGPU::VGPR0);
|
2013-01-18 21:15:50 +00:00
|
|
|
|
|
|
|
// ... and terminate wavefront
|
|
|
|
BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_ENDPGM));
|
|
|
|
}
|
|
|
|
|
2012-12-19 22:10:31 +00:00
|
|
|
void SILowerControlFlowPass::If(MachineInstr &MI) {
|
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
unsigned Reg = MI.getOperand(0).getReg();
|
|
|
|
unsigned Vcc = MI.getOperand(1).getReg();
|
|
|
|
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), Reg)
|
|
|
|
.addReg(Vcc);
|
|
|
|
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), Reg)
|
|
|
|
.addReg(AMDGPU::EXEC)
|
|
|
|
.addReg(Reg);
|
|
|
|
|
2012-12-19 22:10:33 +00:00
|
|
|
Skip(MI, MI.getOperand(2));
|
|
|
|
|
2012-12-19 22:10:31 +00:00
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
|
|
|
void SILowerControlFlowPass::Else(MachineInstr &MI) {
|
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
unsigned Dst = MI.getOperand(0).getReg();
|
|
|
|
unsigned Src = MI.getOperand(1).getReg();
|
|
|
|
|
2013-03-26 14:03:44 +00:00
|
|
|
BuildMI(MBB, MBB.getFirstNonPHI(), DL,
|
|
|
|
TII->get(AMDGPU::S_OR_SAVEEXEC_B64), Dst)
|
2012-12-19 22:10:31 +00:00
|
|
|
.addReg(Src); // Saved EXEC
|
|
|
|
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
|
|
|
|
.addReg(AMDGPU::EXEC)
|
|
|
|
.addReg(Dst);
|
|
|
|
|
2012-12-19 22:10:33 +00:00
|
|
|
Skip(MI, MI.getOperand(2));
|
|
|
|
|
2012-12-19 22:10:31 +00:00
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
|
|
|
void SILowerControlFlowPass::Break(MachineInstr &MI) {
|
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
|
|
|
|
unsigned Dst = MI.getOperand(0).getReg();
|
|
|
|
unsigned Src = MI.getOperand(1).getReg();
|
|
|
|
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
|
|
|
|
.addReg(AMDGPU::EXEC)
|
|
|
|
.addReg(Src);
|
|
|
|
|
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
|
|
|
void SILowerControlFlowPass::IfBreak(MachineInstr &MI) {
|
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
|
|
|
|
unsigned Dst = MI.getOperand(0).getReg();
|
|
|
|
unsigned Vcc = MI.getOperand(1).getReg();
|
|
|
|
unsigned Src = MI.getOperand(2).getReg();
|
|
|
|
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
|
|
|
|
.addReg(Vcc)
|
|
|
|
.addReg(Src);
|
|
|
|
|
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
|
|
|
void SILowerControlFlowPass::ElseBreak(MachineInstr &MI) {
|
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
|
|
|
|
unsigned Dst = MI.getOperand(0).getReg();
|
|
|
|
unsigned Saved = MI.getOperand(1).getReg();
|
|
|
|
unsigned Src = MI.getOperand(2).getReg();
|
|
|
|
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
|
|
|
|
.addReg(Saved)
|
|
|
|
.addReg(Src);
|
|
|
|
|
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
|
|
|
void SILowerControlFlowPass::Loop(MachineInstr &MI) {
|
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
unsigned Src = MI.getOperand(0).getReg();
|
|
|
|
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64), AMDGPU::EXEC)
|
|
|
|
.addReg(AMDGPU::EXEC)
|
|
|
|
.addReg(Src);
|
|
|
|
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
|
|
|
|
.addOperand(MI.getOperand(1))
|
|
|
|
.addReg(AMDGPU::EXEC);
|
|
|
|
|
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
|
|
|
void SILowerControlFlowPass::EndCf(MachineInstr &MI) {
|
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
unsigned Reg = MI.getOperand(0).getReg();
|
|
|
|
|
|
|
|
BuildMI(MBB, MBB.getFirstNonPHI(), DL,
|
|
|
|
TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC)
|
|
|
|
.addReg(AMDGPU::EXEC)
|
|
|
|
.addReg(Reg);
|
|
|
|
|
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
2012-12-19 22:10:33 +00:00
|
|
|
void SILowerControlFlowPass::Branch(MachineInstr &MI) {
|
2014-02-11 21:12:38 +00:00
|
|
|
if (MI.getOperand(0).getMBB() == MI.getParent()->getNextNode())
|
|
|
|
MI.eraseFromParent();
|
|
|
|
|
|
|
|
// If these aren't equal, this is probably an infinite loop.
|
2012-12-19 22:10:33 +00:00
|
|
|
}
|
|
|
|
|
2013-01-18 21:15:50 +00:00
|
|
|
void SILowerControlFlowPass::Kill(MachineInstr &MI) {
|
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
2014-02-27 01:47:09 +00:00
|
|
|
const MachineOperand &Op = MI.getOperand(0);
|
2013-01-18 21:15:50 +00:00
|
|
|
|
2014-07-13 03:06:39 +00:00
|
|
|
#ifndef NDEBUG
|
|
|
|
const SIMachineFunctionInfo *MFI
|
|
|
|
= MBB.getParent()->getInfo<SIMachineFunctionInfo>();
|
|
|
|
// Kill is only allowed in pixel / geometry shaders.
|
|
|
|
assert(MFI->getShaderType() == ShaderType::PIXEL ||
|
|
|
|
MFI->getShaderType() == ShaderType::GEOMETRY);
|
|
|
|
#endif
|
2013-01-18 21:15:50 +00:00
|
|
|
|
2014-02-27 01:47:09 +00:00
|
|
|
// Clear this thread from the exec mask if the operand is negative
|
2015-01-13 22:59:41 +00:00
|
|
|
if ((Op.isImm())) {
|
2014-02-27 01:47:09 +00:00
|
|
|
// Constant operand: Set exec mask to 0 or do nothing
|
2015-01-13 22:59:41 +00:00
|
|
|
if (Op.getImm() & 0x80000000) {
|
2014-02-27 01:47:09 +00:00
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
|
|
|
|
.addImm(0);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMPX_LE_F32_e32), AMDGPU::VCC)
|
|
|
|
.addImm(0)
|
|
|
|
.addOperand(Op);
|
|
|
|
}
|
2013-01-18 21:15:50 +00:00
|
|
|
|
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
2015-04-23 20:32:01 +00:00
|
|
|
void SILowerControlFlowPass::LoadM0(MachineInstr &MI, MachineInstr *MovRel, int Offset) {
|
2013-03-18 11:34:16 +00:00
|
|
|
|
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
MachineBasicBlock::iterator I = MI;
|
|
|
|
|
|
|
|
unsigned Save = MI.getOperand(1).getReg();
|
|
|
|
unsigned Idx = MI.getOperand(3).getReg();
|
|
|
|
|
|
|
|
if (AMDGPU::SReg_32RegClass.contains(Idx)) {
|
2015-04-23 20:32:01 +00:00
|
|
|
if (Offset) {
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
|
|
|
|
.addReg(Idx)
|
|
|
|
.addImm(Offset);
|
|
|
|
} else {
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
|
|
|
|
.addReg(Idx);
|
|
|
|
}
|
2013-03-18 11:34:16 +00:00
|
|
|
MBB.insert(I, MovRel);
|
2014-06-17 16:53:04 +00:00
|
|
|
} else {
|
2013-03-18 11:34:16 +00:00
|
|
|
|
2014-06-17 16:53:04 +00:00
|
|
|
assert(AMDGPU::SReg_64RegClass.contains(Save));
|
2015-01-07 20:59:25 +00:00
|
|
|
assert(AMDGPU::VGPR_32RegClass.contains(Idx));
|
2013-03-18 11:34:16 +00:00
|
|
|
|
2014-06-17 16:53:04 +00:00
|
|
|
// Save the EXEC mask
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), Save)
|
|
|
|
.addReg(AMDGPU::EXEC);
|
2013-03-18 11:34:16 +00:00
|
|
|
|
2014-06-17 16:53:04 +00:00
|
|
|
// Read the next variant into VCC (lower 32 bits) <- also loop target
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_READFIRSTLANE_B32),
|
|
|
|
AMDGPU::VCC_LO)
|
|
|
|
.addReg(Idx);
|
2013-03-18 11:34:16 +00:00
|
|
|
|
2014-06-17 16:53:04 +00:00
|
|
|
// Move index from VCC into M0
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
|
|
|
|
.addReg(AMDGPU::VCC_LO);
|
2013-03-18 11:34:16 +00:00
|
|
|
|
2014-06-17 16:53:04 +00:00
|
|
|
// Compare the just read M0 value to all possible Idx values
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMP_EQ_U32_e32), AMDGPU::VCC)
|
|
|
|
.addReg(AMDGPU::M0)
|
|
|
|
.addReg(Idx);
|
2013-03-18 11:34:16 +00:00
|
|
|
|
2014-06-17 16:53:04 +00:00
|
|
|
// Update EXEC, save the original EXEC value to VCC
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), AMDGPU::VCC)
|
|
|
|
.addReg(AMDGPU::VCC);
|
2013-03-18 11:34:16 +00:00
|
|
|
|
2015-04-23 20:32:01 +00:00
|
|
|
if (Offset) {
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
|
|
|
|
.addReg(AMDGPU::M0)
|
|
|
|
.addImm(Offset);
|
|
|
|
}
|
2014-06-17 16:53:04 +00:00
|
|
|
// Do the actual move
|
|
|
|
MBB.insert(I, MovRel);
|
2013-03-18 11:34:16 +00:00
|
|
|
|
2014-06-17 16:53:04 +00:00
|
|
|
// Update EXEC, switch all done bits to 0 and all todo bits to 1
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
|
|
|
|
.addReg(AMDGPU::EXEC)
|
|
|
|
.addReg(AMDGPU::VCC);
|
2013-03-18 11:34:16 +00:00
|
|
|
|
2014-06-17 16:53:04 +00:00
|
|
|
// Loop back to V_READFIRSTLANE_B32 if there are still variants to cover
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
|
|
|
|
.addImm(-7)
|
|
|
|
.addReg(AMDGPU::EXEC);
|
2013-03-18 11:34:16 +00:00
|
|
|
|
2014-06-17 16:53:04 +00:00
|
|
|
// Restore EXEC
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
|
|
|
|
.addReg(Save);
|
2013-03-18 11:34:16 +00:00
|
|
|
|
2014-06-17 16:53:04 +00:00
|
|
|
}
|
2013-03-18 11:34:16 +00:00
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
2015-04-23 20:32:01 +00:00
|
|
|
/// \param @VecReg The register which holds element zero of the vector
|
|
|
|
/// being addressed into.
|
|
|
|
/// \param[out] @Reg The base register to use in the indirect addressing instruction.
|
|
|
|
/// \param[in,out] @Offset As an input, this is the constant offset part of the
|
|
|
|
// indirect Index. e.g. v0 = v[VecReg + Offset]
|
|
|
|
// As an output, this is a constant value that needs
|
|
|
|
// to be added to the value stored in M0.
|
|
|
|
void SILowerControlFlowPass::computeIndirectRegAndOffset(unsigned VecReg,
|
|
|
|
unsigned &Reg,
|
|
|
|
int &Offset) {
|
|
|
|
unsigned SubReg = TRI->getSubReg(VecReg, AMDGPU::sub0);
|
|
|
|
if (!SubReg)
|
|
|
|
SubReg = VecReg;
|
|
|
|
|
|
|
|
const TargetRegisterClass *RC = TRI->getPhysRegClass(SubReg);
|
|
|
|
int RegIdx = TRI->getHWRegIndex(SubReg) + Offset;
|
|
|
|
|
|
|
|
if (RegIdx < 0) {
|
|
|
|
Offset = RegIdx;
|
|
|
|
RegIdx = 0;
|
|
|
|
} else {
|
|
|
|
Offset = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
Reg = RC->getRegister(RegIdx);
|
|
|
|
}
|
|
|
|
|
2013-03-18 11:34:16 +00:00
|
|
|
void SILowerControlFlowPass::IndirectSrc(MachineInstr &MI) {
|
|
|
|
|
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
|
|
|
|
unsigned Dst = MI.getOperand(0).getReg();
|
|
|
|
unsigned Vec = MI.getOperand(2).getReg();
|
2015-04-23 20:32:01 +00:00
|
|
|
int Off = MI.getOperand(4).getImm();
|
|
|
|
unsigned Reg;
|
|
|
|
|
|
|
|
computeIndirectRegAndOffset(Vec, Reg, Off);
|
2013-03-18 11:34:16 +00:00
|
|
|
|
2013-11-13 23:36:50 +00:00
|
|
|
MachineInstr *MovRel =
|
2013-03-18 11:34:16 +00:00
|
|
|
BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
|
2015-04-23 20:32:01 +00:00
|
|
|
.addReg(Reg)
|
2013-03-18 11:34:16 +00:00
|
|
|
.addReg(AMDGPU::M0, RegState::Implicit)
|
|
|
|
.addReg(Vec, RegState::Implicit);
|
|
|
|
|
2015-04-23 20:32:01 +00:00
|
|
|
LoadM0(MI, MovRel, Off);
|
2013-03-18 11:34:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void SILowerControlFlowPass::IndirectDst(MachineInstr &MI) {
|
|
|
|
|
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
|
|
|
|
unsigned Dst = MI.getOperand(0).getReg();
|
2015-04-23 20:32:01 +00:00
|
|
|
int Off = MI.getOperand(4).getImm();
|
2013-03-18 11:34:16 +00:00
|
|
|
unsigned Val = MI.getOperand(5).getReg();
|
2015-04-23 20:32:01 +00:00
|
|
|
unsigned Reg;
|
|
|
|
|
|
|
|
computeIndirectRegAndOffset(Dst, Reg, Off);
|
2013-03-18 11:34:16 +00:00
|
|
|
|
|
|
|
MachineInstr *MovRel =
|
|
|
|
BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELD_B32_e32))
|
2015-04-23 20:32:01 +00:00
|
|
|
.addReg(Reg, RegState::Define)
|
2013-03-18 11:34:16 +00:00
|
|
|
.addReg(Val)
|
|
|
|
.addReg(AMDGPU::M0, RegState::Implicit)
|
|
|
|
.addReg(Dst, RegState::Implicit);
|
|
|
|
|
2015-04-23 20:32:01 +00:00
|
|
|
LoadM0(MI, MovRel, Off);
|
2013-03-18 11:34:16 +00:00
|
|
|
}
|
|
|
|
|
2012-12-11 21:25:42 +00:00
|
|
|
bool SILowerControlFlowPass::runOnMachineFunction(MachineFunction &MF) {
|
2014-08-05 02:39:49 +00:00
|
|
|
TII = static_cast<const SIInstrInfo *>(MF.getSubtarget().getInstrInfo());
|
|
|
|
TRI =
|
|
|
|
static_cast<const SIRegisterInfo *>(MF.getSubtarget().getRegisterInfo());
|
2013-09-05 18:37:52 +00:00
|
|
|
SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
|
2013-01-18 21:15:50 +00:00
|
|
|
|
|
|
|
bool HaveKill = false;
|
2013-03-26 14:03:50 +00:00
|
|
|
bool NeedWQM = false;
|
2014-09-15 15:41:53 +00:00
|
|
|
bool NeedFlat = false;
|
2013-01-18 21:15:50 +00:00
|
|
|
unsigned Depth = 0;
|
2012-12-11 21:25:42 +00:00
|
|
|
|
2012-12-19 22:10:31 +00:00
|
|
|
for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
|
|
|
|
BI != BE; ++BI) {
|
|
|
|
|
|
|
|
MachineBasicBlock &MBB = *BI;
|
2014-03-28 13:52:56 +00:00
|
|
|
MachineBasicBlock::iterator I, Next;
|
|
|
|
for (I = MBB.begin(); I != MBB.end(); I = Next) {
|
2014-03-02 12:27:27 +00:00
|
|
|
Next = std::next(I);
|
2014-03-28 13:52:56 +00:00
|
|
|
|
2012-12-11 21:25:42 +00:00
|
|
|
MachineInstr &MI = *I;
|
2015-02-06 02:51:20 +00:00
|
|
|
if (TII->isWQM(MI.getOpcode()) || TII->isDS(MI.getOpcode()))
|
2014-02-10 16:58:30 +00:00
|
|
|
NeedWQM = true;
|
|
|
|
|
2014-09-15 15:41:53 +00:00
|
|
|
// Flat uses m0 in case it needs to access LDS.
|
2014-11-24 14:03:16 +00:00
|
|
|
if (TII->isFLAT(MI.getOpcode()))
|
2014-09-15 15:41:53 +00:00
|
|
|
NeedFlat = true;
|
|
|
|
|
2012-12-11 21:25:42 +00:00
|
|
|
switch (MI.getOpcode()) {
|
|
|
|
default: break;
|
2012-12-19 22:10:31 +00:00
|
|
|
case AMDGPU::SI_IF:
|
2013-01-18 21:15:50 +00:00
|
|
|
++Depth;
|
2012-12-19 22:10:31 +00:00
|
|
|
If(MI);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AMDGPU::SI_ELSE:
|
|
|
|
Else(MI);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AMDGPU::SI_BREAK:
|
|
|
|
Break(MI);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AMDGPU::SI_IF_BREAK:
|
|
|
|
IfBreak(MI);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AMDGPU::SI_ELSE_BREAK:
|
|
|
|
ElseBreak(MI);
|
2012-12-11 21:25:42 +00:00
|
|
|
break;
|
|
|
|
|
2012-12-19 22:10:31 +00:00
|
|
|
case AMDGPU::SI_LOOP:
|
2013-01-18 21:15:50 +00:00
|
|
|
++Depth;
|
2012-12-19 22:10:31 +00:00
|
|
|
Loop(MI);
|
2012-12-11 21:25:42 +00:00
|
|
|
break;
|
|
|
|
|
2012-12-19 22:10:31 +00:00
|
|
|
case AMDGPU::SI_END_CF:
|
2013-01-18 21:15:50 +00:00
|
|
|
if (--Depth == 0 && HaveKill) {
|
|
|
|
SkipIfDead(MI);
|
|
|
|
HaveKill = false;
|
|
|
|
}
|
2012-12-19 22:10:31 +00:00
|
|
|
EndCf(MI);
|
2012-12-11 21:25:42 +00:00
|
|
|
break;
|
2012-12-19 22:10:33 +00:00
|
|
|
|
2013-01-18 21:15:50 +00:00
|
|
|
case AMDGPU::SI_KILL:
|
|
|
|
if (Depth == 0)
|
|
|
|
SkipIfDead(MI);
|
|
|
|
else
|
|
|
|
HaveKill = true;
|
|
|
|
Kill(MI);
|
|
|
|
break;
|
|
|
|
|
2012-12-19 22:10:33 +00:00
|
|
|
case AMDGPU::S_BRANCH:
|
|
|
|
Branch(MI);
|
|
|
|
break;
|
2013-03-18 11:34:16 +00:00
|
|
|
|
|
|
|
case AMDGPU::SI_INDIRECT_SRC:
|
|
|
|
IndirectSrc(MI);
|
|
|
|
break;
|
|
|
|
|
2013-11-13 23:36:50 +00:00
|
|
|
case AMDGPU::SI_INDIRECT_DST_V1:
|
2013-03-18 11:34:16 +00:00
|
|
|
case AMDGPU::SI_INDIRECT_DST_V2:
|
|
|
|
case AMDGPU::SI_INDIRECT_DST_V4:
|
|
|
|
case AMDGPU::SI_INDIRECT_DST_V8:
|
|
|
|
case AMDGPU::SI_INDIRECT_DST_V16:
|
|
|
|
IndirectDst(MI);
|
|
|
|
break;
|
2012-12-11 21:25:42 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-07-13 03:06:39 +00:00
|
|
|
if (NeedWQM && MFI->getShaderType() == ShaderType::PIXEL) {
|
2013-03-26 14:03:50 +00:00
|
|
|
MachineBasicBlock &MBB = MF.front();
|
|
|
|
BuildMI(MBB, MBB.getFirstNonPHI(), DebugLoc(), TII->get(AMDGPU::S_WQM_B64),
|
|
|
|
AMDGPU::EXEC).addReg(AMDGPU::EXEC);
|
|
|
|
}
|
|
|
|
|
2014-09-15 15:41:53 +00:00
|
|
|
// FIXME: This seems inappropriate to do here.
|
|
|
|
if (NeedFlat && MFI->IsKernel) {
|
|
|
|
// Insert the prologue initializing the SGPRs pointing to the scratch space
|
|
|
|
// for flat accesses.
|
|
|
|
const MachineFrameInfo *FrameInfo = MF.getFrameInfo();
|
|
|
|
|
|
|
|
// TODO: What to use with function calls?
|
|
|
|
|
|
|
|
// FIXME: This is reporting stack size that is used in a scratch buffer
|
|
|
|
// rather than registers as well.
|
|
|
|
uint64_t StackSizeBytes = FrameInfo->getStackSize();
|
|
|
|
|
|
|
|
int IndirectBegin
|
|
|
|
= static_cast<const AMDGPUInstrInfo*>(TII)->getIndirectIndexBegin(MF);
|
|
|
|
// Convert register index to 256-byte unit.
|
|
|
|
uint64_t StackOffset = IndirectBegin < 0 ? 0 : (4 * IndirectBegin / 256);
|
|
|
|
|
|
|
|
assert((StackSizeBytes < 0xffff) && StackOffset < 0xffff &&
|
|
|
|
"Stack limits should be smaller than 16-bits");
|
|
|
|
|
|
|
|
// Initialize the flat scratch register pair.
|
|
|
|
// TODO: Can we use one s_mov_b64 here?
|
|
|
|
|
|
|
|
// Offset is in units of 256-bytes.
|
|
|
|
MachineBasicBlock &MBB = MF.front();
|
|
|
|
DebugLoc NoDL;
|
|
|
|
MachineBasicBlock::iterator Start = MBB.getFirstNonPHI();
|
|
|
|
const MCInstrDesc &SMovK = TII->get(AMDGPU::S_MOVK_I32);
|
|
|
|
|
2014-11-13 20:44:23 +00:00
|
|
|
assert(isInt<16>(StackOffset) && isInt<16>(StackSizeBytes));
|
|
|
|
|
2014-09-15 15:41:53 +00:00
|
|
|
BuildMI(MBB, Start, NoDL, SMovK, AMDGPU::FLAT_SCR_LO)
|
|
|
|
.addImm(StackOffset);
|
|
|
|
|
|
|
|
// Documentation says size is "per-thread scratch size in bytes"
|
|
|
|
BuildMI(MBB, Start, NoDL, SMovK, AMDGPU::FLAT_SCR_HI)
|
|
|
|
.addImm(StackSizeBytes);
|
|
|
|
}
|
|
|
|
|
2012-12-19 22:10:31 +00:00
|
|
|
return true;
|
2012-12-11 21:25:42 +00:00
|
|
|
}
|