.. |
arm-tests.txt
|
STC2L_POST and STC2L_POST should be handled the same as STCL_POST/LDC_POST for the purposes of decoding all operands except the predicate.
|
2011-08-18 22:47:44 +00:00 |
basic-arm-instructions.txt
|
Improve encoding support for BLX with immediat eoperands, and fix a BLX decoding bug this uncovered.
|
2011-08-26 23:32:08 +00:00 |
dg.exp
|
|
|
fp-encoding.txt
|
Add some more comprehensive VFP decoding tests.
|
2011-08-15 21:29:01 +00:00 |
invalid-Bcc-thumb.txt
|
|
|
invalid-BFI-arm.txt
|
Create a new register class for the set of all GPRs except the PC. Use it to tighten our decoding of BFI.
|
2011-08-09 22:48:45 +00:00 |
invalid-CPS2p-arm.txt
|
Tighten operand checking on CPS instructions.
|
2011-08-09 23:05:39 +00:00 |
invalid-CPS3p-arm.txt
|
Improve handling of failure and unpredictable cases for CPS, STR, and SMLA instructions.
|
2011-08-18 22:11:02 +00:00 |
invalid-DMB-thumb.txt
|
Tighten operand checking on memory barrier instructions.
|
2011-08-09 23:25:42 +00:00 |
invalid-DSB-arm.txt
|
Tighten operand checking on memory barrier instructions.
|
2011-08-09 23:25:42 +00:00 |
invalid-IT-thumb.txt
|
Add a testcase for r138625.
|
2011-08-26 06:45:08 +00:00 |
invalid-LDC-form-arm.txt
|
|
|
invalid-LDR_POST-arm.txt
|
|
|
invalid-LDR_PRE-arm.txt
|
invalid-LDR_PRE-arm.txt was already passing, but for the wrong reasons. We were failing to specify enough fixed bits of LDR_PRE/LDRB_PRE, resulting in decoding conflicts. Separate them into immediate vs. register versions, allowing us to specify the necessary fixed bits. This in turn results in the test being decoded properly, and being rejected as UNPREDICTABLE rather than a hard failure.
|
2011-08-26 20:43:14 +00:00 |
invalid-LDRB_POST-arm.txt
|
Allow the MCDisassembler to return a "soft fail" status code, indicating an instruction that is disassemblable, but invalid. Only used for ARM UNPREDICTABLE instructions at the moment.
|
2011-08-17 17:44:15 +00:00 |
invalid-LDRD_PRE-thumb.txt
|
|
|
invalid-LDRD-arm.txt
|
Test commit; adding test for invalid LDRD which was part of the patch for r137647 but seemingly didn't get svn add'ed.
|
2011-08-18 18:03:02 +00:00 |
invalid-LDRrs-arm.txt
|
|
|
invalid-LDRT-arm.txt
|
|
|
invalid-LSL-regform.txt
|
Tighten operand checking of register-shifted-register operands.
|
2011-08-09 23:33:27 +00:00 |
invalid-MCR-arm.txt
|
|
|
invalid-MOVr-arm.txt
|
|
|
invalid-MOVs-arm.txt
|
|
|
invalid-MOVs-LSL-arm.txt
|
|
|
invalid-MOVTi16-arm.txt
|
Push GPRnopc through a large number of instruction definitions to tighten operand decoding.
|
2011-08-10 00:03:03 +00:00 |
invalid-MSRi-arm.txt
|
Continue to tighten decoding by performing more operand validation.
|
2011-08-11 20:21:46 +00:00 |
invalid-RFEorLDMIA-arm.txt
|
|
|
invalid-RSC-arm.txt
|
Tighten operand checking of register-shifted-register operands.
|
2011-08-09 23:33:27 +00:00 |
invalid-SBFX-arm.txt
|
Push GPRnopc through a large number of instruction definitions to tighten operand decoding.
|
2011-08-10 00:03:03 +00:00 |
invalid-SMLAD-arm.txt
|
Push GPRnopc through a large number of instruction definitions to tighten operand decoding.
|
2011-08-10 00:03:03 +00:00 |
invalid-SRS-arm.txt
|
|
|
invalid-SSAT-arm.txt
|
Push GPRnopc through a large number of instruction definitions to tighten operand decoding.
|
2011-08-10 00:03:03 +00:00 |
invalid-STMIA_UPD-thumb.txt
|
Continue to tighten decoding by performing more operand validation.
|
2011-08-11 20:21:46 +00:00 |
invalid-STRBrs-arm.txt
|
Continue to tighten decoding by performing more operand validation.
|
2011-08-11 20:21:46 +00:00 |
invalid-SXTB-arm.txt
|
Push GPRnopc through a large number of instruction definitions to tighten operand decoding.
|
2011-08-10 00:03:03 +00:00 |
invalid-t2Bcc-thumb.txt
|
Tighten operand checking on memory barrier instructions.
|
2011-08-09 23:25:42 +00:00 |
invalid-t2LDRBT-thumb.txt
|
|
|
invalid-t2LDREXD-thumb.txt
|
|
|
invalid-t2LDRSHi8-thumb.txt
|
Improve operand validation for Thumb2 addressing modes.
|
2011-08-11 20:40:40 +00:00 |
invalid-t2LDRSHi12-thumb.txt
|
Improve operand validation for Thumb2 addressing modes.
|
2011-08-11 20:40:40 +00:00 |
invalid-t2STR_POST-thumb.txt
|
Improve operand validation for Thumb2 addressing modes.
|
2011-08-11 20:40:40 +00:00 |
invalid-t2STRD_PRE-thumb.txt
|
|
|
invalid-t2STREXB-thumb.txt
|
|
|
invalid-t2STREXD-thumb.txt
|
|
|
invalid-UMAAL-arm.txt
|
|
|
invalid-UQADD8-arm.txt
|
Push GPRnopc through a large number of instruction definitions to tighten operand decoding.
|
2011-08-10 00:03:03 +00:00 |
invalid-VLD1DUPq8_UPD-arm.txt
|
|
|
invalid-VLD3DUPd32_UPD-thumb.txt
|
|
|
invalid-VLDMSDB_UPD-arm.txt
|
Improve error checking in the new ARM disassembler. Patch by James Molloy.
|
2011-08-11 18:24:51 +00:00 |
invalid-VQADD-arm.txt
|
|
|
invalid-VST2b32_UPD-arm.txt
|
|
|
memory-arm-instructions.txt
|
Enforce the constraint that Rt must be even on LDRD/STRD instructions in ARM mode. Update tests to reflect this fact.
|
2011-08-15 20:51:32 +00:00 |
neon-tests.txt
|
|
|
neon.txt
|
Provide operand encoding information for half-precision VCVT instructions. Found by randomized testing.
|
2011-08-22 21:34:00 +00:00 |
neont2.txt
|
Add a test file for Thumb2 NEON.
|
2011-08-15 23:42:20 +00:00 |
thumb1.txt
|
Support an extension of ARM asm syntax to allow immediate operands to ADR instructions. This is helpful for disassembler testing, and indeed exposed a disassembler bug that is also fixed here.
|
2011-08-26 18:09:22 +00:00 |
thumb2.txt
|
Port more assembler tests over to disassembler tests, and fix a minor logic error that exposed.
|
2011-09-07 17:55:19 +00:00 |
thumb-printf.txt
|
|
|
thumb-tests.txt
|
Update test for 139243
|
2011-09-07 18:40:06 +00:00 |